

# TRS3221E 3V TO 5.5V Single-Channel RS-232 Line Driver and Receiver with ±15kV **IEC ESD Protection In Small Package**

#### 1 Features

- ESD Protection for RS-232 Pins
  - ±15kV Human-Body Model (HBM)
  - ±8kV (IEC 61000-4-2, contact discharge)
  - ±15kV (IEC 61000-4-2, air-gap discharge)
- Meets or exceeds the requirements of TIA/ EIA-232-F and ITU v.28 standards
- Operates with 3V to 5.5V V<sub>CC</sub> supply
- Operates up to 250kbit/s
- One driver and one receiver
- Near chip-scale package, 16-pin VQFN (RGT, 82% smaller than TSSOP package)
- Low standby current: 1µA Typical
- External capacitors: 4 × 0.1µF
- Accepts 5V logic input with 3.3V supply
- Alternative high-speed pin-compatible device (1Mbit/s)
  - TRSF3221E
- Auto-powerdown feature automatically disables drivers for power savings

# 2 Applications

- **Industrial PCs**
- Wired networking
- Data center and enterprise computing
- Battery-powered systems
- **PDAs**
- **Notebooks**
- Laptops
- Palmtop PCs
- Hand-held equipment

# 3 Description

The TRS3221E is a single driver, single receiver RS-232 solution operating from a single V<sub>CC</sub> supply. The RS-232 pins provide IEC G1000-4-2 ESD protection. The device meets the requirements of TIA/EIA-232-F and provides the electrical interface between an asynchronous communication controller and the serial-port connector. The charge pump and four small external capacitors allow operation from a single 3V to 5.5V supply. These devices operate at data signaling rates up to 250kbit/s and a maximum of 30V/µs driver output slew rate.

Flexible control options for power management are available when the serial port is inactive. The autopowerdown feature functions when FORCEON is low and FORCEOFF is high. During this mode of operation, if the device does not sense a valid RS-232 signal on the receiver input, the driver output is disabled. If FORCEOFF is set low and EN is high, both the driver and receiver are shut off, and the supply current is reduced to 1 µA. Disconnecting the serial port or turning off the peripheral drivers causes the auto-powerdown condition to occur. Autopowerdown can be disabled when FORCEON and FORCEOFF are high.

With auto-powerdown enabled, the device is activated automatically when a valid signal is applied to the receiver input. The INVALID output notifies the user if an RS-232 signal is present at the receiver input. INVALID is high (valid data) if the receiver input voltage is greater than 2.7V or less than -2.7V, or has been between -0.3V and 0.3V for less than 30µs. INVALID is low (invalid data) if the receiver input voltage is between -0.3V and 0.3V for more than 30µs. Refer to Figure 6-5 for receiver input levels.

### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) |
|-------------|------------------------|-----------------|
|             | SSOP (DB) (16)         | 6.2mm x 5.3mm   |
| TDC2221E    | TSSOP (PW) (16)        | 5mm × 4.4mm     |
| TRS3221E    | VQFN (RGT) (16)        | 3mm x 3mm       |
|             | SOT-23-THN (DYY, 16)   | 4.2mm × 2mm     |

- For more information, see Section 11.
- The package size (length × width) is a nominal value and includes pins, where applicable.



Simplified Schematic



# **Table of Contents**

| 1 Features1                                      | 7 Detailed Description                              | .14  |
|--------------------------------------------------|-----------------------------------------------------|------|
| 2 Applications1                                  | 7.1 Overview                                        |      |
| 3 Description1                                   | 7.2 Functional Block Diagram                        | .14  |
| 4 Pin Configuration and Functions3               | 7.3 Feature Description                             | .14  |
| 5 Specifications5                                | 7.4 Device Functional Modes                         |      |
| 5.1 Absolute Maximum Ratings5                    | 8 Application Information Disclaimer                | . 16 |
| 5.2 ESD Ratings5                                 | 8.1 Application Information                         | 16   |
| 5.3 ESD Ratings, IEC Specifications5             | 8.2 Typical Application                             |      |
| 5.4 Recommended Operating Conditions6            | 8.3 Design Requirements                             |      |
| 5.5 Thermal Information6                         | 8.4 Detailed Design Procedure                       | . 17 |
| 5.6 Electrical Characteristics6                  | 8.5 Application Curve                               | .17  |
| 5.7 Driver Section Electrical Characteristics7   | 8.6 Layout                                          | .18  |
| 5.8 Driver Section Switching Characteristics7    | 9 Device and Documentation Support                  |      |
| 5.9 Receiver Section Electrical Characteristics8 | 9.1 Receiving Notification of Documentation Updates | .19  |
| 5.10 Receiver Section Switching Characteristics8 | 9.2 Support Resources                               | . 19 |
| 5.11 Auto-Powerdown Section Electrical           | 9.3 Trademarks                                      | . 19 |
| Characteristics9                                 | 9.4 Electrostatic Discharge Caution                 | .19  |
| 5.12 Auto-Powerdown Section Switching            | 9.5 Glossary                                        |      |
| Characteristics9                                 | 10 Revision History                                 |      |
| 5.13 Typical Characteristics10                   | 11 Mechanical, Packaging, and Orderable             |      |
| 6 Parameter Measurement Information11            | Information                                         | 20   |
|                                                  |                                                     |      |



# **4 Pin Configuration and Functions**



Figure 4-1. 16-Pin SSOP (DB) or TSSOP (PW)
Packages, Top View



Figure 4-2. 16-pin VQFN (RGT) Package, Top View

**Table 4-1. Pin Functions** 

|                 |             |                |      | Table 4-1. Fill I dilctions                                                     |  |
|-----------------|-------------|----------------|------|---------------------------------------------------------------------------------|--|
|                 | PIN         |                |      |                                                                                 |  |
| NAME            | DB or<br>PW | RGT            | TYPE | DESCRIPTION                                                                     |  |
| C1+             | 2           | 16             | _    | Positive terminals of the voltage-doubler charge-pump capacitors                |  |
| C2+             | 5           | 2              | _    | Positive terminals of the voltage-doubler charge-pump capacitors                |  |
| C1-             | 4           | 1              | _    | Negative terminals of the voltage-doubler charge-pump capacitors                |  |
| C2-             | 6           | 3              | _    | rivegative terminals of the voltage-doubler charge-pump capacitors              |  |
| DIN             | 11          | 8              | I    | Driver input                                                                    |  |
| DOUT            | 13          | 10             | 0    | RS-232 driver output                                                            |  |
| EN              | 1           | 14             | I    | Low input enables receiver ROUT output. High input sets ROUT to high impedance. |  |
| FORCEOFF        | 16          | 13             | I    | Automatic power-down control input                                              |  |
| FORCEON         | 12          | 9              | I    | Automatic power-down control input                                              |  |
| GND             | 14          | 11             | GND  | Ground                                                                          |  |
| INVALID         | 10          | 7              | 0    | Invalid output pin. Output is low when all RIN inputs are unpowered.            |  |
| RIN             | 8           | 5              | I    | RS-232 receiver input                                                           |  |
| ROUT            | 9           | 6              | 0    | Receiver output                                                                 |  |
| V <sub>CC</sub> | 15          | 12             | _    | 3V to 5.5V supply voltage                                                       |  |
| V+              | 3           | 15             | 0    | 5.5V supply generated by the charge pump                                        |  |
| V-              | 7           | 4              | 0    | -5.5V supply generated by the charge pump                                       |  |
| Thermal Pad     | None        | Thermal<br>Pad | -    | Exposed thermal pad. Can be connected to GND or left floating.                  |  |

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback





Figure 4-3. DYY Package 16-Pin SOT-23-THN (Top View)

**Table 4-2. Pin Functions** 

| PIN             |     | TVDE | DESCRIPTION                                                                     |
|-----------------|-----|------|---------------------------------------------------------------------------------|
| NAME            | NO. | TYPE | DESCRIPTION                                                                     |
| C1+             | 2   |      | Positive terminals of the voltage-doubler charge pump capacitors                |
| C2+             | 5   | _    | Positive terminals of the voltage-doubler charge pump capacitors                |
| C1-             | 4   |      | Negative terminals of the voltage-doubler charge pump capacitors                |
| C2-             | 6   | _    | negative terminals of the voltage-doubler charge pump capacitors                |
| DIN             | 11  | I    | Driver input                                                                    |
| DOUT            | 13  | 0    | RS-232 driver output                                                            |
| EN              | 1   | I    | Low input enables receiver ROUT output. High input sets ROUT to high impedance. |
| FORCEOFF        | 16  | I    | Automatic power-down control input                                              |
| FORCEON         | 12  | I    | Automatic power-down control input                                              |
| GND             | 14  | _    | Ground                                                                          |
| INVALID         | 10  | 0    | Invalid output pin. Output low when RIN input is unpowered.                     |
| RIN             | 8   | I    | RS-232 receiver input                                                           |
| ROUT            | 9   | 0    | Receiver output                                                                 |
| V <sub>CC</sub> | 15  | _    | 3V to 5.5V supply voltage                                                       |
| V+              | 3   | 0    | 5.5V supply generated by the charge pump                                        |
| V-              | 7   | 0    | -5.5V supply generated by the charge pump                                       |



# 5 Specifications

# 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  | 3 1 3 (                                             |                            | MIN                   | MAX  | UNIT |
|------------------|-----------------------------------------------------|----------------------------|-----------------------|------|------|
| V <sub>CC</sub>  | Supply voltage range <sup>(2)</sup>                 |                            | -0.3                  | 6    | V    |
| V+               | Positive output supply voltage range <sup>(2)</sup> |                            | -0.3                  | 7    | V    |
| V-               | Negative output supply voltage range <sup>(2)</sup> |                            | 0.3                   | -7   | V    |
| V+ - V-          | Supply voltage difference <sup>(2)</sup>            |                            |                       | 13   | V    |
| ,,               | la actividad de la companya                         | DIN, FORCEOFF, FORCEON, EN | -0.3                  | 6    | V    |
| V <sub>I</sub>   | Input voltage range                                 | RIN                        | -25                   | 25   | V    |
| V                | Outrost valte as many                               | DOUT                       | -13.2                 | 13.2 | V    |
| Vo               | Output voltage range                                | -0.3                       | V <sub>CC</sub> + 0.3 | V    |      |
| TJ               | Operating virtual junction temperature              |                            |                       | 150  | °C   |
| T <sub>stg</sub> | Storage temperature range                           | Storage temperature range  |                       |      | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to network GND.

## 5.2 ESD Ratings

|                                            |                         |                                                                                |                                    | VALUE  | UNIT |
|--------------------------------------------|-------------------------|--------------------------------------------------------------------------------|------------------------------------|--------|------|
| V <sub>(ESD)</sub> Electrostatic discharge |                         | Human body model (HRM) per                                                     | All pins except RIN and DOUT       | ±3000  |      |
|                                            | Electrostatic discharge | ANSI/ESDA/JEDEC JS-00 IV                                                       | RIN and DOUT<br>pins (RS232 ports) | ±15000 | V    |
|                                            | Charged JEDEC s         | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | All pins                           | ±1500  |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 5.3 ESD Ratings, IEC Specifications

| NAME TEST CONDITIONS                   |                                         | VALUE  | UNIT |
|----------------------------------------|-----------------------------------------|--------|------|
| B D (2)                                | IEC 61000-4-2 Contact Discharge (1) (2) | ±8000  | V    |
| R <sub>IN</sub> , D <sub>OUT</sub> (2) | IEC 61000-4-2 Air-Gap Discharge (1) (2) | ±15000 | v    |

(1) A minimum of 1-µF capacitor is required between VCC and GND to meet the specified IEC ESD level

(2) For optimized IEC ESD performance for DYY package, the recommendation is to have series resistor (≥ 50Ω), on all logic inputs directly connected to power or ground, to minimize the transient currents going into or out of the logic pins.

Copyright © 2024 Texas Instruments Incorporated

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# **5.4 Recommended Operating Conditions**

See Figure 8-1, and note (1)

|                 |                                                                                  |                            |                         | MIN | NOM | MAX | UNIT |
|-----------------|----------------------------------------------------------------------------------|----------------------------|-------------------------|-----|-----|-----|------|
|                 | Supply voltage                                                                   |                            | V <sub>CC</sub> = 3.3 V | 3   | 3.3 | 3.6 | V    |
|                 | Supply voltage                                                                   |                            |                         | 4.5 | 5   | 5.5 | v    |
| V               | V <sub>IH</sub> Driver and control high-level input voltage DIN, FORCEOFF, FORCE | DIN, FORCEOFF, FORCEON, EN | V <sub>CC</sub> = 3.3 V | 2   |     |     | V    |
| V <sub>IH</sub> | Driver and control riight-level input voltage                                    | DIN, FORCEOFF, FORCEON, EN | V <sub>CC</sub> = 5 V   | 2.4 |     |     | v    |
| V <sub>IL</sub> | Driver and control low-level input voltage                                       | DIN, FORCEOFF, FORCEON, EN |                         |     |     | 0.8 | V    |
| VI              | Driver and control input voltage                                                 | DIN, FORCEOFF, FORCEON     |                         | 0   |     | 5.5 | V    |
| VI              | Receiver input voltage                                                           |                            |                         | -25 |     | 25  | V    |
| _               | Operating free-air temperature                                                   | TRS3221EC                  |                         | 0   |     | 70  | °C   |
| T <sub>A</sub>  | Operating nee-all temperature                                                    | TRS3221EI                  |                         | -40 |     | 85  |      |

(1) Test conditions are C1–C4 = 0.1  $\mu$ F at  $V_{CC}$  = 3.3 V  $\pm$  0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at  $V_{CC}$  = 5 V  $\pm$  0.5 V.

### 5.5 Thermal Information

|                       |                                              |           | TRS3221E   |            |                     |      |  |  |
|-----------------------|----------------------------------------------|-----------|------------|------------|---------------------|------|--|--|
| THERMAL METRIC(1)     |                                              | DB (SSOP) | PW (TSSOP) | RGT (VQFN) | DYY<br>(SOT-23-THN) | UNIT |  |  |
|                       |                                              | 16 PINS   | 16 PINS    | 16 PINS    | 16 PINS             |      |  |  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 105.8     | 110.9      | 52.1       | 120.0               | °C/W |  |  |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 51.9      | 41.7       | 60.6       | 56.8                | °C/W |  |  |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 57.6      | 57.2       | 26.8       | 51.3                | °C/W |  |  |
| Ψлт                   | Junction-to-top characterization parameter   | 14.1      | 4.2        | 2.5        | 2.6                 | °C/W |  |  |
| ΨЈВ                   | Junction-to-board characterization parameter | 56.8      | 56.6       | 26.8       | 50.9                | °C/W |  |  |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A       | N/A        | 12.0       | N/A                 | °C/W |  |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 5.6 Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 8-1)

|                 | PARAMETE              | R                        | TEST CONDITIONS <sup>(2)</sup>                           |                                                                                           |  | TYP <sup>(1)</sup> | MAX | UNIT |
|-----------------|-----------------------|--------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------|--|--------------------|-----|------|
| II              | Input leakage current | FORCEOFF,<br>FORCEON, EN |                                                          |                                                                                           |  | ±0.01              | ±1  | μΑ   |
|                 |                       | Auto-powerdown disabled  |                                                          | No load,<br>FORCEOFF and<br>FORCEON at V <sub>CC</sub>                                    |  | 0.3                | 1   | mA   |
| I <sub>CC</sub> | Supply current        | Powered off              | V <sub>CC</sub> = 3.3 V or 5 V,<br>T <sub>A</sub> = 25°C | No load,<br>FORCEOFF at GND                                                               |  | 1                  | 10  |      |
|                 |                       | Auto-powerdown enabled   |                                                          | No load, FORCEOFF at V <sub>CC</sub> ,<br>FORCEON at GND,<br>All RIN are open or grounded |  | 1                  | 10  | μА   |

All typical values are at  $V_{CC}$  = 3.3 V or  $V_{CC}$  = 5 V, and  $T_A$  = 25°C. Test conditions are C1–C4 = 0.1  $\mu$ F at  $V_{CC}$  = 3.3 V ± 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at  $V_{CC}$  = 5 V ± 0.5 V.

### 5.7 Driver Section Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 8-1)

|                  | PARAMETER                     | TEST                                      | CONDITIONS(3)           |                                  | MIN        | TYP <sup>(1)</sup> | MAX | UNIT |
|------------------|-------------------------------|-------------------------------------------|-------------------------|----------------------------------|------------|--------------------|-----|------|
| V <sub>OH</sub>  | High-level output voltage     | DOUT at $R_L = 3 \text{ k}\Omega$ to GND, | DIN = GND               |                                  | 5          | 5.4                |     | V    |
| V <sub>OL</sub>  | Low-level output voltage      | DOUT at $R_L = 3 kΩ$ to GND,              | DIN = V <sub>CC</sub>   |                                  | <b>-</b> 5 | -5.4               |     | V    |
| I <sub>IH</sub>  | High-level input current      | V <sub>I</sub> = V <sub>CC</sub>          |                         |                                  |            | ±0.01              | ±1  | μA   |
| I <sub>IL</sub>  | Low-level input current       | V <sub>I</sub> = GND                      |                         |                                  |            | ±0.01              | ±1  | μA   |
|                  | Short-circuit                 | V <sub>CC</sub> = 3.6 V,                  | V <sub>O</sub> = 0 V    |                                  |            | ±35                | ±60 | mA   |
| los              | output current <sup>(2)</sup> | V <sub>CC</sub> = 5.5 V,                  | V <sub>O</sub> = 0 V    |                                  |            | ±35                | ±60 | ША   |
| r <sub>o</sub>   | Output resistance             | V <sub>CC</sub> , V+, and V– = 0 V,       | V <sub>O</sub> = ±2 V   |                                  | 300        | 10M                |     | Ω    |
|                  | Output leakage current        | FORCEOFF = GND                            | V <sub>O</sub> = ±12 V, | V <sub>CC</sub> = 3 V to 3.6 V   |            |                    | ±25 | μA   |
| I <sub>off</sub> | Output leakage current        | PORCEOUP - GIND                           | V <sub>O</sub> = ±10 V, | V <sub>CC</sub> = 4.5 V to 5.5 V |            |                    | ±25 | μА   |

- (1)
- All typical values are at  $V_{CC}$  = 3.3 V or  $V_{CC}$  = 5 V, and  $T_A$  = 25°C. Short-circuit durations should be controlled to prevent exceeding the device absolute power-dissipation ratings, and not more than one output should be shorted at a time.
- Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V  $\pm$  0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V  $\pm$  0.5 V.

# 5.8 Driver Section Switching Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 8-1)

|                    | PARAMETER                          | TE                                                      | TEST CONDITIONS <sup>(3)</sup>          |                  |     | TYP <sup>(1)</sup> | MAX | UNIT   |
|--------------------|------------------------------------|---------------------------------------------------------|-----------------------------------------|------------------|-----|--------------------|-----|--------|
|                    | Maximum data rate                  | C <sub>L</sub> = 1000 pF,                               | D = 21/0 Coo                            | RGT package      | 250 | 500                |     |        |
|                    |                                    |                                                         | rigule 0-1                              | DB or PW package | 150 | 250                |     | kbit/s |
|                    |                                    | C <sub>L</sub> = 1000 pF,                               | $R_L$ = 3 kΩ Figure 6-2                 | RGT package      |     | 50                 |     |        |
| t <sub>sk(p)</sub> | Pulse skew <sup>(2)</sup>          | C <sub>L</sub> = 150 pF to 2500 pF,                     | $R_L$ = 3 kΩ to 7 kΩ,<br>See Figure 6-2 | DB or PW package |     | 100                |     | ns     |
| SR(tr)             | Slew rate,                         | V <sub>CC</sub> = 3.3 V,                                | C <sub>L</sub> = 150 pF to 1000 p       | F                | 6   |                    | 30  |        |
|                    | transition region (see Figure 6-1) | $R_L = 3 \text{ k}\Omega \text{ to } 7 \text{ k}\Omega$ | C <sub>L</sub> = 150 pF to 2500 p       | F                | 4   |                    | 30  | V/µs   |

- (1)
- All typical values are at V<sub>CC</sub> = 3.3 V or V<sub>CC</sub> = 5 V, and T<sub>A</sub> = 25°C. Pulse skew is defined as  $|t_{PLH}-t_{PHL}|$  of each channel of the same device. Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V  $\pm$  0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V  $\pm$  0.5 V.



### **5.9 Receiver Section Electrical Characteristics**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 8-1)

|                                                         | PARAMETER                                               | TEST CONDITIONS(2)             | MIN                   | TYP <sup>(1)</sup> | MAX | UNIT |
|---------------------------------------------------------|---------------------------------------------------------|--------------------------------|-----------------------|--------------------|-----|------|
| V <sub>OH</sub>                                         | High-level output voltage                               | I <sub>OH</sub> = -1 mA        | V <sub>CC</sub> - 0.6 | $V_{CC} - 0.1$     |     | ٧    |
| $V_{OL}$                                                | Low-level output voltage                                | I <sub>OL</sub> = 1.6 mA       |                       |                    | 0.4 | V    |
| V <sub>IT+</sub> Positive-going input threshold voltage |                                                         | V <sub>CC</sub> = 3.3 V        |                       | 1.6                | 2.4 | V    |
| V <sub>IT+</sub>                                        | r ositive-going input the short voltage                 | V <sub>CC</sub> = 5 V          |                       | 1.9                | 2.4 | V    |
| V                                                       | Negative-going input threshold voltage                  | V <sub>CC</sub> = 3.3 V        | 0.6                   | 1.1                |     | V    |
| V <sub>IT</sub>                                         | Negative-going input the short voltage                  | V <sub>CC</sub> = 5 V          | 0.8                   | 1.4                |     |      |
| $V_{\text{hys}}$                                        | Input hysteresis (V <sub>IT+</sub> - V <sub>IT-</sub> ) |                                |                       | 0.5                |     | V    |
| I <sub>off</sub>                                        | Output leakage current                                  | EN = V <sub>CC</sub>           |                       | ±0.05              | ±10 | μΑ   |
| r <sub>i</sub>                                          | Input resistance                                        | V <sub>I</sub> = ±3 V to ±25 V | 3                     | 5                  | 7   | kΩ   |

- (1) All typical values are at  $V_{CC}$  = 3.3 V or  $V_{CC}$  = 5 V, and  $T_A$  = 25°C. (2) Test conditions are C1–C4 = 0.1  $\mu$ F at  $V_{CC}$  = 3.3 V  $\pm$  0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at  $V_{CC}$  = 5 V  $\pm$  0.5 V.

# 5.10 Receiver Section Switching Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 8-1)

|                    | PARAMETER                                                                               | TEST CON                                             | TEST CONDITIONS(3)                                    |     |    |
|--------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------|-----|----|
| t <sub>PLH</sub>   | Propagation delay time, low- to high-level output C <sub>L</sub> = 150 pF, See Figu 6-3 |                                                      | RGT package                                           | 100 | ns |
|                    |                                                                                         | 6-3                                                  | DB or PW package                                      | 150 |    |
| t <sub>PHL</sub>   | Propagation delay time, high- to low-level output                                       | C <sub>L</sub> = 150 pF, See Figure                  | RGT package                                           | 125 | ns |
|                    |                                                                                         | 6-3                                                  | DB or PW package                                      | 150 |    |
| t <sub>en</sub>    | Output enable time                                                                      | $C_L = 150 \text{ pF, } R_L = 3 \text{ k}\Omega, \$$ | See Figure 6-4                                        | 200 | ns |
| t <sub>dis</sub>   | Output disable time                                                                     | $C_L = 150 \text{ pF}, R_L = 3 \text{ k}\Omega, \$$  | $C_L$ = 150 pF, $R_L$ = 3 k $\Omega$ , See Figure 6-4 |     | ns |
| t <sub>sk(p)</sub> | Pulse skew <sup>(2)</sup>                                                               | See Figure 6-3                                       | RGT package                                           | 25  | ns |
|                    |                                                                                         |                                                      | DB or PW package                                      | 50  |    |

- (2)
- All typical values are at  $V_{CC}$  = 3.3 V or  $V_{CC}$  = 5 V, and  $T_A$  = 25°C. Pulse skew is defined as  $|t_{PLH}-t_{PHL}|$  of each channel of the same device. Test conditions are C1–C4 = 0.1  $\mu$ F at  $V_{CC}$  = 3.3 V  $\pm$  0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at  $V_{CC}$  = 5 V  $\pm$  0.5 V.



### 5.11 Auto-Powerdown Section Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 6-5)

|                        | PARAMETER                                                      | TEST                                                          | MIN                        | MAX                   | UNIT |   |
|------------------------|----------------------------------------------------------------|---------------------------------------------------------------|----------------------------|-----------------------|------|---|
| V <sub>T+(valid)</sub> | Receiver input threshold for INVALID high-level output voltage | FORCEON = GND,                                                | FORCEOFF = V <sub>CC</sub> |                       | 2.7  | ٧ |
| V <sub>T-(valid)</sub> | Receiver input threshold for INVALID high-level output voltage | FORCEON = GND,                                                | FORCEOFF = V <sub>CC</sub> | -2.7                  |      | ٧ |
| $V_{T(invalid)}$       | Receiver input threshold for I NVALID low-level output voltage | FORCEON = GND,                                                | FORCEOFF = V <sub>CC</sub> | -0.3                  | 0.3  | V |
| V <sub>OH</sub>        | INVALID high-level output voltage                              | I <sub>OH</sub> = -1 mA, FORCEO<br>FORCEOFF = V <sub>CC</sub> | DN = GND,                  | V <sub>CC</sub> - 0.6 |      | V |
| V <sub>OL</sub>        | INVALID low-level output voltage                               | I <sub>OL</sub> = 1.6 mA, FORCEOFF = V <sub>CC</sub>          | DN = GND,                  |                       | 0.4  | V |

# 5.12 Auto-Powerdown Section Switching Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 6-5)

|                      | PARAMETER                                         | TYP <sup>(1)</sup> | UNIT |
|----------------------|---------------------------------------------------|--------------------|------|
| t <sub>valid</sub>   | Propagation delay time, low- to high-level output | 1                  | μs   |
| t <sub>invalid</sub> | Propagation delay time, high- to low-level output | 30                 | μs   |
| t <sub>en</sub>      | Supply enable time                                | 100                | μs   |

Product Folder Links: TRS3221E

Copyright © 2024 Texas Instruments Incorporated

<sup>(1)</sup> All typical values are at  $V_{CC}$  = 3.3 V or  $V_{CC}$  = 5 V, and  $T_A$  = 25°C.



## **5.13 Typical Characteristics**

 $V_{CC}$  = 3.3 V and  $T_A$  = 25 °C unless specified otherwise.



totage (item a straige)



### **6 Parameter Measurement Information**



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

B. The pulse generator has the following characteristics: PRR = 250 kbit/s,  $Z_O = 50 \Omega$ , 50% duty cycle,  $t_r \le 10$  ns.  $t_f \le 10$  ns.

Figure 6-1. Driver Slew Rate



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

B. The pulse generator has the following characteristics: PRR = 250 kbit/s,  $Z_O = 50 \Omega$ , 50% duty cycle,  $t_r \le 10$  ns.  $t_f \le 10$  ns.

Figure 6-2. Driver Pulse Skew



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

B. The pulse generator has the following characteristics:  $Z_O = 50 \Omega$ , 50% duty cycle,  $t_r \le 10$  ns.  $t_f \le 10$  ns.

Figure 6-3. Receiver Propagation Delay Times





NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. The pulse generator has the following characteristics:  $Z_O = 50 \ \Omega$ , 50% duty cycle,  $t_r \le 10 \ ns$ ,  $t_f \le 10 \ ns$ .
- C.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- D.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .

Figure 6-4. Receiver Enable and Disable Times









 $<sup>^{\</sup>dagger}$  Auto-powerdown disables drivers and reduces supply current to 1  $\mu A.$ 

NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

B. The pulse generator has the following characteristics: PRR = 5 kbit/s,  $Z_O$  = 50  $\Omega$ , 50% duty cycle,  $t_r \le 10$  ns.  $t_f \le 10$  ns.

Figure 6-5. INVALID Propagation Delay Times and Driver Enabling Time

# 7 Detailed Description

#### 7.1 Overview

The TRS3221E device is a one-driver and one-receiver RS-232 interface device. The RS-232 input and output are protected up to ±15kV using the Human-Body Model. The charge pump requires only four small 0.1µF capacitors for operation from a 3.3V supply. The TRS3221E device is capable of running at data rates up to 250kbps while maintaining RS-232-compliant output levels.

Automatic power down can be disabled when FORCEON and FORCEOFF are high. With automatic power down plus enabled, the device activates automatically when a valid signal is applied to any receiver input. The device can automatically power down the driver to save power when the RIN input is unpowered.

INVALID is high (valid data) if receiver input voltage is greater than 2.7V or less than -2.7V, or has been between -0.3V and 0.3V for less than 30µs. INVALID is low (invalid data) if receiver input voltages are between -0.3V and 0.3V for more than 30µs. Refer to Figure 6-5 for receiver input levels.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Power

The power block increases, inverts, and regulates voltage at V+ and V- pins using a charge pump that requires four external capacitors. The automatic power-down feature for the driver is controlled by FORCEON and FORCEOFF inputs. The receiver is controlled by the EN input (see Table 7-1 and Table 7-2).

When the device is unpowered, it can be safely connected to an active remote RS232 device.

#### 7.3.2 RS232 Driver

One driver interfaces standard logic level to RS232 levels. DIN input must be valid high or low.

#### 7.3.3 RS232 Receiver

One receiver interfaces RS232 levels to standard logic levels. An open input results in a high output on ROUT. RIN input includes an internal standard RS232 load. A logic high input on the EN pin shuts down the receiver output.

#### 7.3.4 RS232 Status

The INVALID output goes low when RIN input is unpowered for more than 30 µs. The INVALID output goes high when the receiver has a valid input. The INVALID output is active when V<sub>cc</sub> is powered regardless of FORCEON and FORCEOFF inputs (see Table 7-3).

### 7.4 Device Functional Modes

Table 7-1. Driver

|     |         | INPUTS <sup>(1)</sup> |                           | OUTPUT |                               |
|-----|---------|-----------------------|---------------------------|--------|-------------------------------|
| DIN | FORCEON | FORCEOFF              | VALID RIN RS-232<br>LEVEL | DOUT   | DRIVER STATUS                 |
| Х   | Х       | L                     | Х                         | Z      | Powered off                   |
| L   | Н       | Н                     | X                         | Н      | Normal operation with         |
| Н   | Н       | Н                     | X                         | L      | automatic power down disabled |
| L   | L       | Н                     | Yes                       | Н      | Normal operation with         |
| Н   | L       | Н                     | Yes                       | L      | automatic power down enabled  |
| L   | L       | Н                     | No                        | Z      | Powered off by                |
| Н   | L       | Н                     | No                        | Z      | automatic power-down feature  |

(1) H = high level, L = low level, X = irrelevant, Z = high impedance, Yes = |RIN| > 2.7 V, No = |RIN| < 0.3 V

### Table 7-2. Receiver

|      | INPUTS( | 1)                        | OUTPUT |                  |
|------|---------|---------------------------|--------|------------------|
| RIN  | ĒN      | VALID RIN RS-232<br>LEVEL | ROUT   | RECEIVER STATUS  |
| X    | Н       | X                         | Z      | Output off       |
| L    | L       | X                         | Н      |                  |
| Н    | L       | X                         | L      | Normal operation |
| Open | L       | No                        | Н      |                  |

(1) H = high level, L = low level, X = irrelevant, Z = high impedance (off), Open = input disconnected or connected driver off **Table 7-3. INVALID** 

|      | INPUTS <sup>(1)</sup> |          |    |         |  |  |  |
|------|-----------------------|----------|----|---------|--|--|--|
| RIN  | FORCEON               | FORCEOFF | EN | INVALID |  |  |  |
| L    | Х                     | Х        | X  | Н       |  |  |  |
| Н    | X                     | X        | X  | Н       |  |  |  |
| Open | Х                     | X        | X  | L       |  |  |  |

(1) H = high level, L = low level, X = irrelevant, Z = high impedance (off), Open = input disconnected or connected driver off



Figure 7-1. Logic Diagram

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback

# **8 Application Information Disclaimer**

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# **8.1 Application Information**

The TRS3221E device is designed to convert single-ended signals into RS232-compatible signals, and RS232-compatible signals into single-ended signals.

This device can be used in any application where an RS232 line driver or receiver is required. One benefit of this device is its ESD protection, which helps protect other components on the board when the RS232 lines are tied to a physical connector

# 8.2 Typical Application



- A. C3 can be connected to V<sub>CC</sub> or GND.
- B. Resistor values shown are nominal.
- C. Nonpolarized ceramic capacitors are acceptable. If polarized tantalum or electrolytic capacitors are used, they must be connected as shown.
- D. See Table 8-1 for capacitor values.

Figure 8-1. Typical Operating Circuit and Capacitor Values

### 8.3 Design Requirements

- Recommended V<sub>CC</sub> is 3.3V or 5V
  - 3V to 5.5V is also possible
  - Maximum recommended bit rate is 250kbps
  - Use capacitors as shown in Figure 8-1 and Table 8-1

| <b>Table 8-1.</b> | Vcc | versus | Capacitor | <b>Values</b> |
|-------------------|-----|--------|-----------|---------------|
|-------------------|-----|--------|-----------|---------------|

| V <sub>cc</sub> | C1      | C2, C3, and C4 |
|-----------------|---------|----------------|
| 3.3V ± 0.3V     | 0.1µF   | 0.1µF          |
| 5V ± 0.5V       | 0.047µF | 0.33µF         |
| 3V to 5.5V      | 0.1µF   | 0.47µF         |

# 8.4 Detailed Design Procedure

For proper operation, add capacitors as shown in Figure 8-1 and Table 8-1.

- DIN, FORCEOFF and FORCEON inputs must be connected to valid low or high logic levels
- Select capacitor values based on V<sub>CC</sub> level for best performance

ROUT and DIN connect to UART or general purpose logic lines. FORCEON and  $\overline{FORCEOFF}$  may be connected general purpose logic lines or tied to ground or  $V_{CC}$ .  $\overline{INVALID}$  may be connected to a general purpose logic line or left unconnected. RIN and DOUT lines connect to a RS232 connector or cable. DIN, FORCEON, and  $\overline{FORCEOFF}$  inputs must not be left unconnected.

# 8.5 Application Curve

V<sub>CC</sub> of 3.3V and 250kbps alternative bit data stream



Figure 8-2. 250kbps Driver to Receiver Loopback Timing Waveform, V<sub>CC</sub> = 3.3V

### **Power Supply Recommendations**

V<sub>CC</sub> must be between 3V and 5.5V. Charge pump capacitors must be chosen using Table 8-1.



# 8.6 Layout

# 8.6.1 Layout Guidelines

Keep the external capacitor traces short. This is more important on C1 and C2 nodes, which have the fastest rise and fall times.

# 8.6.2 Layout Example



Figure 8-3. Layout Diagram

# 9 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

# 9.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 9.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 9.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 9.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision B (July 2021) to Revision C (December 2024)                     | Page                          |
|---------------------------------------------------------------------------------------|-------------------------------|
| Changed the Device Information table to the Package Information table                 | 1                             |
| Added the SOT-23-THN (DYY) package to the data sheet                                  |                               |
| Added Note 2 to the ESD Ratings, IEC Specifications                                   |                               |
| Changes from Revision A (December 2020) to Revision B (July 2021)                     | Page                          |
| Changed the Applications list                                                         | 1                             |
| Changed the table note for the ESD Ratings, IEC Specifications to make it applical    |                               |
| Changed the thermal information for PW and DB packages                                | 6                             |
| Changes from Revision * (June 2007) to Revision A (December 2020)                     | Page                          |
| Added ESD Ratings, ESD Ratings, IEC Specifications tables, Thermal Information        | table, <i>Typical</i>         |
| Characteristics section, Detailed Description section, Application and Implementation | on section, Power Supply      |
| Recommendations section, Layout section, Device and Documentation Support se          | ction, and <i>Mechanical,</i> |
| Packaging, and Orderable Information section                                          |                               |
| Deleted Ordering Information table                                                    |                               |

Copyright © 2024 Texas Instruments Incorporated



- Added data rate and t<sub>sk(p)</sub> rows for the RGT package in *Driver Section Switching Characteristics* table ......... 7
- Added t<sub>pLH</sub>, t<sub>pHL</sub>, t<sub>sk(p)</sub> rows for the RGT package in *Reciever Section Switching Characteristics* table .............8

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 14-Oct-2025

#### PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins            | Package qty   Carrier | RoHS (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|----------|---------------|---------------------------|-----------------------|----------|-------------------------------|----------------------------|--------------|------------------|
| TRS3221ECDBR          | Active   | Production    | SSOP (DB)   16            | 2000   LARGE T&R      | Yes      | (4)<br>NIPDAU                 | (5)<br>Level-1-260C-UNLIM  | 0 to 70      | RS21EC           |
| TRS3221ECDBR.A        | Active   | Production    | SSOP (DB)   16            | 2000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | RS21EC           |
| TRS3221ECPWR          | Active   | Production    | TSSOP (PW)   16           | 2000   LARGE T&R      | Yes      | NIPDAU   SN                   | Level-1-260C-UNLIM         | 0 to 70      | RS21EC           |
| TRS3221ECPWR.A        | Active   | Production    | TSSOP (PW)   16           | 2000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | RS21EC           |
| TRS3221ECPWRG4        | Active   | Production    | TSSOP (PW)   16           | 2000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | RS21EC           |
| TRS3221ECPWRG4.A      | Active   | Production    | TSSOP (PW)   16           | 2000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | RS21EC           |
| TRS3221EIDB           | Obsolete | Production    | SSOP (DB)   16            | -                     | -        | Call TI                       | Call TI                    | -40 to 85    | RS21EI           |
| TRS3221EIDBR          | Active   | Production    | SSOP (DB)   16            | 2000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | RS21EI           |
| TRS3221EIDBR.A        | Active   | Production    | SSOP (DB)   16            | 2000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | RS21EI           |
| TRS3221EIDYYR         | Active   | Production    | SOT-23-THIN<br>(DYY)   16 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | RS21EI           |
| TRS3221EIDYYR.A       | Active   | Production    | SOT-23-THIN<br>(DYY)   16 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | RS21EI           |
| TRS3221EIPWR          | Active   | Production    | TSSOP (PW)   16           | 2000   LARGE T&R      | Yes      | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 85    | RS21EI           |
| TRS3221EIPWR.A        | Active   | Production    | TSSOP (PW)   16           | 2000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | RS21EI           |
| TRS3221EIPWRG4        | Active   | Production    | TSSOP (PW)   16           | 2000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | RS21EI           |
| TRS3221EIPWRG4.A      | Active   | Production    | TSSOP (PW)   16           | 2000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | RS21EI           |
| TRS3221EIRGTR         | Active   | Production    | VQFN (RGT)   16           | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 3221             |
| TRS3221EIRGTR.A       | Active   | Production    | VQFN (RGT)   16           | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 3221             |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 14-Oct-2025

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Dec-2025

# TAPE AND REEL INFORMATION





| Γ | A0 | Dimension designed to accommodate the component width     |
|---|----|-----------------------------------------------------------|
|   | В0 | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
|   | P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TRS3221ECDBR   | SSOP            | DB                 | 16 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| TRS3221ECPWR   | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TRS3221ECPWRG4 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TRS3221EIDBR   | SSOP            | DB                 | 16 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| TRS3221EIDYYR  | SOT-23-<br>THIN | DYY                | 16 | 3000 | 330.0                    | 12.4                     | 4.8        | 3.6        | 1.6        | 8.0        | 12.0      | Q3               |
| TRS3221EIPWR   | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TRS3221EIPWRG4 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TRS3221EIRGTR  | VQFN            | RGT                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |



www.ti.com 3-Dec-2025



# \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TRS3221ECDBR   | SSOP         | DB              | 16   | 2000 | 353.0       | 353.0      | 32.0        |
| TRS3221ECPWR   | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| TRS3221ECPWRG4 | TSSOP        | PW              | 16   | 2000 | 353.0       | 353.0      | 32.0        |
| TRS3221EIDBR   | SSOP         | DB              | 16   | 2000 | 353.0       | 353.0      | 32.0        |
| TRS3221EIDYYR  | SOT-23-THIN  | DYY             | 16   | 3000 | 336.6       | 336.6      | 31.8        |
| TRS3221EIPWR   | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| TRS3221EIPWRG4 | TSSOP        | PW              | 16   | 2000 | 353.0       | 353.0      | 32.0        |
| TRS3221EIRGTR  | VQFN         | RGT             | 16   | 3000 | 367.0       | 367.0      | 35.0        |





#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-150.





NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



PLASTIC SMALL OUTLINE



## NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- 5. Reference JEDEC Registration MO-345, Variation AA



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC SMALL OUTLINE



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025