

# ADC102S021 2 Channel, 50 ksps to 200 ksps, 10-Bit A/D Converter

Check for Samples: ADC102S021

### **FEATURES**

- Specified Over a Range of Sample Rates.
- Two Input Channels
- Variable Power Management
- Single Power Supply with 2.7V 5.25V Range

### **APPLICATIONS**

- Portable Systems
- Remote Data Acquisition
- Instrumentation and Control Systems

## **KEY SPECIFICATIONS**

DNL: ± 0.13 LSB (typ)
 INL: ± 0.13 LSB (typ)
 SNR: 61.8 dB (typ)
 Power Consumption

3V Supply: 1.94mW (typ)5V Supply: 6.9 mW (typ)

#### DESCRIPTION

The ADC102S021 is a low-power, two-channel CMOS 10-bit analog-to-digital converter with a high-speed serial interface. Unlike the conventional practice of specifying performance at a single sample rate only, the ADC102S021 is fully specified over a sample rate range of 50 ksps to 200 ksps. The converter is based on a successive-approximation register architecture with an internal track-and-hold circuit. It can be configured to accept one or two input signals at inputs IN1 and IN2.

The output serial data is straight binary, and is compatible with several standards, such as SPI<sup>TM</sup>, QSPI<sup>TM</sup>, MICROWIRE, and many common DSP serial interfaces.

The ADC102S021 operates with a single supply that can range from +2.7V to +5.25V. Normal power consumption using a +3V or +5V supply is 1.94 mW and 6.9 mW, respectively. The power-down feature reduces the power consumption to just 0.12  $\mu$ W using a +3V supply, or 0.47  $\mu$ W using a +5V supply.

The ADC102S021 is packaged in an 8-lead VSSOP package. Operation is specified over the industrial temperature range of -40°C to +85°C.



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Table 1. Pin-Compatible Alternatives by Resolution and Speed<sup>(1)</sup>

| Decelution | Specified for Sample Rates of: |                 |                   |  |  |
|------------|--------------------------------|-----------------|-------------------|--|--|
| Resolution | 50 to 200 ksps                 | 200 to 500 ksps | 500 ksps to 1Msps |  |  |
| 12-bit     | ADC122S021                     | ADC122S051      | ADC122S101        |  |  |
| 10-bit     | ADC102S021                     | ADC102S051      | ADC102S101        |  |  |
| 8-bit      | ADC082S021                     | ADC082S051      | ADC082S101        |  |  |

<sup>(1)</sup> All devices are fully pin and function compatible.

### **Connection Diagram**



Figure 1. VSSOP Package See Package Number DGK0008A

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



# **Block Diagram**



Figure 2.

**Table 2. Pin Descriptions and Equivalent Circuits** 

| Pin No.      | Name           | Description                                                                                                                                                                                                         |  |  |
|--------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| ANALOG I/O   |                |                                                                                                                                                                                                                     |  |  |
| 5,4          | IN1 and IN2    | Analog inputs. These signals can range from 0V to V <sub>A</sub> .                                                                                                                                                  |  |  |
| DIGITAL I/O  |                |                                                                                                                                                                                                                     |  |  |
| 8            | SCLK           | Digital clock input. This clock directly controls the conversion and readout processes.                                                                                                                             |  |  |
| 7            | DOUT           | Digital data output. The output samples are clocked out of this pin on falling edges of the SCLK pin.                                                                                                               |  |  |
| 6            | DIN            | Digital data input. The ADC102S021's Control Register is loaded through this pin on rising edges of the SCLK pin.                                                                                                   |  |  |
| 1            | CS             | Chip select. On the falling edge of $\overline{CS}$ , a conversion process begins. Conversions continue as long as $\overline{CS}$ is held low.                                                                     |  |  |
| POWER SUPPLY | (              |                                                                                                                                                                                                                     |  |  |
| 2            | V <sub>A</sub> | Positive supply pin. This pin should be connected to a quiet $+2.7V$ to $+5.25V$ source and bypassed to GND with a 1 $\mu$ F capacitor and a 0.1 $\mu$ F monolithic capacitor located within 1 cm of the power pin. |  |  |
| 3            | GND            | The ground return for the die.                                                                                                                                                                                      |  |  |

www.ti.com

## Absolute Maximum Ratings (1)(2)(3)

| -0.3V to 6.5V                 |
|-------------------------------|
| -0.3V to V <sub>A</sub> +0.3V |
| ±10 mA                        |
| ±20 mA                        |
| See (5)                       |
| 2500V<br>250V                 |
| +150°C                        |
| −65°C to +150°C               |
|                               |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
- (2) All voltages are measured with respect to GND = 0V, unless otherwise specified.
- (3) If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.
- (4) When the input voltage at any pin exceeds the power supply (that is, V<sub>IN</sub> < GND or V<sub>IN</sub> > V<sub>A</sub>), the current at that pin should be limited to 10 mA. The 20 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 10 mA to two. The Absolute Maximum Rating specification does not apply to the V<sub>A</sub> pin. The current into the V<sub>A</sub> pin is limited by the Analog Supply Voltage specification.
- (5) The absolute maximum junction temperature (T<sub>J</sub>max) for this device is 150°C. The maximum allowable power dissipation is dictated by T<sub>J</sub>max, the junction-to-ambient thermal resistance (θ<sub>JA</sub>), and the ambient temperature (T<sub>A</sub>), and can be calculated using the formula P<sub>D</sub>MAX = (T<sub>J</sub>max T<sub>A</sub>)/θ<sub>JA</sub>. The values for maximum power dissipation listed above will be reached only when the device is operated in a severe fault condition (e.g. when input or output pins are driven beyond the power supply voltages, or the power supply polarity is reversed). Obviously, such conditions should always be avoided.
- (6) Human body model is 100 pF capacitor discharged through a 1.5 kΩ resistor. Machine model is 220 pF discharged through zero ohms

## Operating Ratings (1)(2)

| Operating Natings                |                                |  |
|----------------------------------|--------------------------------|--|
| Operating Temperature Range      | -40°C ≤ T <sub>A</sub> ≤ +85°C |  |
| V <sub>A</sub> Supply Voltage    | +2.7V to +5.25V                |  |
| Digital Input Pins Voltage Range | −0.3V to V <sub>A</sub>        |  |
| Clock Frequency                  | 50 kHz to 16 MHz               |  |
| Analog Input Voltage             | 0V to V <sub>A</sub>           |  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
- (2) All voltages are measured with respect to GND = 0V, unless otherwise specified.

## Package Thermal Resistance (1)(2)

| Package      | $\theta_{JA}$ |
|--------------|---------------|
| 8-lead VSSOP | 250°C / W     |

- (1) Soldering process must comply with Texas Instruments Reflow Temperature Profile specifications.
- (2) Reflow temperature profiles are different for lead-free and non-lead-free packages.

Submit Documentation Feedback

Product Folder Links: ADC102S021



# ADC102S021 Converter Electrical Characteristics (1)

The following specifications apply for  $V_A$  = +2.7V to 5.25V, GND = 0V,  $C_L$  = 50 pF,  $f_{SCLK}$  = 0.8 MHz to 3.2 MHz,  $f_{SAMPLE}$  = 50 ksps to 200 ksps, unless otherwise noted. **Boldface limits apply for T\_A = T\_{MIN} to T\_{MAX}:** all other limits  $T_A$  = 25°C.

| Parameter        |                                                | Test Conditions                                                                   | Тур                 | Limits <sup>(1)</sup> | Units      |  |
|------------------|------------------------------------------------|-----------------------------------------------------------------------------------|---------------------|-----------------------|------------|--|
| STATIC           | CONVERTER CHARACTERISTICS                      |                                                                                   |                     |                       |            |  |
|                  | Resolution with No Missing Codes               |                                                                                   |                     | 10                    | Bits       |  |
| INII             | Internal New Linearity                         |                                                                                   | .0.42               | +0.3                  | LSB (max)  |  |
| INL              | Integral Non-Linearity                         |                                                                                   | ±0.13               | -0.4                  | LSB (min)  |  |
| DNL              | Differential Non-Linearity                     |                                                                                   | ±0.13               | ±0.4                  | LSB (max)  |  |
| V <sub>OFF</sub> | Offset Error                                   |                                                                                   | +0.1                | ±0.4                  | LSB (max)  |  |
| OEM              | Channel to Channel Offset Error Match          |                                                                                   | ±0.02               | ±0.5                  | LSB (max)  |  |
| FSE              | Full-Scale Error                               |                                                                                   | -0.11               | ±0.7                  | LSB (max)  |  |
| FSEM             | Channel to Channel Full-Scale Error<br>Match   |                                                                                   | +0.02               | ±0.5                  | LSB (max)  |  |
| DYNAMI           | C CONVERTER CHARACTERISTICS                    |                                                                                   | •                   |                       |            |  |
| SINAD            | Signal-to-Noise Plus Distortion Ratio          | $V_A = +2.7 \text{ to } 5.25V$<br>$f_{IN} = 39.9 \text{ kHz}, -0.02 \text{ dBFS}$ | 61.8                | 61                    | dB (min)   |  |
| SNR              | Signal-to-Noise Ratio                          | $V_A = +2.7 \text{ to } 5.25V$<br>$f_{IN} = 39.9 \text{ kHz}, -0.02 \text{ dBFS}$ | 61.8                | 61.3                  | dB (min)   |  |
| THD              | Total Harmonic Distortion                      | $V_A = +2.7 \text{ to } 5.25V$<br>$f_{IN} = 39.9 \text{ kHz}, -0.02 \text{ dBFS}$ | -86                 | -72                   | dB (max)   |  |
| SFDR             | Spurious-Free Dynamic Range                    | $V_A = +2.7 \text{ to } 5.25V$<br>$f_{IN} = 39.9 \text{ kHz}, -0.02 \text{ dBFS}$ | 82                  | 75                    | dB (min)   |  |
| ENOB             | Effective Number of Bits                       | $V_A = +2.7 \text{ to } 5.25V$<br>$f_{IN} = 39.9 \text{ kHz}, -0.02 \text{ dBFS}$ | 9.9                 | 9.8                   | Bits (min) |  |
|                  | Channel-to-Channel Crosstalk                   | $V_A = +5.25V$<br>$f_{IN} = 39.9 \text{ kHz}$                                     | -87                 |                       | dB         |  |
| IMD              | Intermodulation Distortion, Second Order Terms | $V_A = +5.25V$<br>$f_a = 40.161 \text{ kHz}, f_b = 41.015 \text{ kHz}$            | -82                 |                       | dB         |  |
| IMD              | Intermodulation Distortion, Third Order Terms  | $V_A = +5.25V$<br>$f_a = 40.161 \text{ kHz}, f_b = 41.015 \text{ kHz}$            | -81                 |                       | dB         |  |
| FPBW             | -3 dB Full Power Bandwidth                     | V <sub>A</sub> = +5V                                                              | 11                  |                       | MHz        |  |
| FFDVV            | -3 db Fuii Fowei Baildwidtii                   | $V_A = +3V$                                                                       | 8                   |                       | MHz        |  |
| ANALO            | INPUT CHARACTERISTICS                          |                                                                                   |                     |                       |            |  |
| V <sub>IN</sub>  | Input Range                                    |                                                                                   | 0 to V <sub>A</sub> |                       | V          |  |
| I <sub>DCL</sub> | DC Leakage Current                             |                                                                                   |                     | ±1                    | μA (max)   |  |
|                  | Input Canacitanae                              | Track Mode                                                                        | 33                  |                       | pF         |  |
| C <sub>INA</sub> | Input Capacitance                              | Hold Mode                                                                         | 3                   |                       | pF         |  |
| DIGITAL          | INPUT CHARACTERISTICS                          |                                                                                   |                     |                       |            |  |
| V                | Input High Voltage                             | V <sub>A</sub> = +5.25V                                                           |                     | 2.4                   | V (min)    |  |
| V <sub>IH</sub>  | Input High Voltage                             | $V_A = +3.6V$                                                                     |                     | 2.1                   | V (min)    |  |
| $V_{IL}$         | Input Low Voltage                              |                                                                                   |                     | 0.8                   | V (max)    |  |
| I <sub>IN</sub>  | Input Current                                  | $V_{IN} = 0V \text{ or } V_A$                                                     | ±0.1                | ±10                   | μA (max)   |  |
| $C_{IND}$        | Digital Input Capacitance                      |                                                                                   | 2                   | 4                     | pF (max)   |  |

<sup>(1)</sup> The min/max specification limits are specified by design, test, or statistical analysis.



# ADC102S021 Converter Electrical Characteristics<sup>(1)</sup> (continued)

The following specifications apply for  $V_A$  = +2.7V to 5.25V, GND = 0V,  $C_L$  = 50 pF,  $f_{SCLK}$  = 0.8 MHz to 3.2 MHz,  $f_{SAMPLE}$  = 50 ksps to 200 ksps, unless otherwise noted. **Boldface limits apply for T\_A = T\_{MIN} to T\_{MAX}:** all other limits  $T_A$  = 25°C.

| Parameter                           |                                               | Test Conditions                                                                 | Тур                   | Limits <sup>(1)</sup> | Units       |
|-------------------------------------|-----------------------------------------------|---------------------------------------------------------------------------------|-----------------------|-----------------------|-------------|
| DIGITAL                             | OUTPUT CHARACTERISTICS                        |                                                                                 |                       | 1                     |             |
| .,                                  | 0                                             | I <sub>SOURCE</sub> = 200 μA                                                    | V <sub>A</sub> - 0.03 | V <sub>A</sub> - 0.5  | V (min)     |
| $V_{OH}$                            | Output High Voltage                           | I <sub>SOURCE</sub> = 1 mA                                                      | V <sub>A</sub> - 0.1  |                       | V           |
|                                     | Outrot Law Vallage                            | I <sub>SINK</sub> = 200 μA                                                      | 0.03                  | 0.4                   | V (max)     |
| $V_{OL}$                            | Output Low Voltage                            | I <sub>SINK</sub> = 1 mA                                                        | 0.1                   |                       | V           |
| I <sub>OZH</sub> , I <sub>OZL</sub> | TRI-STATE Leakage Current                     |                                                                                 | ±0.01                 | ±1                    | μA (max)    |
| C <sub>OUT</sub>                    | TRI-STATE Output Capacitance                  |                                                                                 | 2                     | 4                     | pF (max)    |
|                                     | Output Coding                                 |                                                                                 | Str                   | aight (Natural        | ) Binary    |
| POWER S                             | SUPPLY CHARACTERISTICS (C <sub>L</sub> = 10 p | DF)                                                                             |                       |                       |             |
| \/                                  | Complex Vallage                               |                                                                                 |                       | 2.7                   | V (min)     |
| $V_A$                               | Supply Voltage                                |                                                                                 |                       | 5.25                  | V (max)     |
|                                     | Supply Current, Normal Mode                   | $V_A = +5.25V$ ,<br>$f_{SAMPLE} = 200 \text{ ksps}$ , $f_{IN} = 40 \text{ kHz}$ | 1.3                   | 1.8                   | mA (max)    |
|                                     | (Operational, CS low)                         | $V_A = +3.6V$ ,<br>$f_{SAMPLE} = 200$ ksps, $f_{IN} = 40$ kHz                   | 0.55                  | 0.7                   | mA (max)    |
| I <sub>A</sub>                      | Supply Current, Shutdown (CS high)            | $V_A = +5.25V$ ,<br>$f_{SAMPLE} = 0$ ksps                                       | 90                    |                       | nA          |
|                                     | Supply Current, Shutdown (CS nigh)            | $V_A = +3.6V$ ,<br>$f_{SAMPLE} = 0$ ksps                                        | 32                    |                       | nA          |
|                                     | Power Consumption, Normal Mode                | V <sub>A</sub> = +5.25V                                                         | 6.9                   | 9.5                   | mW (max)    |
| Б                                   | (Operational, CS low)                         | V <sub>A</sub> = +3.6V                                                          | 1.94                  | 2.5                   | mW (max)    |
| $P_D$                               | Power Consumption, Shutdown (CS               | V <sub>A</sub> = +5.25V                                                         | 0.47                  |                       | μW          |
|                                     | high)                                         | $V_A = +3.6V$                                                                   | 0.12                  |                       | μW          |
| AC ELEC                             | TRICAL CHARACTERISTICS                        |                                                                                 |                       | ,                     |             |
|                                     | Clash Francisco                               | o (2)                                                                           |                       | 0.8                   | MHz (min)   |
| f <sub>SCLK</sub>                   | Clock Frequency                               | See <sup>(2)</sup>                                                              |                       | 3.2                   | MHz (max)   |
|                                     | Comple Date                                   | See <sup>(2)</sup>                                                              |                       | 50                    | ksps (min)  |
| f <sub>S</sub>                      | Sample Rate                                   | See ' /                                                                         |                       | 200                   | ksps (max)  |
| t <sub>CONV</sub>                   | Conversion Time                               |                                                                                 |                       | 13                    | SCLK cycles |
| DC                                  | SCL V Durby Cycle                             | f 2.2 MHz                                                                       | F0                    | 30                    | % (min)     |
| DC                                  | SCLK Duty Cycle                               | f <sub>CLK</sub> = 3.2 MHz                                                      | 50                    | 70                    | % (max)     |
| t <sub>ACQ</sub>                    | Track/Hold Acquisition Time                   | Full-Scale Step Input                                                           |                       | 3                     | SCLK cycles |
|                                     | Throughput Time                               | Acquisition Time + Conversion Time                                              |                       | 16                    | SCLK cycles |

<sup>(2)</sup> This is the frequency range over which the electrical performance is specified. The device is functional over a wider range which is specified under Operating Ratings.

### **ADC102S021 Timing Specifications**

The following specifications apply for  $V_A$  = +2.7V to 5.25V, GND = 0V,  $C_L$  = 50 pF,  $f_{SCLK}$  = 0.8 MHz to 3.2 MHz,  $f_{SAMPLE}$  = 50 ksps to 200 ksps, **Boldface limits apply for T**<sub>A</sub> = **T**<sub>MIN</sub> **to T**<sub>MAX</sub>: all other limits T<sub>A</sub> = 25°C.

| Parameter                                              |                                         | Test Co                                | nditions               | Тур  | Limits <sup>(1)</sup> | Units    |
|--------------------------------------------------------|-----------------------------------------|----------------------------------------|------------------------|------|-----------------------|----------|
|                                                        | Setup Time SCLK High to CS Falling Edge | See <sup>(2)</sup>                     | $V_A = +3.0V$          | -3.5 | 10                    | ns (min) |
| t <sub>CSU</sub>                                       | Setup Time SCLK High to CS Falling Edge | ime SCLK High to CS Failing Edge See - | V <sub>A</sub> = +5.0V | -0.5 | 10                    | ns (min) |
|                                                        | Held time CCLK Levy to CC Felling Edge  | See <sup>(2)</sup>                     | $V_A = +3.0V$          | +4.5 | 10                    | no (min) |
| t <sub>CLH</sub> Hold time SCLK Low to CS Falling Edge | See                                     | $V_A = +5.0V$                          | +1.5                   | 10   | ns (min)              |          |

<sup>(1)</sup> Tested limits are specified to Texas Instrument's AOQL (Average Outgoing Quality Level).

Copyright © 2005–2013, Texas Instruments Incorporated

<sup>(2)</sup> Clock may be either high or low when CS is asserted as long as setup and hold times t<sub>CSU</sub> and t<sub>CLH</sub> are strictly observed.



## **ADC102S021 Timing Specifications (continued)**

The following specifications apply for  $V_A$  = +2.7V to 5.25V, GND = 0V,  $C_L$  = 50 pF,  $f_{SCLK}$  = 0.8 MHz to 3.2 MHz,  $f_{SAMPLE}$  = 50 ksps to 200 ksps, **Boldface limits apply for T**<sub>A</sub> = **T**<sub>MIN</sub> **to T**<sub>MAX</sub>: all other limits T<sub>A</sub> = 25°C.

|                         | Parameter                                       |                | onditions     | Тур                     | Limits <sup>(1)</sup>   | Units    |
|-------------------------|-------------------------------------------------|----------------|---------------|-------------------------|-------------------------|----------|
|                         | t <sub>EN</sub> Delay from CS Until DOUT active |                | $V_A = +3.0V$ |                         | 20                      | ()       |
| t <sub>EN</sub> Delay f | Delay from CS Ontil DOOT active                 |                | $V_A = +5.0V$ | +2                      | 30                      | ns (max) |
|                         | Data Access Time after SCLK Falling Edge        |                | $V_A = +3.0V$ | +16.5                   | 20                      | ns (max) |
| t <sub>ACC</sub>        | TACC Data Access Time after SCLK Failing Edge   |                | $V_A = +5.0V$ | +15                     | 30                      |          |
| t <sub>SU</sub>         | Data Setup Time Prior to SCLK Rising Edge       |                |               | +3                      | 10                      | ns (min) |
| t <sub>H</sub>          | Data Valid SCLK Hold Time                       |                |               | +3                      | 10                      | ns (min) |
| t <sub>CH</sub>         | SCLK High Pulse Width                           |                |               | 0.5 x t <sub>SCLK</sub> | 0.3 x t <sub>SCLK</sub> | ns (min) |
| t <sub>CL</sub>         | SCLK Low Pulse Width                            |                |               | 0.5 x t <sub>SCLK</sub> | 0.3 x t <sub>SCLK</sub> | ns (min) |
|                         |                                                 | Output Falling | $V_A = +3.0V$ | 1.7                     |                         |          |
| t <sub>DIS</sub>        | CS Rising Edge to DOUT High-Impedance           | Output Failing | $V_A = +5.0V$ | 1.2                     | 20                      | no (mov) |
|                         | Co Kising Luge to DOOT High-impedance           | Output Bising  | $V_A = +3.0V$ | 1.0                     | 20                      | ns (max) |
|                         |                                                 | Output Rising  | $V_A = +5.0V$ | 1.0                     |                         |          |

## **Timing Diagrams**



Figure 3. ADC102S021 Operational Timing Diagram



Figure 4. Timing Test Circuit





Figure 5. ADC102S021 Serial Timing Diagram



Figure 6. SCLK and CS Timing Parameters

### **Specification Definitions**

**ACQUISITION TIME** is the time required to acquire the input voltage. That is, it is time required for the hold capacitor to charge up to the input voltage.

**APERTURE DELAY** is the time between the fourth falling SCLK edge of a conversion and the time when the input signal is acquired or held for conversion.

**CONVERSION TIME** is the time required, after the input voltage is acquired, for the ADC to convert the input voltage to a digital word.

**CROSSTALK** is the coupling of energy from one channel into the other channel, or the amount of signal energy from one analog input that appears at the measured analog input.

**DIFFERENTIAL NON-LINEARITY (DNL)** is the measure of the maximum deviation from the ideal step size of 1 LSB.

**DUTY CYCLE** is the ratio of the time that a repetitive digital waveform is high to the total time of one period. The specification here refers to the SCLK.

**EFFECTIVE NUMBER OF BITS (ENOB, or EFFECTIVE BITS)** is another method of specifying Signal-to-Noise and Distortion or SINAD. ENOB is defined as (SINAD – 1.76) / 6.02 and says that the converter is equivalent to a perfect ADC of this (ENOB) number of bits.

**FULL POWER BANDWIDTH** is a measure of the frequency at which the reconstructed output fundamental drops 3 dB below its low frequency value for a full scale input.

**FULL SCALE ERROR (FSE)** is a measure of how far the last code transition is from the ideal  $1\frac{1}{2}$  LSB below  $V_{REF}^+$  and is defined as:

$$V_{FSE} = V_{max} + 1.5 LSB - V_{REF}^{+}$$
 (1)

where  $V_{max}$  is the voltage at which the transition to the maximum code occurs. FSE can be expressed in Volts, LSB or percent of full scale range.

**GAIN ERROR** is the deviation of the last code transition (111...110) to (111...111) from the ideal (V<sub>REF</sub> - 1.5 LSB), after adjusting for offset error.

INTEGRAL NON-LINEARITY (INL) is a measure of the deviation of each individual code from a line drawn from negative full scale (½ LSB below the first code transition) through positive full scale (½ LSB above the last code transition). The deviation of any given code from this straight line is measured from the center of that



code value.

- **INTERMODULATION DISTORTION (IMD)** is the creation of additional spectral components that are present at the output and are not present at the input and result from two sinusoidal frequencies being applied to the ADC input at the same time. It is defined as the ratio of the power in the second and third order intermodulation products to the sum of the power in both of the original frequencies. IMD is usually expressed in dB.
- **MISSING CODES** are those output codes that will never appear at the ADC outputs. These codes cannot be reached with any input value. The ADC102S021 is specified not to have any missing codes.
- **OFFSET ERROR** is the deviation of the first code transition (000...000) to (000...001) from the ideal (i.e. GND + 0.5 LSB).
- **SIGNAL TO NOISE RATIO (SNR)** is the ratio, expressed in dB, of the rms value of the input signal at the converter output to the rms value of the sum of all other spectral components below one-half the sampling frequency, not including d.c. or harmonics included in the THD specification.
- **SIGNAL TO NOISE PLUS DISTORTION (S/N+D or SINAD)** Is the ratio, expressed in dB, of the rms value of the input signal to the rms value of all of the other spectral components below half the clock frequency, including harmonics but excluding d.c.
- **SPURIOUS FREE DYNAMIC RANGE (SFDR)** is the difference, expressed in dB, between the rms values of the input signal and the peak spurious signal where a spurious signal is any signal present in the output spectrum that is not present at the input, excluding d.c.
- **TOTAL HARMONIC DISTORTION (THD)** is the ratio, expressed in dB or dBc, of the rms total of the first five harmonic components at the output to the rms level of the input signal frequency as seen at the output. THD is calculated as

THD = 
$$20 \cdot \log_{10} \sqrt{\frac{{A_{f2}}^2 + \dots + {A_{f6}}^2}{{A_{f1}}^2}}$$

(2)

where  $Af_1$  is the RMS power of the input frequency at the output and  $Af_2$  through  $Af_6$  are the RMS power in the first 5 harmonic frequencies. Accurate THD measurement requires a spectrally pure sine wave (monotone) at the ADC input.

**THROUGHPUT TIME** is the minimum time required between the start of two successive conversion. It is the acquisition time plus the conversion and read out times. In the case of the ADC102S021, this is 16 SCLK periods.



## **Typical Performance Characteristics**















 $T_A$  = +25°C,  $f_{SAMPLE}$  = 50 ksps to 200 ksps,  $f_{SCLK}$  = 0.8 MHz to 3.2 MHz,  $f_{IN}$  = 39.9 kHz unless otherwise stated.





























 $T_{A} = +25^{\circ}\text{C}, \, f_{SAMPLE} = 50 \, \, \text{ksps to 200 ksps,} \, f_{SCLK} = 0.8 \, \, \text{MHz to 3.2 MHz,} \, f_{IN} = 39.9 \, \, \text{kHz unless otherwise stated.}$ 





















































#### APPLICATIONS INFORMATION

#### **ADC102S021 OPERATION**

The ADC102S021 is a successive-approximation analog-to-digital converter designed around a charge-redistribution digital-to-analog converter. Simplified schematics of the ADC102S021 in both track and hold modes are shown in Figure 47 and Figure 48, respectively. In Figure 47, the ADC102S021 is in track mode: switch SW1 connects the sampling capacitor to one of two analog input channels through the multiplexer, and SW2 balances the comparator inputs. The ADC102S021 is in this state for the first three SCLK cycles after CS is brought low.

Figure 48 shows the ADC102S021 in hold mode: switch SW1 connects the sampling capacitor to ground, maintaining the sampled voltage, and switch SW2 unbalances the comparator. The control logic then instructs the charge-redistribution DAC to add fixed amounts of charge to the sampling capacitor until the comparator is balanced. When the comparator is balanced, the digital word supplied to the DAC is the digital representation of the analog input voltage. The ADC102S021 is in this state for the fourth through sixteenth SCLK cycles after CS is brought low.

The time when  $\overline{\text{CS}}$  is low is considered a serial frame. Each of these frames should contain an integer multiple of 16 SCLK cycles, during which time a conversion is performed and clocked out at the DOUT pin and data is clocked into the DIN pin to indicate the multiplexer address for the next conversion.



Figure 47. ADC102S021 in Track Mode



Figure 48. ADC102S021 in Hold Mode

#### **USING THE ADC102S021**

An ADC102S021 timing diagram and a serial interface timing diagram for the ADC102S021 are shown in the Timing Diagrams section.  $\overline{CS}$  is chip select, which initiates conversions and frames the serial data transfers. SCLK (serial clock) controls both the conversion process and the timing of serial data. DOUT is the serial data output pin, where a conversion result is sent as a serial data stream, MSB first. Data to be written to the ADC102S021's Control Register is placed at DIN, the serial data input pin. New data is written to DIN with each conversion.

A serial frame is initiated on the falling edge of  $\overline{CS}$  and ends on the rising edge of  $\overline{CS}$ . Each frame must contain an integer multiple of 16 rising SCLK edges. The ADC output data (DOUT) is in a high impedance state when  $\overline{CS}$  is high and is active when  $\overline{CS}$  is low. Thus,  $\overline{CS}$  acts as an output enable. Additionally, the device goes into a power down state when  $\overline{CS}$  is high and also between continuous conversion cycles.



During the first 3 cycles of SCLK, the ADC is in the track mode, acquiring the input voltage. For the next 13 SCLK cycles the conversion is accomplished and the data is clocked out, MSB first, starting at the 5th clock. If there is more than one conversion in a frame, the ADC will re-enter the track mode on the falling edge of SCLK after the N\*16th rising edge of SCLK, and re-enter the hold/convert mode on the N\*16+4th falling edge of SCLK, where "N" is an integer.

When  $\overline{CS}$  is brought high, SCLK is internally gated off. If SCLK is stopped in the low state while  $\overline{CS}$  is high, the subsequent fall of  $\overline{CS}$  will generate a falling edge of the internal version of SCLK, putting the ADC into the track mode. This is seen by the ADC as the first falling edge of SCLK. If SCLK is stopped with SCLK high, the ADC enters the track mode on the first falling edge of SCLK after the falling edge of  $\overline{CS}$ .

<u>During</u> each conversion, data is clocked into the ADC at DIN on the first 8 rising edges of SCLK after the fall of  $\overline{CS}$ . For each conversion, it is necessary to clock in the data indicating the input that is selected for the conversion after the current one. See <u>Table 3</u>, <u>Table 4</u>, and <u>Table 5</u>.

If  $\overline{\text{CS}}$  and SCLK go low within the times defined by  $t_{\text{CSU}}$  and  $t_{\text{CLH}}$ , the rising edge of SCLK that begins clocking data in at DIN may be one clock cycle later than expected. It is, therefore, best to strictly observe the minimum  $t_{\text{CSU}}$  and  $T_{\text{CLH}}$  times given in the Timing Specifications.

There are no power-up delays or dummy conversions required with the ADC102S021. The ADC is able to sample and convert an input to full conversion immediately following power up. The first conversion result after power-up will be that of IN1.

#### **Table 3. Control Register Bits**

| Bit 7 (MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------------|-------|-------|-------|-------|-------|-------|-------|
| DONTC       | DONTC | ADD2  | ADD1  | ADD0  | DONTC | DONTC | DONTC |

#### **Table 4. Control Register Bit Descriptions**

| Bit #:       | Symbol: | Description                                                                                   |
|--------------|---------|-----------------------------------------------------------------------------------------------|
| 7 - 6, 2 - 0 | DONTC   | Don't care. The value of these bits do not affect the device.                                 |
| 3            | ADD0    | These bits determine which input channel will be sampled and converted in the next track/hold |
| 4            | ADD1    | cycle. The mapping between codes and channels is shown in Table 5.                            |
| 5            | ADD2    |                                                                                               |

#### **Table 5. Input Channel Selection**

| ADD2 | ADD1 | ADD0 | Input Channel                                                                                |
|------|------|------|----------------------------------------------------------------------------------------------|
| х    | 0    | 0    | IN1 (Default)                                                                                |
| х    | 0    | 1    | IN2                                                                                          |
| х    | 1    | х    | Not allowed. The output signal at the D <sub>OUT</sub> pin is indeterminate if ADD1 is high. |

#### **ADC102S021 TRANSFER FUNCTION**

The output format of the ADC102S021 is straight binary. Code transitions occur midway between successive integer LSB values. The LSB width for the ADC102S021 is  $V_A/1024$ . The ideal transfer characteristic is shown in Figure 49. The transition from an output code of 00 0000 0000 to a code of 00 0000 0001 is at 1/2 LSB, or a voltage of  $V_A/2048$ . Other code transitions occur at steps of one LSB.



Figure 49. Ideal Transfer Characteristic

#### TYPICAL APPLICATION CIRCUIT

A typical application of the ADC102S021 is shown in Figure 50. Power is provided, in this example, by the Texas Instruments LP2950 low-dropout voltage regulator, available in a variety of fixed and adjustable output voltages. The power supply pin is bypassed with a capacitor network located close to the ADC102S021. Because the reference for the ADC102S021 is the supply voltage, any noise on the supply will degrade device noise performance. To keep noise off the supply, use a dedicated linear regulator for this device, or provide sufficient decoupling from other circuitry to keep noise off the ADC102S021 supply pin. Because of the ADC102S021's low power requirements, it is also possible to use a precision reference as a power supply to maximize performance. The four-wire interface is shown connected to a microprocessor or DSP.



Figure 50. Typical Application Circuit

#### **ANALOG INPUTS**

An equivalent circuit for one of the ADC102S021's input channels is shown in Figure 51. Diodes D1 and D2 provide ESD protection for the analog inputs. At no time should any input go beyond ( $V_A$  + 300 mV) or (GND – 300 mV), as these ESD diodes will begin conducting, which could result in erratic operation. For this reason, the ESD diodes should not be used to clamp the input signal.

The capacitor C1 in Figure 51 has a typical value of 3 pF, and is mainly the package pin capacitance. Resistor R1 is the on resistance of the multiplexer and track / hold switch, and is typically 500 ohms. Capacitor C2 is the ADC102S021 sampling capacitor and is typically 30 pF. The ADC102S021 will deliver best performance when driven by a low-impedance source to eliminate distortion caused by the charging of the sampling capacitance. This is especially important when using the ADC102S021 to sample AC signals. Also important when sampling dynamic signals is a band-pass or low-pass filter to reduce harmonics and noise, improving dynamic performance.





Figure 51. Equivalent Input Circuit

#### **DIGITAL INPUTS AND OUTPUTS**

The ADC102S021's digital output DOUT is limited by, and cannot exceed, the supply voltage, VA. The digital input pins are not prone to latch-up and, and although not recommended, SCLK, CS and DIN may be asserted before V<sub>A</sub> without any latchup risk.

## **POWER SUPPLY CONSIDERATIONS**

The ADC102S021 is fully powered-up whenever  $\overline{\text{CS}}$  is low, and fully powered-down whenever  $\overline{\text{CS}}$  is high, with one exception: the ADC102S021 automatically enters power-down mode between the 16th falling edge of a conversion and the 1st falling edge of the subsequent conversion (see Timing Diagrams).

The ADC102S021 can perform multiple conversions back to back; each conversion requires 16 SCLK cycles. The ADC102S021 will perform conversions continuously as long as  $\overline{\text{CS}}$  is held low.

The user may trade off throughput for power consumption by simply performing fewer conversions per unit time. The Power Consumption vs. Sample Rate curve in the Typical Performace Characteristics section shows the typical power consumption of the ADC102S021 versus throughput. To calculate the power consumption, simply multiply the fraction of time spent in the normal mode by the normal mode power consumption, and add the fraction of time spent in shutdown mode multiplied by the shutdown mode power dissipation.

#### **Power Management**

When the ADC102S021 is operated continuously in normal mode, the maximum throughput is f<sub>SCLK</sub>/16. Throughput may be traded for power consumption by running f<sub>SCLK</sub> at its maximum 3.2 MHz and performing fewer conversions per unit time, putting the ADC102S021 into shutdown mode between conversions. A plot of typical power consumption versus throughput is shown in the Typical Performance Characteristics section. To calculate the power consumption for a given throughput, multiply the fraction of time spent in the normal mode by the normal mode power consumption and add the fraction of time spent in shutdown mode multiplied by the shutdown mode power consumption. Generally, the user will put the part into normal mode and then put the part back into shutdown mode. Note that the curve of power consumption vs. throughput is nearly linear. This is because the power consumption in the shutdown mode is so small that it can be ignored for all practical purposes.

#### **Power Supply Noise Considerations**

The charging of any output load capacitance requires current from the power supply,  $V_{\Delta}$ . The current pulses required from the supply to charge the output capacitance will cause voltage variations on the supply. If these variations are large enough, they could degrade SNR and SINAD performance of the ADC. Furthermore, discharging the output capacitance when the digital output goes from a logic high to a logic low will dump current into the die substrate, which is resistive. Load discharge currents will cause "ground bounce" noise in the substrate that will degrade noise performance if that current is large enough. The larger is the output capacitance, the more current flows through the die substrate and the greater is the noise coupled into the analog channel, degrading noise performance.

To keep noise out of the power supply, keep the output load capacitance as small as practical. If the load capacitance is greater than 50 pF, use a 100 Ω series resistor at the ADC output, located as close to the ADC output pin as practical. This will limit the charge and discharge current of the output capacitance and improve noise performance.

## SNAS281G - FEBRUARY 2005-REVISED MARCH 2013



## **REVISION HISTORY**

| Changes from Revision F (March 2013) to Revision G |                                                    |  |    |  |  |  |  |  |
|----------------------------------------------------|----------------------------------------------------|--|----|--|--|--|--|--|
| •                                                  | Changed layout of National Data Sheet to TI format |  | 19 |  |  |  |  |  |

www.ti.com 1-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       | (1)    | (2)           |                 |                       | (5)  | (4)                           | (5)                        |              | (0)              |
| ADC102S021CIMM/NO.A   | Active | Production    | VSSOP (DGK)   8 | 1000   SMALL T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | X17C             |
| ADC102S021CIMM/NO.B   | Active | Production    | VSSOP (DGK)   8 | 1000   SMALL T&R      | -    | Call TI                       | Call TI                    | -40 to 85    |                  |
| ADC102S021CIMM/NOPB   | Active | Production    | VSSOP (DGK)   8 | 1000   SMALL T&R      | Yes  | Call TI   Sn                  | Level-1-260C-UNLIM         | -40 to 85    | X17C             |
| ADC102S021CIMMX/NO.A  | Active | Production    | VSSOP (DGK)   8 | 3500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | X17C             |
| ADC102S021CIMMX/NO.B  | Active | Production    | VSSOP (DGK)   8 | 3500   LARGE T&R      | -    | Call TI                       | Call TI                    | -40 to 85    |                  |
| ADC102S021CIMMX/NOPB  | Active | Production    | VSSOP (DGK)   8 | 3500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | X17C             |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 1-Nov-2025

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 31-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device                   | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADC102S021CIMM/NOPB      | VSSOP           | DGK                | 8 | 1000 | 177.8                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| ADC102S021CIMMX/<br>NOPB | VSSOP           | DGK                | 8 | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

www.ti.com 31-Jul-2025



### \*All dimensions are nominal

| Device                   | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADC102S021CIMM/NOPB      | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| ADC102S021CIMMX/<br>NOPB | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |



SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025