









SBOS588B - DECEMBER 2011 - REVISED JUNE 2019

# **AFE030 Powerline Communications Analog Front-End**

#### 1 Features

- Integrated powerline driver with thermal and overcurrent protection
- Conforms to EN50065-1
- Pin-compatible to AFE031
- Large output swing: 13 V<sub>PP</sub> at 1 A (15-V supply)
- Low power consumption: 15 mW (receive mode)
- · Programmable Tx and Rx filters
- Supports EN50065 CENELEC bands A, B, C, D
- · Supports OFDM, FSK, and S-FSK
- Supports IEC 61334
- Receive sensitivity: 20 μV<sub>RMS</sub>, typical
- Programmable Tx/Rx gain control
- · Four-wire serial peripheral interface
- Two integrated zero crossing detectors
- Two-wire transceiver buffer
- Package: QFN-48 PowerPAD™
- Extended junction temperature range: -40°C to +125°C

## 2 Applications

- eMetering
- Lighting
- Solar
- Pilot wire

### 3 Description

The AFE030 is a low-cost, integrated, powerline communications (PLC) analog front-end (AFE) device that is capable of capacitive- or transformer-coupled connections to the powerline while under the control of a digital signal processor (DSP) or microcontroller. It is ideal for driving low-impedance lines that require up to 1 A into reactive loads. The integrated receiver is able to detect signals down to 20  $\mu V_{RMS}$  and is capable of a wide range of gain options to adapt to varying input signal conditions. This monolithic integrated circuit provides high reliability in demanding powerline communications applications.

The AFE030 transmit power amplifier operates from a single supply in the range of 7 V to 26 V. At maximum output current, a wide output swing provides a  $12\text{-V}_{PP}$  ( $I_{OUT}=1$  A) capability with a nominal 15-V supply. The analog and digital signal processing circuitry operates from a single 3.3-V power supply.

### **Device Information**(1)

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |
|-------------|-----------|-------------------|--|
| AFE030      | VQFN (48) | 7.00 mm × 7.00 mm |  |

 For all available packages, see the orderable addendum at the end of the data sheet.

#### **Block Diagram**





### **Table of Contents**

| 1 | Features                                                   | 1 |    | 7.15 Electrical Characteristics: Power Supply        | 15 |
|---|------------------------------------------------------------|---|----|------------------------------------------------------|----|
| 2 | Applications                                               | 1 |    | 7.16 Typical Characteristics                         | 16 |
| 3 | Description                                                |   | 8  | Parameter Measurement Information 1                  | 9  |
| 4 | Revision History                                           |   |    | 8.1 Timing Requirements                              | 18 |
| 5 | Description, continued                                     |   |    | 8.2 Timing Diagrams                                  | 20 |
| 6 | Pin Configuration and Functions                            |   | 9  | Detailed Description                                 | 22 |
| 7 | Specifications                                             |   |    | 9.1 Overview                                         | 22 |
| • | 7.1 Absolute Maximum Ratings                               |   |    | 9.2 Functional Block Diagram                         | 22 |
|   | 7.2 ESD Ratings                                            |   |    | 9.3 Feature Description                              | 23 |
|   | 7.3 Thermal Information                                    |   |    | 9.4 Power Supplies                                   | 38 |
|   | 7.4 Electrical Characteristics: Transmitter (Tx),          | • |    | 9.5 Pin Descriptions                                 | 39 |
|   | Tx_DAC                                                     | 7 |    | 9.6 Calibration Modes                                | 11 |
|   | 7.5 Electrical Characteristics: Transmitter (Tx),          |   |    | 9.7 Serial Interface                                 | 12 |
|   | Tx_PGA                                                     | 7 | 10 | Application and Implementation 4                     | 16 |
|   | 7.6 Electrical Characteristics: Transmitter (Tx),          | • |    | 10.1 Application Information                         |    |
|   | Tx_FILTER                                                  |   |    | 10.2 Typical Application                             |    |
|   | 7.7 Electrical Characteristics: Power Amplifier (PA)       | 9 |    | 10.3 Line-Coupling Circuit                           |    |
|   | 7.8 Electrical Characteristics: Receiver (Rx), Rx PGA1     | 0 |    | 10.4 Circuit Protection                              |    |
|   | 7.9 Electrical Characteristics: Receiver (Rx), Rx Filter 1 |   |    | 10.5 Thermal Considerations                          |    |
|   | 7.10 Electrical Characteristics: Receiver (Rx), Rx         | • | 11 | Device and Documentation Support 5                   |    |
|   | PGA2 1                                                     | 2 |    | 11.1 Device Support                                  |    |
|   | 7.11 Electrical Characteristics: Digital 1                 | 3 |    | 11.2 Documentation Support                           |    |
|   | 7.12 Electrical Characteristics: Two-Wire Interface 1      | 4 |    | 11.3 Receiving Notification of Documentation Updates |    |
|   | 7.13 Electrical Characteristics: Zero-Crossing             |   |    | 11.4 Community Resources                             |    |
|   | Detector1                                                  | 4 |    | 11.5 Trademarks                                      |    |
|   | 7.14 Electrical Characteristics: Internal Bias             | _ |    | 11.6 Electrostatic Discharge Caution                 |    |
|   | Generator1                                                 | 5 |    | 11.7 Glossary                                        | 54 |

### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# 

www.ti.com

### 5 Description, continued

The AFE030 is internally protected against overtemperature and short-circuit conditions. It also provides an adjustable current limit. An interrupt output is provided that indicates both current limit and thermal limit. There is also a shutdown pin that can be used to quickly put the device into its lowest power state. Through the four-wire serial peripheral interface, or SPI™, each functional block can be enabled or disabled to optimize power dissipation.

The AFE030 is housed in a thermally-enhanced, surface-mount PowerPAD package (QFN-48). Operation is specified over the extended industrial junction temperature range of -40°C to +125°C.

Copyright © 2011–2019, Texas Instruments Incorporated



# 6 Pin Configuration and Functions



### **Pin Functions**

| PIN      |     | I/O | DESCRIPTION                               |
|----------|-----|-----|-------------------------------------------|
| NAME     | NO. | 1/0 | DESCRIPTION                               |
| AGND1    | 12  | _   | Analog ground                             |
| AGND2    | 29  | _   | Analog ground                             |
| AVDD1    | 11  | _   | Analog supply                             |
| AVDD2    | 30  | _   | Analog supply                             |
| CS       | 6   | _   | SPI digital chip select                   |
| DAC      | 7   | _   | DAC mode select                           |
| DIN      | 4   | I   | SPI digital input                         |
| DGND     | 1   | _   | Digital ground                            |
| DOUT     | 5   | 0   | SPI digital output                        |
| DVDD     | 2   | _   | Digital supply                            |
| E_Rx_IN  | 32  | I   | Two-wire receiver input                   |
| E_Rx_OUT | 31  | 0   | Two-wire receiver output                  |
| E_Tx_CLK | 35  | 1   | Two-wire transmitter clock input          |
| E_Tx_IN  | 34  | 1   | Two-wire transmitter input                |
| E_Tx_OUT | 33  | 0   | Two-wire transmitter output               |
| INT      | 9   | _   | Interrupt on overcurrent or thermal limit |
| PA_GND1  | 41  | _   | Power amplifier ground                    |
| PA_GND2  | 40  | _   | Power amplifier ground                    |

Submit Documentation Feedback

Copyright © 2011–2019, Texas Instruments Incorporated



# Pin Functions (continued)

| PIN         |     |     |                                          |
|-------------|-----|-----|------------------------------------------|
| NAME        | NO. | I/O | DESCRIPTION                              |
| PA_IN       | 18  | I   | Power amplifier input                    |
| PA_ISET     | 46  | _   | Power amplifier current limit set        |
| PA_OUT1     | 43  | 0   | Power amplifier output                   |
| PA_OUT2     | 42  | 0   | Power amplifier output                   |
| PA_VS1      | 45  | _   | Power amplifier supply                   |
| PA_VS2      | 44  | _   | Power amplifier supply                   |
| REF1        | 19  | _   | Power amplifier noise reducing capacitor |
| REF2        | 28  | _   | Receiver noise reducing capacitor        |
| Rx_C1       | 24  | _   | Receiver external frequency select       |
| Rx_C2       | 23  | _   | Receiver external frequency select       |
| Rx_F_IN     | 25  | I   | Receiver filter input                    |
| Rx_F_OUT    | 22  | 0   | Receiver filter output                   |
| Rx_FLAG     | 48  | _   | Receiver ready flag                      |
| Rx PGA1_IN  | 27  | I   | Receiver PGA(1) input                    |
| Rx PGA1_OUT | 26  | 0   | Receiver PGA(1) output                   |
| Rx PGA2_IN  | 21  | I   | Receiver PGA(2) input                    |
| Rx PGA2_OUT | 20  | 0   | Receiver PGA(2) output                   |
| SCLK        | 3   | _   | SPI serial clock                         |
| SD          | 8   | _   | System shutdown                          |
| TSENSE      | 10  | _   | Temp sensing diode (anode)               |
| Tx_F_IN1    | 15  | I   | Transmit filter input 1                  |
| Tx_F_IN2    | 16  | I   | Transmit filter input 2                  |
| Tx_F_OUT    | 17  | 0   | Transmit filter output                   |
| Tx_FLAG     | 47  | _   | Transmitter ready flag                   |
| Tx_PGA_IN   | 13  | I   | Transmit PGA input                       |
| Tx_PGA_OUT  | 14  | 0   | Transmit PGA output                      |
| ZC_IN1      | 39  | I   | Zero-crossing detector input             |
| ZC_IN2      | 38  | I   | Zero-crossing detector input             |
| ZC_OUT1     | 37  | 0   | Zero-crossing detector output            |
| ZC_OUT2     | 36  | 0   | Zero-crossing detector output            |



### 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|             |                                          |                                                                       | MIN          | MAX             | UNIT |
|-------------|------------------------------------------|-----------------------------------------------------------------------|--------------|-----------------|------|
| Voltage     | Supply voltage, PA_V <sub>S</sub>        |                                                                       |              | 26              |      |
|             |                                          | Pins 18,19 <sup>(2)</sup>                                             | PA_GND - 0.4 | $PA_V_S + 0.4$  |      |
|             | Signal input terminals                   | Pins 13, 15, 16, 21, 23-25, 28, 32, 34, 35, 38, 39, 46 <sup>(2)</sup> | AGND - 0.4   | $AV_{DD} + 0.4$ | .,   |
|             |                                          | Pins 3, 4, 6, 7, 8 <sup>(2)</sup>                                     | DGND - 0.4   | $DV_{DD} + 0.4$ | V    |
|             | Voltage limit                            | Pin 27                                                                | -10          | 10              |      |
|             | Cupply voltage                           | $AV_{DD}$                                                             |              | 5.5             |      |
|             | Supply voltage                           | $DV_DD$                                                               |              | 5.5             |      |
|             | Signal input terminals                   | Pins 18,19 <sup>(2)</sup>                                             | -10          | 10              |      |
|             |                                          | Pins 13, 15, 16, 21, 23-25, 28, 32, 34, 35, 38, 39, 46 <sup>(2)</sup> | -10          | 10              |      |
| Command     |                                          | Pins 3, 4, 6, 7, 8 <sup>(2)</sup>                                     | -10          | 10              | mA   |
| Current     | Signal output terminals                  | Pins 5, 9, 14, 17, 20, 22, 26, 31, 33, 36, 37, 47, 48 <sup>(2)</sup>  | Contir       | Continuous      |      |
|             | Output short circuit (PA)                | Pins 42, 43                                                           | Contin       | nuous           |      |
|             | Current limit                            | Pin 10 <sup>(2)(3)(4)</sup>                                           | -10          | 10              |      |
| Temperature | Operating, T <sub>A</sub> <sup>(4)</sup> | ·                                                                     | -40          | 150             |      |
|             | Junction, T <sub>J</sub>                 |                                                                       |              | 150             | °C   |
|             | Storage, T <sub>stg</sub>                |                                                                       | <b>-</b> 55  | 125             |      |

- (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.
- (2) Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.4 V beyond the supply rails should be current limited to 10 mA or less. Output terminals are diode-clamped to the power-supply rails. Output signals that can swing more than 0.4 V beyond the supply rails should be current limited to 10 mA or less.
- (3) Short-circuit to ground.
- (4) The AFE030 automatically goes into shutdown at junction temperatures that exceed 165°C.

### 7.2 ESD Ratings

|                    |                                                                   |                                                                                | VALUE | UNIT |
|--------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|------|
|                    | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | 3000                                                                           |       |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                           | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | 500   | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 7.3 Thermal Information

|                      |                                              | AFE030     |      |
|----------------------|----------------------------------------------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | RGZ (VQFN) | UNIT |
|                      |                                              | 48 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 27.8       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 12.1       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 7.5        | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 0.4        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 7.4        | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 1.7        | °C/W |

 For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



## 7.4 Electrical Characteristics: Transmitter (Tx), Tx\_DAC

At  $T_J = 25^{\circ}\text{C}$ ,  $PA\_V_S = 16 \text{ V}$ ,  $V_{AVDD} = V_{DVDD} = 3.3 \text{ V}$ , and  $PA\_ISET$  (pin 46) connected to ground, unless otherwise noted.

|     | PARAMETER                                            | TEST CONDITIONS            | MIN       | TYP MAX         | UNIT |
|-----|------------------------------------------------------|----------------------------|-----------|-----------------|------|
|     | Output range                                         |                            | GND + 0.1 | $AV_{DD} - 0.1$ | V    |
|     | Resolution                                           | 1024 steps, 10-bit DAC     |           | 3.2             | mV   |
|     |                                                      | Second-harmonic distortion |           | <b>-73</b>      | dB   |
| THD | Total harmonic distortion at 62.5 kHz <sup>(1)</sup> | Third-harmonic distortion  |           | <b>-</b> 56     | dB   |
|     | dt 02.0 KH2                                          | Fourth-harmonic distortion |           | -94             | dB   |
|     | Data rate                                            |                            |           | 1.5             | MSPS |

<sup>(1)</sup> Total harmonic distortion measured at output of Tx\_PGA configured in a gain of 1 V/V with an amplitude of 3 V<sub>PP</sub>, at a 1-MHz sample rate.

## 7.5 Electrical Characteristics: Transmitter (Tx), Tx\_PGA

At T<sub>J</sub> = 25°C, PA\_V<sub>S</sub> = 16 V, V<sub>AVDD</sub> = V<sub>DVDD</sub> = 3.3 V, and PA\_ISET (pin 46) connected to ground, unless otherwise noted.

|                | PARAMETER                                          | TEST CONDITIONS                                            | MIN       | TYP   | MAX                   | UNIT   |
|----------------|----------------------------------------------------|------------------------------------------------------------|-----------|-------|-----------------------|--------|
| INPUT          |                                                    |                                                            |           |       | -                     |        |
|                | Input voltage range                                |                                                            | GND - 0.1 | A۱    | / <sub>DD</sub> + 0.1 | V      |
|                |                                                    | G = 1 V/V                                                  |           | 58    |                       | kΩ     |
| n              | lanut vanietava                                    | G = 0.707 V/V                                              |           | 68    |                       | kΩ     |
| R <sub>I</sub> | Input resistance                                   | G = 0.5 V/V                                                |           | 77    |                       | kΩ     |
|                |                                                    | G = 0.25 V/V                                               |           | 92    |                       | kΩ     |
| FREQU          | JENCY RESPONSE                                     |                                                            |           |       |                       |        |
|                |                                                    | DAC mode enabled                                           |           |       |                       |        |
|                |                                                    | G = 1 V/V                                                  |           | 8     |                       | MHz    |
| BW             | Bandwidth                                          | G = 0.707 V/V                                              |           | 9     |                       | MHz    |
|                |                                                    | G = 0.5 V/V                                                |           | 10    |                       | MHz    |
|                |                                                    | G = 0.25 V/V                                               |           | 12    |                       | MHz    |
| OUTPU          | т                                                  |                                                            |           |       |                       |        |
| Vo             | Voltage output swing from AGND or AV <sub>DD</sub> | $R_{LOAD} = 10 \text{ k}\Omega$ , connected to $AV_{DD}/2$ |           | 10    | 100                   | mV     |
|                | Maximum continuous current de                      | Sourcing                                                   |           | 25    |                       | mA     |
| l <sub>O</sub> | Maximum continuous current, dc                     | Sinking                                                    |           | 25    |                       | mA     |
| Ro             | Output resistance                                  | f = 100 kHz                                                |           | 1     |                       | Ω      |
| GAIN           |                                                    |                                                            |           |       |                       |        |
|                | Gain error                                         | For all gains                                              | -1%       | ±0.1% | +1%                   |        |
|                | Gain error drift                                   | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$       |           | 6     |                       | ppm/°( |

Product Folder Links: AFE030



# 7.6 Electrical Characteristics: Transmitter (Tx), Tx\_FILTER

|                | PAF                                          | RAMETER                                    | TEST CONDITIONS                                            | MIN       | TYP | MAX                    | UNIT          |
|----------------|----------------------------------------------|--------------------------------------------|------------------------------------------------------------|-----------|-----|------------------------|---------------|
| INP            | UT                                           |                                            |                                                            |           |     | <u>'</u>               |               |
|                | Input voltage rar                            | nge                                        |                                                            | GND - 0.1 |     | AV <sub>DD</sub> + 0.1 | V             |
| R <sub>I</sub> | Input resistance<br>(Tx_F_IN1 and            |                                            |                                                            |           | 43  |                        | kΩ            |
| FRE            | QUENCY RESPO                                 | DNSE                                       |                                                            |           |     | <u>"</u>               |               |
|                | CENELEC A Mo                                 | ode                                        |                                                            |           |     |                        |               |
|                | Passband freque                              | ency                                       | -3 dB                                                      |           | 95  |                        | kHz           |
|                | Stop band atten                              | uation                                     |                                                            | -50       | -60 |                        | dB            |
|                | Stop band frequ                              | ency                                       |                                                            |           | 910 |                        | kHz           |
|                | Filter gain                                  |                                            |                                                            |           | 0   |                        | dB            |
| CEN            | IELEC B/C/D MO                               | DES                                        |                                                            |           |     |                        |               |
|                | Passband freque                              | ency                                       | -3 dB                                                      |           | 145 |                        | kHz           |
|                | Stop band atten                              | uation                                     |                                                            | -50       | -60 |                        | dB            |
|                | Stop band frequ                              | ency                                       |                                                            |           | 870 |                        | kHz           |
|                | Filter gain                                  |                                            |                                                            |           | 0   |                        | dB            |
| OUT            | ΓPUT                                         |                                            |                                                            |           |     |                        |               |
| Vo             | Voltage output s<br>AGND or AV <sub>DD</sub> | wing from                                  | $R_{LOAD} = 10 \text{ k}\Omega$ , connected to $AV_{DD}/2$ |           | 10  | 100                    | mV            |
|                | Maximum contin                               | uous current, dc                           | Sourcing                                                   |           | 25  |                        | mA            |
| IO             | Maximum Contin                               | idous current, do                          | Sinking                                                    |           | 25  |                        | mA            |
| R <sub>O</sub> | Output resistance                            | e                                          | f = 100 kHz                                                |           | 1   |                        | Ω             |
| TRA            | NSMITTER NOIS                                | SE                                         |                                                            |           |     |                        |               |
|                | Integrated noise at                          | CENELEC Band A<br>(40 kHz to 90 kHz)       | Noise-reducing capacitor = 1 nF from pin 19 to ground      |           | 435 |                        | $\mu V_{RMS}$ |
|                | PA output <sup>(1)</sup>                     | CENELEC Bands B/C/D<br>(95 kHz to 140 kHz) | Noise-reducing capacitor = 1 nF from pin 19 to ground      |           | 460 |                        | $\mu V_{RMS}$ |

<sup>(1)</sup> Includes DAC, Tx\_PGA, Tx\_Filter, PA, and REF1 bias generator.



# 7.7 Electrical Characteristics: Power Amplifier (PA)

|                | PARAMI                         |                        | TEST CONDITIONS                                                          | MIN                                                                            | TYP                          | MAX                   | UNIT     |
|----------------|--------------------------------|------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------|------------------------------|-----------------------|----------|
| INP            | JT                             |                        |                                                                          | 1                                                                              |                              |                       |          |
|                | Input voltage range            |                        |                                                                          | GND - 0.1                                                                      | PA.                          | _V <sub>S</sub> + 0.1 | V        |
| R <sub>I</sub> | Input resistance               |                        |                                                                          |                                                                                | 20                           |                       | kΩ       |
| FRE            | QUENCY RESPONS                 | E                      |                                                                          |                                                                                |                              |                       |          |
| BW             | W Bandwidth                    |                        | $I_{LOAD} = 0$                                                           |                                                                                | 670                          |                       | kHz      |
| SR             | Slew rate                      |                        | 10-V step                                                                |                                                                                | 19                           |                       | V/μs     |
|                | Full-power bandwidt            | h                      | V <sub>OUT</sub> = 10 V <sub>PP</sub>                                    |                                                                                | 300                          |                       | kHz      |
|                | AC PSRR                        |                        | f = 50 kHz                                                               |                                                                                | 14                           |                       | dB       |
| OUT            | PUT                            |                        |                                                                          |                                                                                |                              |                       |          |
|                |                                | From DA V              | I <sub>O</sub> = 300 mA, sourcing                                        |                                                                                | 0.3                          | 1                     | V        |
| V              | Voltage output                 | From PA_V <sub>S</sub> | I <sub>O</sub> = 1.0 A, sourcing                                         |                                                                                | 1                            | 1.5                   | V        |
| Vo             | swing                          | From PA_Gnd            | I <sub>O</sub> = 300 mA, sinking                                         |                                                                                | 0.3                          | 1                     | V        |
|                |                                | FIOIII FA_GIIU         | I <sub>O</sub> = 1.0 A, sinking                                          |                                                                                | 1                            | 1.5                   | V        |
| I <sub>O</sub> | Maximum continuous current, dc |                        | PA_ISET (pin 46) connected to ground                                     | 1.0                                                                            |                              |                       | Α        |
|                | Maximum peak curre             | ent, ac                | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}, f = 50 \text{ kHz}$ |                                                                                | 1.0                          |                       | Α        |
| Ro             | Output resistance              |                        | I <sub>O</sub> = 1.0 A                                                   |                                                                                | 0.1                          |                       | Ω        |
|                | PA disabled                    |                        | Output impedance, f = 100 kHz, REF1 enabled                              |                                                                                | 145 II 120                   |                       | kΩ II pF |
|                | Output current limit r         | ange                   |                                                                          | ±0                                                                             | .4 to ±1.0                   |                       | Α        |
|                | Current limit equation         | _                      |                                                                          | $I_{LIM} = 20 \text{ k} \times [1.2 \text{ V/(R}_{SET} + 15 \text{ k}\Omega)]$ |                              | 15 kΩ)]               | Α        |
|                | Current limit equatio          | 11                     | Solved for R <sub>SET</sub> (current limit)                              | R <sub>SET</sub> = [(20 k >                                                    | × 1.2 V/I <sub>LIM</sub> ) – | 15 kΩ]                | Ω        |
| GAI            | $N (R_{LOAD} = 1 k\Omega)$     |                        |                                                                          |                                                                                |                              |                       |          |
| G              | Nominal gain                   |                        |                                                                          |                                                                                | 6.5                          |                       | V/V      |
|                | Gain error                     |                        |                                                                          | -1%                                                                            | 0.1%                         | +1%                   |          |
|                | Gain error drift               |                        | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                     |                                                                                | ±1                           |                       | ppm/°C   |
| TSE            | NSE DIODE                      |                        |                                                                          | T.                                                                             |                              |                       |          |
| η              | Diode ideality factor          |                        |                                                                          |                                                                                | 1.033                        |                       |          |
| THE            | RMAL SHUTDOWN                  |                        |                                                                          | T.                                                                             |                              |                       |          |
|                | Junction temperature           | e at shutdown          |                                                                          |                                                                                | +165                         |                       | °C       |
|                | Hysteresis                     |                        |                                                                          |                                                                                | 20                           |                       | °C       |
|                | Return to normal ope           | eration                |                                                                          |                                                                                | +145                         |                       | °C       |

Copyright © 2011–2019, Texas Instruments Incorporated



# 7.8 Electrical Characteristics: Receiver (Rx), Rx PGA1

At T<sub>J</sub> = 25°C, PA\_V<sub>S</sub> = 16 V, V<sub>AVDD</sub> = V<sub>DVDD</sub> = 3.3 V, and PA\_ISET (pin 46) connected to ground, unless otherwise noted.

|                | PARAMETER                                          | TEST CONDITIONS                                      | MIN | TYP   | MAX      | UNIT     |
|----------------|----------------------------------------------------|------------------------------------------------------|-----|-------|----------|----------|
| INPUT          |                                                    |                                                      |     |       | <u>'</u> |          |
|                | Input voltage range                                |                                                      |     | 10    |          | $V_{PP}$ |
|                |                                                    | G = 2 V/V                                            |     | 10    |          | kΩ       |
| _              |                                                    | G = 1 V/V                                            |     | 15    |          | kΩ       |
| R <sub>I</sub> | Input resistance                                   | G = 0.5 V/V                                          |     | 20    |          | kΩ       |
|                |                                                    | G = 0.25 V/V                                         |     | 24    |          | kΩ       |
| FREQU          | ENCY RESPONSE                                      |                                                      |     |       |          |          |
|                |                                                    | G = 2 V/V                                            |     | 6     |          | MHz      |
| DW             | Bandwidth                                          | G = 1 V/V                                            |     | 10    |          | MHz      |
| BW             |                                                    | G = 0.5 V/V                                          |     | 13    |          | MHz      |
|                |                                                    | G = 0.25 V/V                                         |     | 15    |          | MHz      |
| OUTPU          | т                                                  |                                                      |     |       |          |          |
| Vo             | Voltage output swing from AGND or AV <sub>DD</sub> | $R_{LOAD}$ = 6 kΩ, connected to $AV_{DD}/2$          |     | 10    | 100      | mV       |
|                | Mariania anatia in a sumant da                     | Sourcing                                             |     | 25    |          | mA       |
| l <sub>O</sub> | Maximum continuous current, dc                     | Sinking                                              |     | 25    |          | mA       |
| Ro             | Output resistance                                  | G = 1, f = 100 kHz                                   |     | 1     |          | Ω        |
| GAIN           |                                                    |                                                      |     |       |          |          |
|                |                                                    | G = 0.25 V/V                                         | -1% | ±0.1% | +1%      |          |
|                | Cain arrar                                         | G = 0.5 V/V                                          | -1% | ±0.1% | +1%      |          |
|                | Gain error                                         | G = 1 V/V                                            | -1% | ±0.1% | +1%      |          |
|                |                                                    | G = 2 V/V                                            | -2% | ±0.2% | +2%      |          |
|                | Gain error drift                                   | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ |     | 1     |          | ppm/°C   |



# 7.9 Electrical Characteristics: Receiver (Rx), Rx Filter

|                 | PARAMETER                                          | TEST CONDITIONS                                            | MIN       | TYP | MAX                    | UNIT      |
|-----------------|----------------------------------------------------|------------------------------------------------------------|-----------|-----|------------------------|-----------|
| INPUT           |                                                    |                                                            |           |     |                        |           |
|                 | Input voltage range                                |                                                            | GND - 0.1 |     | AV <sub>DD</sub> + 0.1 | V         |
| R <sub>IN</sub> | Input resistance                                   |                                                            |           | 6   |                        | $k\Omega$ |
| FREQUE          | NCY RESPONSE, CENELEC A MOI                        | DE (Rx_C1 = 680 pF, Rx_C2 = 680                            | pF)       |     |                        |           |
|                 | Passband frequency                                 | -3 dB                                                      |           | 90  |                        | kHz       |
|                 | Stop band attentuation                             |                                                            | -25       | -33 |                        | dB        |
|                 | Stop band frequency                                |                                                            |           | 270 |                        | kHz       |
|                 | Filter gain                                        |                                                            |           | 0   |                        | dB        |
| FREQUE          | NCY RESPONSE, CENELEC B/C/D                        | MODES (Rx_C1 = 270 pF, Rx_C2                               | = 560 pF) |     |                        |           |
|                 | Passband frequency                                 | -3 dB                                                      |           | 145 |                        | kHz       |
|                 | Stop band attentuation                             |                                                            | -25       | -35 |                        | dB        |
|                 | Stop band frequency                                |                                                            |           | 350 |                        | kHz       |
|                 | Filter gain                                        |                                                            |           | 0   |                        | dB        |
| OUTPUT          |                                                    |                                                            |           |     |                        |           |
| Vo              | Voltage output swing from AGND or AV <sub>DD</sub> | $R_{LOAD} = 10 \text{ k}\Omega$ , connected to $AV_{DD}/2$ |           | 10  | 100                    | mV        |
|                 | Marian and an alian and a                          | Sourcing                                                   |           | 25  |                        | mA        |
| IO              | Maximum continuous current, dc                     | Sinking                                                    |           | 25  |                        | mA        |
| R <sub>O</sub>  | Output resistance                                  | f = 100 kHz                                                |           | 5   |                        | Ω         |



# 7.10 Electrical Characteristics: Receiver (Rx), Rx PGA2

At  $T_J = 25$ °C,  $PA\_V_S = 16$  V,  $V_{AVDD} = V_{DVDD} = 3.3$  V, and  $PA\_ISET$  (pin 46) connected to ground, unless otherwise noted.

|                  | PA                                           | RAMETER                                    | TEST CONDITIONS                                            | MIN       | TYP | MAX             | UNIT          |
|------------------|----------------------------------------------|--------------------------------------------|------------------------------------------------------------|-----------|-----|-----------------|---------------|
| INP              | UT                                           |                                            |                                                            |           |     | <u>'</u>        |               |
|                  | Input voltage ra                             | nge                                        |                                                            | GND - 0.1 |     | $AV_{DD} + 0.1$ | V             |
|                  |                                              |                                            | G = 64 V/V                                                 |           | 1.7 |                 | kΩ            |
| _                | Lancet Sanna da ca                           |                                            | G = 16 V/V                                                 |           | 6.3 |                 | kΩ            |
| R <sub>I</sub>   | Input impedance                              | 9                                          | G = 4 V/V                                                  |           | 21  |                 | kΩ            |
|                  |                                              |                                            | G = 1 V/V                                                  |           | 53  |                 | kΩ            |
| FRE              | QUENCY RESPO                                 | ONSE                                       |                                                            |           |     |                 |               |
|                  |                                              |                                            | G = 64 V/V                                                 |           | 300 |                 | kHz           |
| DIA              | December 2 days                              |                                            | G = 16 V/V                                                 |           | 800 |                 | kHz           |
| BW               | Bandwidth                                    |                                            | G = 4 V/V                                                  |           | 1.4 |                 | MHz           |
|                  |                                              |                                            | G = 1 V/V                                                  |           | 4   |                 | MHz           |
| OU               | ГРИТ                                         |                                            |                                                            |           |     |                 |               |
| Vo               | Voltage output s<br>AGND or AV <sub>DD</sub> | swing from                                 | $R_{LOAD} = 10 \text{ k}\Omega$ , connected to $AV_{DD}/2$ |           | 10  | 100             | mV            |
|                  | NA                                           |                                            | Sourcing                                                   |           | 25  |                 | mA            |
| lo               | Maximum contir                               | nuous current, dc                          | Sinking                                                    |           | 25  |                 | mA            |
| Ro               | Output impedan                               | се                                         | G = 1, f = 100 kHz                                         |           | 1   |                 | Ω             |
| GAI              | N                                            |                                            |                                                            |           |     |                 |               |
|                  |                                              |                                            | G = 1 V/V                                                  | -2%       | ±1% | 2%              |               |
|                  | 0 .                                          |                                            | G = 4 V/V                                                  | -2%       | ±1% | 2%              |               |
|                  | Gain error                                   |                                            | G = 16 V/V                                                 | -2%       | ±1% | 2%              |               |
|                  |                                              |                                            | G = 64 V/V                                                 | -4%       | ±1% | 4%              |               |
| Gain error drift |                                              |                                            | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$       |           | 6   |                 | ppm/°C        |
| Rx :             | SENSITIVITY                                  |                                            |                                                            |           |     | J.              |               |
|                  | Integrated                                   | CENELEC Band A<br>(40 kHz to 90 kHz)       | Noise-reducing capacitor = 1 μF from pin 28 to ground      |           | 14  |                 | $\mu V_{RMS}$ |
|                  | noise, RTI <sup>(1)</sup>                    | CENELEC Bands B/C/D<br>(95 kHz to 140 kHz) | Noise-reducing capacitor = 1 $\mu$ F from pin 28 to ground |           | 11  |                 | $\mu V_{RMS}$ |

<sup>(1)</sup> Includes Rx PGA1, Rx\_Filter, Rx PGA2, and REF2 bias generator.



#### 7.11 **Electrical Characteristics: Digital**

At T<sub>J</sub> = 25°C, PA\_V<sub>S</sub> = 16 V, V<sub>AVDD</sub> = V<sub>DVDD</sub> = 3.3 V, and PA\_ISET (pin 46) connected to ground, unless otherwise noted.

|                 | PARAMETER                               | CONDITIONS                   | MIN                                      | TYP MAX               | UNIT |
|-----------------|-----------------------------------------|------------------------------|------------------------------------------|-----------------------|------|
| DIGITAL         | INPUTS (SCLK, DIN, CS, DAC, SD          | 9)                           |                                          | <u>.</u>              |      |
|                 | Leakage input current                   | $0 \le V_{IN} \le DV_{DD}$   | -1                                       | 0.01 1                | μΑ   |
| V <sub>IH</sub> | High-level input voltage                |                              | $0.7 \times DV_{DD}$                     |                       | V    |
| V <sub>IL</sub> | Low-level input voltage                 |                              |                                          | $0.3 \times DV_{DD}$  | V    |
|                 | SD pin high                             | SD > 0.7 × DV <sub>DD</sub>  | AFE03                                    | 30 in shutdown        |      |
|                 | SD pin low                              | SD < 0.3 × DV <sub>DD</sub>  | AFE030 in                                | n normal operation    |      |
|                 | DAC pin high                            | $DAC > 0.7 \times DV_{DD}$   | SPI access                               | s to DAC Registers    |      |
|                 | DAC pin low                             | DAC < 0.3 × DV <sub>DD</sub> | SPI access to Command and Data Registers |                       |      |
| DIGITAL         | OUTPUTS (DO, ZC_OUT)                    |                              |                                          | ·                     |      |
| V <sub>OH</sub> | High-level output voltage               | I <sub>OH</sub> = 3 mA       | DV <sub>DD</sub> - 0.4                   | $DV_DD$               | V    |
| V <sub>OL</sub> | Low-level output voltage                | $I_{OL} = -3 \text{ mA}$     | GND                                      | GND + 0.4             | V    |
| DIGITAL         | OUTPUTS (INT, Tx_Flag, Rx_Flag          | )                            |                                          | *                     |      |
| I <sub>OH</sub> | High-level output current               | V <sub>OH</sub> = 3.3 V      |                                          | 1                     | μΑ   |
| V <sub>OL</sub> | Low-level output voltage                | I <sub>OL</sub> = 4 mA       |                                          | 0.4                   | V    |
| OL              | Low-level output current                | V <sub>OL</sub> = 400 mV     | 4                                        |                       | mA   |
|                 | INT pin high (open drain)               | INT sink current < 1 μA      | Norm                                     | nal operation         | μS   |
|                 | INT pin low (open drain) <sup>(1)</sup> | INT < 0.4 V                  | Indicates an i                           | nterrupt has occurred | μS   |
|                 | Tx_Flag high (open drain)               | Tx_Flag sink current < 1 μA  | Indicates Ta                             | x block is not ready  | μS   |
|                 | Tx_Flag low (open drain)                | Tx_Flag < 0.4 V              | Indicates                                | Tx block is ready     | μS   |
|                 | Rx_Flag high (open drain)               | Rx_Flag sink current < 1 μA  | Indicates R                              | x block is not ready  | μS   |
|                 | Rx_Flag low (open drain)                | Rx_Flag < 0.4 V              | Indicates                                | Rx block is ready     | μS   |
| DIGITAL         | TIMING                                  |                              |                                          |                       |      |
|                 | Gain select time                        |                              |                                          | 0.2                   | μS   |
|                 | Shutdown mode, enable time              |                              |                                          | 4.0                   | μS   |
|                 | Shutdown mode, disable time             |                              |                                          | 2.0                   | μS   |
|                 | Power-on reset (POR) power-up time      | DV <sub>DD</sub> ≥ 2 V       |                                          | 50                    | μS   |

When an interrupt is detected (INT pin low), the contents of the I\_Flag and T\_Flag Registers can be read to determine the reason for the interrupt.

Product Folder Links: AFE030



### 7.12 Electrical Characteristics: Two-Wire Interface

At T<sub>1</sub> = 25°C, PA\_V<sub>S</sub> = 16 V, V<sub>AVDD</sub> = V<sub>DVDD</sub> = 3.3 V, and PA\_ISET (pin 46) connected to ground, unless otherwise noted.

|                 | PARAMETER                                 | TEST CONDITIONS                    | MIN                    | TYP  | MAX                    | UNIT |
|-----------------|-------------------------------------------|------------------------------------|------------------------|------|------------------------|------|
| TWO-W           | /IRE TRANSMITTER                          |                                    |                        |      |                        |      |
|                 | Frequency range (1)                       |                                    |                        | 50   |                        | kHz  |
|                 | Leakage input current (E_Tx_In, E_Tx_Clk) | $0 \le V_{IN} \le DV_{DD}$         | -1                     | 0.01 | 1                      | μА   |
| INPUT           | LOGIC LEVELS (E_Tx_In, E_Tx_              | _Clk)                              |                        |      |                        |      |
| V <sub>IH</sub> | High-level input voltage                  |                                    | 0.7 × DV <sub>DD</sub> |      |                        | V    |
| V <sub>IL</sub> | Low-level input voltage                   |                                    |                        |      | 0.3 × DV <sub>DD</sub> | V    |
| OUTPU           | T LOGIC LEVELS (E_Tx_Out)                 | •                                  | •                      |      |                        |      |
| $V_{OH}$        | High-level output voltage                 | $I_{OH} = 3 \text{ mA}$            | $AV_{DD} - 0.4$        |      | $AV_{DD}$              | V    |
| $V_{OL}$        | Low-level output voltage                  | $I_{OL} = -3 \text{ mA}$           | GND                    |      | GND + 0.4              | V    |
| TWO-W           | /IRE RECEIVER                             |                                    | ·                      |      | ·                      |      |
|                 | Gain                                      |                                    |                        | -4.5 |                        | dB   |
|                 | Frequency range                           |                                    |                        | 300  |                        | kHz  |
|                 | Maximum sink current                      |                                    |                        | 25   |                        | mA   |
|                 | Maximum source current                    |                                    |                        | 25   |                        | mA   |
|                 | Input terminal offset                     | Referenced to V <sub>AVDD</sub> /2 | -100                   | 10   | 100                    | mV   |
|                 | Input impedance                           |                                    |                        | 78   |                        | kΩ   |

<sup>(1)</sup> The two-wire transmitter circuit is tested at  $Tx_CLK = 10 MHz$ .

## 7.13 Electrical Characteristics: Zero-Crossing Detector

At  $T_J = 25$ °C,  $PA\_V_S = 16$  V,  $V_{AVDD} = V_{DVDD} = 3.3$  V, and  $PA\_ISET$  (pin 46) connected to ground, unless otherwise noted.

|                     |                             |                 | AFE030 |                 |      |
|---------------------|-----------------------------|-----------------|--------|-----------------|------|
| PARAMETER           | TEST CONDITIONS             | MIN             | TYP    | MAX             | UNIT |
| Input voltage range |                             | $AV_{DD} - 0.4$ |        | $AV_{DD} + 0.4$ | V    |
| Input current range |                             | -10             |        | 10              | mA   |
| Input capacitance   |                             |                 | 3      |                 | pF   |
| Rising threshold    |                             | 0.45            | 0.9    | 1.35            | V    |
| Falling threshold   |                             | 0.25            | 0.5    | 0.75            | V    |
| Hysteresis          |                             | 0.20            | 0.4    | 0.60            | V    |
| Jitter              | 50 Hz, 240 V <sub>RMS</sub> |                 | 10     |                 | ns   |



### 7.14 Electrical Characteristics: Internal Bias Generator

At  $T_J = 25$ °C,  $PA\_V_S = 16$  V,  $V_{AVDD} = V_{DVDD} = 3.3$  V, and  $PA\_ISET$  (pin 46) connected to ground, unless otherwise noted.

|                | PARAMETER        | TEST CONDITIONS                                            | MIN TYP              | MAX | UNIT |
|----------------|------------------|------------------------------------------------------------|----------------------|-----|------|
| REF1 (         | Pin 19)          |                                                            |                      |     |      |
|                | Bias voltage     |                                                            | PA_V <sub>S</sub> /2 |     | V    |
| R <sub>I</sub> | Input resistance |                                                            | 4                    |     | kΩ   |
|                | Turn-on time     | Noise-reducing capacitor = 1 nF from pin 19 to ground      | 20                   |     | ms   |
|                | Turn-off time    | Noise-reducing capacitor = 1 nF from pin 19 to ground      | 20                   |     | ms   |
| REF2 (         | Pin 28)          |                                                            |                      | ·   |      |
|                | Bias voltage     |                                                            | V <sub>AVDD</sub> /2 |     | V    |
| R <sub>I</sub> | Input resistance |                                                            | 4                    |     | kΩ   |
|                | Turn-on time     | Noise-reducing capacitor = 1 μF from pin 28 to ground      | 20                   |     | ms   |
|                | Turn-off time    | Noise-reducing capacitor = 1 $\mu$ F from pin 28 to ground | 20                   |     | ms   |

### 7.15 Electrical Characteristics: Power Supply

At  $T_J = 25$ °C,  $PA_V_S = 16$  V,  $V_{AVDD} = V_{DVDD} = 3.3$  V, and  $PA_ISET$  (pin 46) connected to ground, unless otherwise noted.

|                     | PARAMETER                      | TEST CONDITIONS                               | MIN | TYP | MAX | UNIT |
|---------------------|--------------------------------|-----------------------------------------------|-----|-----|-----|------|
| OPERATI             | NG SUPPLY RANGE                |                                               |     |     |     |      |
| PA_V <sub>S</sub>   | Power amplifier supply voltage |                                               | 7   |     | 24  | V    |
| $DV_DD$             | Digital supply voltage         |                                               | 3.0 |     | 3.6 | V    |
| AV <sub>DD</sub>    | Analog supply voltage          |                                               | 3.0 |     | 3.6 | V    |
| QUIESCE             | NT CURRENT SD pin low          |                                               |     |     | ·   |      |
|                     | Davida and life a summer       | I <sub>O</sub> = 0 A, PA = On <sup>(1)</sup>  |     | 40  | 55  | mA   |
| I <sub>QPA_VS</sub> | Power amplifier current        | I <sub>O</sub> = 0 A, PA = Off <sup>(2)</sup> |     | 10  |     | μА   |
|                     |                                | Tx configuration <sup>(3)</sup>               |     | 1.2 |     | mA   |
| $I_{QDVDD}$         | Digital supply current         | Rx configuration <sup>(4)</sup>               |     | 5   |     | μА   |
|                     |                                | All blocks disabled <sup>(5)</sup>            |     | 5   |     | μА   |
|                     |                                | Tx configuration <sup>(3)</sup>               |     | 2.8 | 3.7 | mA   |
| $I_{QAVDD}$         | Analog supply current          | Rx configuration <sup>(4)</sup>               |     | 3.6 | 5.3 | mA   |
|                     |                                | All blocks disabled (5)                       |     | 30  |     | μА   |
| SHUTDO              | WN (SD)                        |                                               |     |     | ·   |      |
| PA_V <sub>S</sub>   | Power amplifier supply voltage | SD pin high                                   |     | 75  | 150 | μА   |
| DV <sub>DD</sub>    | Digital supply voltage         | SD pin high                                   |     | 5   | 10  | μА   |
| $AV_{DD}$           | Analog supply voltage          | SD pin high                                   |     | 15  | 40  | μΑ   |
| TEMPERA             | ATURE                          |                                               | ,   |     | •   |      |
|                     | Specified range                |                                               | -40 |     | 125 | °C   |

- (1) Enable1 Register = 00100011, Enable2 Register = 00001110.
- (2) Enable1 Register = 00000100, Enable2 Register = 00000110.
- (3) In the Tx configuration, the following blocks are enabled: DAC, Tx, PA, REF1, and REF2. All other blocks are disabled. Enable1 Register = 00100011, Enable2 Register = 00001110.
- (4) In the Rx configuration, the following blocks are enabled: Rx, REF1, and REF2. All other blocks are disabled. Enable1 Register = 00000100, Enable2 Register = 00000110.
- (5) Enable1 Register = 00000000, Enable2 Register = 00000000.

Copyright © 2011–2019, Texas Instruments Incorporated



### 7.16 Typical Characteristics

At  $T_J = 25^{\circ}\text{C}$ ,  $PA\_V_S = 16 \text{ V}$ ,  $V_{AVDD} = V_{DVDD} = 3.3 \text{ V}$ , and  $PA\_ISET$  (pin 46) connected to ground, unless otherwise noted.





### **Typical Characteristics (continued)**

At  $T_J = 25$ °C,  $PA_V_S = 16$  V,  $V_{AVDD} = V_{DVDD} = 3.3$  V, and  $PA_ISET$  (pin 46) connected to ground, unless otherwise noted.





## **Typical Characteristics (continued)**







## **Typical Characteristics (continued)**





### **8 Parameter Measurement Information**

## 8.1 Timing Requirements

**Table 1. SPI Timing Requirements** 

| PARAMETER                             |                   | CONDITION     | MIN | TYP | MAX | UNIT |
|---------------------------------------|-------------------|---------------|-----|-----|-----|------|
| Input capacitance                     |                   |               |     | 1   |     | pF   |
| Input rise/fall time                  | t <sub>RFI</sub>  | CS, DIN, SCLK |     |     | 2   | ns   |
| Output rise/fall time                 | $t_{RFO}$         | DOUT          |     |     | 10  | ns   |
| CS high time                          | t <sub>CSH</sub>  | <del>CS</del> | 20  |     |     | ns   |
| SCLK edge to CS fall setup time       | t <sub>CS0</sub>  |               | 10  |     |     | ns   |
| CS fall to first SCLK edge setup time | tcssc             |               | 10  |     |     | ns   |
| SCLK frequency                        | f <sub>SCLK</sub> |               |     |     | 20  | MHz  |
| SCLK high time                        | t <sub>HI</sub>   |               | 20  |     |     | ns   |
| SCLK low time                         | $t_{LO}$          |               | 20  |     |     | ns   |
| SCLK last edge to CS rise setup time  | t <sub>sccs</sub> |               | 10  |     |     | ns   |
| CS rise to SCLK edge setup time       | t <sub>CS1</sub>  |               | 10  |     |     | ns   |
| DIN setup time                        | t <sub>SU</sub>   |               | 10  |     |     | ns   |
| DIN hold time                         | t <sub>HD</sub>   | _             | 5   |     |     | ns   |
| SCLK to DOUT valid propagation delay  | t <sub>DO</sub>   |               |     |     | 20  | ns   |
| CS rise to DOUT forced to Hi-Z        | t <sub>soz</sub>  |               |     |     | 20  | ns   |

Copyright © 2011–2019, Texas Instruments Incorporated



## **8.2 Timing Diagrams**



Figure 20. SPI Mode 0,0



Figure 21. SPI Mode 1,1



W - Command of Write Register N

XX - Don't care; undefined.

Figure 22. Write Operation in Stand-Alone Mode



# **Timing Diagrams (continued)**



- R Command of Read Register N Read
- D Data from Register *N* XX Don't care; undefined.

Figure 23. Read Operation in Stand-Alone Mode

Copyright © 2011–2019, Texas Instruments Incorporated



### 9 Detailed Description

#### 9.1 Overview

The AFE030 is an integrated powerline communication analog front-end (AFE) device built from a variety of functional blocks that work in conjunction with a microcontroller. The AFE030 provides the interface between the microcontroller and a line coupling circuit. The AFE030 delivers high performance and is designed to work with a minimum number of external components. Consisting of a variety of functional and configurable blocks, the AFE030 simplifies design efforts and reduces the time to market of many applications.

The AFE030 includes three primary functional blocks:

- Power Amplifier (PA)
- Transmitter (Tx)
- Receiver (Rx)

The AFE030 also consists of other support circuitry blocks that provide zero crossing detection, an additional two-wire communications channel, and power-saving biasing blocks (see the *Functional Block Diagram*). All of these functional blocks are digitally controlled by the microcontroller through the serial interface (SPI).

### 9.2 Functional Block Diagram





### 9.3 Feature Description

### 9.3.1 PA Block

Figure 24 shows a typical powerline communications application system diagram. Table 2 is a complete list of the sections within the AFE030.



Figure 24. Typical Powerline Communications System Diagram

| Table | 2. | Block | Descr | iptions |
|-------|----|-------|-------|---------|
|       |    |       |       |         |

| BLOCK DESCRIPTION |                                                                                          |  |  |  |
|-------------------|------------------------------------------------------------------------------------------|--|--|--|
| PA                | The PA block includes the power amplifier and associated pedestal biasing circuitry      |  |  |  |
| Tx                | The Tx block includes the Tx_Filter and the Tx_PGA                                       |  |  |  |
| Rx                | The Rx block includes the Rx PGA1, the Rx Filter, and the Rx PGA2                        |  |  |  |
| ERx               | The ER block includes the two-wire receiver                                              |  |  |  |
| ETx               | The ER block includes the two-wire transmitter                                           |  |  |  |
| DAC               | The DAC block includes a digital-to-analog converter                                     |  |  |  |
| ZC                | The ZC block includes both zero crossing detectors                                       |  |  |  |
| REF1              | The REF1 block includes the internal bias generator for the PA block                     |  |  |  |
| REF2              | The REF2 block includes the internal bias generators for the Tx, Rx, ERx, and ETx blocks |  |  |  |

The power amplifier (PA) block consists of a high slew rate, high-voltage, and high-current operational amplifier. The PA is configured with an inverting gain of 6.5 V/V, has a low-pass filter response, and maintains excellent linearity and low distortion. The PA is specified to operate from 7 V to 26 V and can deliver up to ±1 A of continuous output current over the specified junction temperature range of -40°C to +125°C. Figure 25 illustrates the PA block.

Product Folder Links: AFE030





Figure 25. PA Block Equivalent Circuit

Connecting the PA in a typical PLC application requires only two additional components: an ac coupling capacitor,  $C_{\text{IN}}$ , and the current limit programming resistor,  $R_{\text{SET}}$ . Figure 26 shows the typical connections to the PA block.



Figure 26. Typical Connections to the PA

The external capacitor,  $C_{IN}$ , introduces a single-pole, high-pass characteristic to the PA transfer function; combined with the inherent low-pass transfer function, this characteristic results in a passband response. The value of the high-pass cutoff frequency is determined by  $C_{IN}$  reacting with the input resistance of the PA circuit, and can be found from Equation 1:

$$C_{IN} = \frac{1}{(2 \times \pi \times 20 \text{ k}\Omega \times f_{HP})}$$
 (1)

Where:

www.ti.com

- C<sub>IN</sub> = external input capacitor
- f<sub>HP</sub> = desired high-pass cutoff frequency

For example, setting  $C_{IN}$  to 3.3 nF results in a high-pass cutoff frequency of 2.4 kHz. The voltage rating for  $C_{IN}$  should be determined to withstand operation up to the PA power-supply voltage.

When the transmitter is not in use, the output can be disabled and placed into a high-impedance state by writing a '0' to the PA-OUT bit in the Enable2 Register. Additional power savings can be realized by shutting down the PA when not in use. Shutting down the PA for power savings is accomplished by writing a '0' to the PA bit in the Enable1 Register. Shutting down the PA also results in the PA output entering a high-impedance state. When the PA shuts down, it consumes only 2 mW of power.

The PA\_ISET pin (pin 46) provides a resistor-programmable output current limit for the PA block. Equation 2 determines the value of the external  $R_{\text{SET}}$  resistor attached to this pin.

$$R_{SET} = \left(20 \text{ k} \times \frac{1.2 \text{ V}}{I_{LIM}}\right) - 15 \text{ k}\Omega$$
 (2)

Where:

- R<sub>SET</sub> = the value of the external resistor connected between pin 46 and ground.
- I<sub>LIM</sub> = the value of the desired current limit for the PA.

Note that to ensure proper design margin with respect to manufacturing and temperature variations, a 30% increase in the value used in Equation 2 for  $I_{LIM}$  over the nominal value of  $I_{LIM}$  is recommended. See Figure 16, PA Current Limit vs  $R_{SET}$ . For maximum output current, PA\_ISET (pin 46) may be connected directly to ground.

#### 9.3.2 Tx Block

The Tx block consists of the Tx PGA and Tx Filter. The Tx PGA is a low-noise, high-performance, programmable gain amplifier. In DAC mode (where pin 7 is a logical '1' and Enable1 Register bit location 5 is a logical '1'), the Tx PGA operates as the internal digital-to-analog converter (DAC) output buffer with programmable gain. In PWM mode (where pin 7 is a logical '0' and Enable1 Register bit location 5 is a logical '0'), the Tx PGA operates as a stand-alone programmable gain amplifier. The Tx PGA gain is programmed through the serial interface. The Tx PGA gain settings are 0.25 V/V, 0.5 V/V, 0.707 V/V, and 1 V/V.

The Tx Filter is a unity-gain, fourth-order low-pass filter. The Tx Filter cutoff frequency is selectable between CENELEC A or CENELEC B, C, and D modes. The Control1 Register bit location 3 setting (CA CBCD) determines the cutoff frequency. Setting Control1 Register bit location 3 to '0' selects the CENELEC A band; setting Control1 Register bit location 3 to '1' selects CENELEC B, C, and D bands.

The AFE030 supports both DAC inputs or PWM inputs for the Tx signal path. DAC mode is recommended for best performance. In DAC mode, no external components in the Tx signal path are required to meet regulatory signal emissions requirements. When in DAC mode, the AFE030 accepts serial data from the microprocessor and writes that data to the internal DAC registers. When in DAC mode (where pin 7 is a logical '1' and Enable1 Register bit location 5 is a logical '1'), the Tx PGA output must be directly coupled to the Tx\_FIN1 input and the unused Tx FIN2 input must be grounded.



The proper connections for the Tx signal path for DAC mode operation are shown in Figure 27. Operating in DAC mode results in the lowest distortion signal injected onto the ac mains. No additional external filtering components are required to meet CENELEC requirements for A, B, C or D bands when operating in DAC mode.



(1) For capacitor value C, f is the desired lower cutoff frequency and 22 k $\Omega$  is the PA input resistance.

Figure 27. Recommended Tx Signal Chain Connections Using DAC Mode

In PWM mode (where pin 7 is a logical '0' and Enable1 Register bit location 5 is a logical '0'), the microprocessor general-purpose input/output (GPIO) can be connected directly to either one of the Tx Filter inputs; the unused input should remain unconnected. A lower distortion PWM signal generated from two PWM signals shifted in phase by 90 degrees can be also be input to the Tx Filter through the use of both inputs. Figure 28 and Figure 29 show the proper connections for single PWM and dual PWM operating modes, respectively.



- (1) Leave unused Tx Filter input unconnected.
- (2) For capacitor value C, f is the desired lower cutoff frequency and 22  $k\Omega$  is the PA input resistance.

Figure 28. Recommended Tx Signal Chain Connections in PWM Mode Using One PWM Signal





- (1) When using both Tx Filter inputs, use 43-kΩ resistors to match the input resistance for best frequency response.
- (2) For capacitor value C, f is the desired lower cutoff frequency and 22 k $\Omega$  is the PA input resistance.

Figure 29. Recommended Tx Signal Chain Connections in PWM Mode Using Two PWM Signals

In PWM mode, there is inherently more distortion from the PWM signal than from the internal DAC. To achieve the best results in PWM mode, add passive RC filters to increase the low-pass filtering. Figure 30 and Figure 31 illustrate the recommended locations of these RC filters.



- (1) Leave unused Tx Filter input unconnected.
- (2) Refer to Table 3.
- (3) For capacitor value C, f is the desired lower cutoff frequency and 22  $k\Omega$  is the PA input resistance.

Figure 30. Recommended Tx Signal Chain Connections in PWM Mode Using One PWM Signal and Additional RC Filters

Copyright © 2011–2019, Texas Instruments Incorporated





- (1) When using both Tx Filter inputs, use 43-k $\Omega$  resistors to match the input resistance for best frequency response.
- (2) Refer to Table 3.
- (3) For capacitor value C, f is the desired lower cutoff frequency and 22 k $\Omega$  is the PA input resistance.

Figure 31. Recommended Tx Signal Chain Connections in PWM Mode Using Two PWM Signals and Additional RC Filters

For the capacitors listed in Table 3, it is recommended that these components be rated to withstand the full AV<sub>DD</sub> power-supply voltage.

Table 3. Recommended External R and C Values to Increase Tx Filter Response Order in PWM Applications

| FREQUENCY BAND       | R (Ω) | C (nF) |
|----------------------|-------|--------|
| SFSK: 63 kHz, 74 kHz | 510   | 2.7    |
| CENELEC A            | 510   | 1.5    |
| CENELEC B, C, D      | 510   | 1      |

The Tx PGA and Tx Filter each have the inputs and outputs externally available in order to provide maximum system design flexibility. Care should be taken when laying out the PCB traces from the inputs or outputs to avoid excessive capacitive loading. Keeping the PCB capacitance from the inputs to ground, or from the outputs to ground, less than 100 pF is recommended.

#### 9.3.3 Rx Block

The Rx block consists of Rx PGA1, the Rx Filter, and Rx PGA2. Both Rx PGA1 and Rx PGA2 are high-performance programmable gain amplifiers. Rx PGA1 can be configured through the SPI to operate as either an attenuator or in gain. The gain steps of the Rx PGA1 are 0.25 V/V, 0.5 V/V, 1 V/V, and 2 V/V. The gain steps of the Rx PGA2 are 1 V/V, 4 V/V, 16 V/V, and 64 V/V. Configuring the Rx PGA1 as an attenuator (at gains less than 1 V/V) is useful for applications where the presence of large interference signals are present within the signal band. Attenuating the large interference allows these signals to pass through the analog Rx signal chain without causing an overload; the interference signal can then be processed and removed within the microprocessor as necessary.

The Rx Filter is a very low noise, unity-gain, fourth-order low-pass filter. The Rx Filter cutoff frequency is selectable between CENELEC A or CENELEC B, C, and D modes. The Control1 Register bit location 3 setting (CA CBCD) determines the cutoff frequency. Setting Control1 Register bit location 3 to '0' selects the CENELEC A band; setting Control1 Register bit location 3 to '1' selects the CENELEC B, C, and D bands. Because the Rx Filter is a very low noise analog filter, two external capacitors are required to properly configure the Rx Filter. Table 4 shows the proper capacitance values for CENELEC A, B, C, and D bands. Capacitor Rx C1 is connected between pin 24 and ground, and Rx C2 is connected between pin 23 and ground. For the capacitors shown, it is recommended that these components be rated to withstand the full AV<sub>DD</sub> power-supply voltage



Table 4. Recommended External Capacitors Required for Rx Filter

| FREQUENCY BAND  | Rx C1, PIN 24 | Rx C2, PIN 23 | CUTOFF FREQUENCY (kHz) |
|-----------------|---------------|---------------|------------------------|
| CENELEC A       | 680 pF        | 680 pF        | 90                     |
| CENELEC B, C, D | 270 pF        | 560 pF        | 145                    |

Figure 32 illustrates the recommended connections for the Rx signal chain.



- (1) For capacitor value  $C_1$ , f is the desired lower cutoff frequency and  $R_{\text{IN,PGA1}}$  is the input resistance of Rx PGA1.
- (2) For capacitor value  $C_2$ , f is the desired lower cutoff frequency and  $R_{\text{IN},PGA2}$  is the input resistance of Rx PGA2.
- (3) Refer to Table 4.

Figure 32. Recommended Connections for Rx Signal Chain

As Figure 33 shows, a fourth-order passive passband filter is optional but recommended for applications where high performance is required. The external passive passband filter removes any unwanted, out-of-band signals from the signal path, and prevents them from reaching the active internal filters within the AFE030.



(1) For capacitor value C, f is the desired lower cutoff frequency and R<sub>IN,PGA1</sub> is the input resistance of Rx PGA1. Refer to Table 4.

Figure 33. Passive Bandpass Rx Filter



The following steps can be used to quickly design the passive passband filter. (Note that these steps produce an approximate result.)

- 1. Choose the filter characteristic impedance, Z<sub>C</sub>:
  - For -6-db passband attenuation:  $R_1 = R_2 = Z_C$
  - For 0-db passband attenuation:  $R_1 = Z_C$ ,  $R_2 = 10 \times Z_C$
- 2. Calculate values for C<sub>1</sub>, C<sub>2</sub>, L<sub>1</sub>, and L<sub>2</sub> using the following equations:

$$C_{1} = \frac{1}{(2 \times \pi \times f_{1} \times Z_{C})}$$

$$C_{2} = \frac{1}{(2 \times \pi \times f_{2} \times Z_{C})}$$

$$L_{1} = \frac{Z_{C}}{(2 \times \pi \times f_{2})}$$

$$L_{2} = \frac{Z_{C}}{(2 \times \pi \times f_{1})}$$

Table 5 and Table 6 shows standard values for common applications.

Table 5. Recommended Component Values for Fourth-Order Passive Bandpass Filter (0-db Passband Attenuation)

| FREQUENCY BAND  | FREQUENCY<br>RANGE<br>(kHz) | CHARACTERISTIC IMPEDANCE $(\Omega)$ | R1<br>(Ω) | R2<br>(Ω) | C1<br>(nF) | C2<br>(nF) | L1<br>(μΗ) | L2<br>(μΗ) |
|-----------------|-----------------------------|-------------------------------------|-----------|-----------|------------|------------|------------|------------|
| CENELEC A       | 35 to 95                    | 1k                                  | 1k        | 10k       | 4.7        | 1.5        | 1500       | 4700       |
| CENELEC B, C, D | 95 to 150                   | 1k                                  | 1k        | 10k       | 1.7        | 1          | 1200       | 1500       |
| SFSK            | 63 to 74                    | 1k                                  | 1k        | 10k       | 2.7        | 2.2        | 2200       | 2200       |

Table 6. Recommended Component Values for Fourth-Order Passive Bandpass Filter (–6-db Passband Attenuation)

| FREQUENCY BAND  | FREQUENCY<br>RANGE<br>(kHz) | CHARACTERISTIC IMPEDANCE $(\Omega)$ | R1<br>(Ω) | R2<br>(Ω) | C1<br>(nF) | C2<br>(nF) | L1<br>(μΗ) | L2<br>(μΗ) |
|-----------------|-----------------------------|-------------------------------------|-----------|-----------|------------|------------|------------|------------|
| CENELEC A       | 35 to 95                    | 1k                                  | 1k        | 1k        | 4.7        | 1.5        | 1500       | 4700       |
| CENELEC B, C, D | 95 to 150                   | 1k                                  | 1k        | 1k        | 1.7        | 1          | 1200       | 1500       |
| SFSK            | 63 to 74                    | 1k                                  | 1k        | 1k        | 2.7        | 2.2        | 2200       | 2200       |



The Rx PGA1, Rx Filter, and Rx PGA2 components have all inputs and outputs externally available to provide maximum system design flexibility. Care should be taken when laying out the PCB traces from the inputs or outputs to avoid excessive capacitive loading. Keeping the PCB capacitance from the inputs to ground, or outputs to ground, below 100 pF is recommended.

Figure 34 shows the complete Rx signal path, including the optional passive passband filter.



- (1) For capacitor value C1,f is the desired lower cutoff frequency and R<sub>IN,PGA1</sub> is the input resistance of Rx PGA1.
- (2) For capacitor value C2, f is the desired lower cutoff frequency and  $R_{\text{IN,PGA2}}$  is the input resistance of Rx PGA2.
- (3) Refer to Table 4.

Figure 34. Complete Rx Signal Path (with Optional Bandpass Filter)

#### 9.3.4 DAC Block

The DAC block consists only of the 10-bit DAC. The use of the DAC is recommended for best performance. The serial interface is used to write directly to the DAC registers when the DAC pin (pin 7) is driven high. Placing the DAC pin into a high state configures the SPI for direct serial interface to the DAC. Use the following sequence to write to the DAC:

- Set CS low.
- Set the DAC pin (pin 7) high.
- Write a 10-bit word to DIN. The DAC register is left-justified and truncates more than 10 bits.
- CS high updates the DAC.

Copyright © 2011–2019, Texas Instruments Incorporated



Refer to Figure 35 for an illustration of this sequence.



Figure 35. Writing to the DAC Register

Table 7 lists the DAC Register configurations.

**Table 7. DAC Registers** 

|                                      |           | •       |     |                     |  |
|--------------------------------------|-----------|---------|-----|---------------------|--|
| DAC PIN HIGH:<br>DAC REGISTER <15:0> | LOCATION  |         |     | FUNCTION            |  |
| BIT NAME                             | (0 = LSB) | DEFAULT | R/W |                     |  |
| DAC<0>                               | 0         | _       | W   | Truncated           |  |
| DAC<1>                               | 1         | _       | W   | Truncated           |  |
| DAC<2>                               | 2         | _       | W   | Truncated           |  |
| DAC<3>                               | 3         | _       | W   | Truncated           |  |
| DAC<4>                               | 4         | _       | W   | Truncated           |  |
| DAC<5>                               | 5         | _       | W   | Truncated           |  |
| DAC<6>                               | 6         | _       | W   | DAC bit 0 = DAC LSB |  |
| DAC<7>                               | 7         | _       | W   | DAC bit 1           |  |
| DAC<8>                               | 8         | _       | W   | DAC bit 2           |  |
| DAC<9>                               | 9         | _       | W   | DAC bit 3           |  |
| DAC<10>                              | 10        | _       | W   | DAC bit 4           |  |
| DAC<11>                              | 11        | _       | W   | DAC bit 5           |  |
| DAC<12>                              | 12        | _       | W   | DAC bit 6           |  |
| DAC<13>                              | 13        | _       | W   | DAC bit 7           |  |
| DAC<14>                              | 14        | _       | W   | DAC bit 8           |  |
| DAC<15>                              | 15        | _       | W   | DAC bit 9 = DAC MSB |  |



#### 9.3.5 REF1 and REF2 Blocks

The REF1 and REF2 blocks create midscale power-supply biasing points used internally to the AFE030. Each reference divides its respective power-supply voltage in half with a precision resistive voltage divider. REF1 provides a  $PA_V_S/2$  voltage at the output of the PA, while REF2 provides an  $AV_{DD}/2$  voltage at the outputs of the Tx PGA, Tx Filter, Rx PGA1, Rx Filter, and Rx PGA2. Each REF block has its output brought out to an external pin that can be used for filtering and noise reduction. Figure 36 and Figure 37 show the proper connections of the external noise-reducing capacitors. These capacitors are optional, but are recommended for best performance.



Figure 36. REF1 Functional Diagram



Figure 37. REF2 Functional Diagram



### 9.3.6 Zero Crossing Detector Block

The AFE030 includes two zero crossing detectors. Zero crossing detectors can be used to synchronize communications signals to the ac line or sources of noise. Typically, in single-phase applications, only a single zero crossing detector is used. In three-phase applications, both zero crossing detectors can be used; one component detects phase A, and one detects phase B. Phase C zero crossings can then be inferred from the data gathered from the other phases. Figure 38 shows the AFE030 configured for non-isolated zero crossing detection.



Figure 38. Non-Isolated Zero Crossing Detection Using the AFE030

Non-isolated zero crossing waveforms are shown in Figure 39.



Figure 39. Non-Isolated Zero Crossing Waveforms



For maximum protection of the AFE030 against line transients, it is recommended to use Schottky diodes as indicated in Figure 38. These diodes should limit the ZC\_IN pins (pins 38 and 39) to within the maximum rating of (AV<sub>DD</sub> + 0.4 V) and (AGND – 0.4 V). Some applications may require an isolated zero crossing detection circuit. With a minimal amount of components, the AFE030 can be configured for isolated zero crossing detection, as Figure 40 shows.



Figure 40. Isolated Zero Crossing Detection Using the AFE030

Isolated zero crossing waveforms are shown in Figure 41.



Figure 41. Isolated Zero Crossing Waveforms



#### 9.3.7 ETx and ERx Blocks

The AFE030 contains a two-wire transmitter block, ETx, and a two-wire receiver block, ERx. These blocks support communications that use amplitude shift keying (ASK) with on-off keying (OOK) modulation.

The ETx block is a gated driver that allows for transmission of a carrier input signal and modulating input signal. For typical applications, a 50-kHz square wave carrier signal is applied to E\_Tx\_Clk while the modulating signal is applied to E\_Tx\_In. The output (E\_Tx\_Out) is then in a high-impedance state when E\_Tx\_In is '1'. Figure 42 shows the relationship between E\_Tx\_Clk, E\_Tx\_In, and E\_Tx\_Out.



Figure 42. ETx Block Transfer Function

The ERx Block consists of a low-pass analog filter configured in an inverting gain of -4.5 db. This block, along with an external capacitor, can be used to create a passband filter response as shown in Figure 43.



Figure 43. ERx Block Frequency Response



The E\_Rx\_Out pin can be directly connected to either an available analog-to-digital converter (ADC) input or GPIO on the host microcontroller. Figure 44 illustrates a typical two-wire application for ETx and ERx.



Figure 44. Typical Two-Wire Application for ETx and ERx



### 9.4 Power Supplies

The AFE030 has two low-voltage analog power-supply pins and one low-voltage digital supply pin. Internally, the two analog supply pins are connected to each other through back-to-back electrostatic discharge (ESD) protection diodes. These pins must be connected to each other on the application printed circuit board (PCB). It is also recommended to connect the digital supply pin and the two analog supply pins together on the PCB. Both low-voltage analog ground pins are also connected internally through back-to-back ESD protection diodes. These ground pins should also be connected to the digital ground pin on the PCB. It is recommended to bypass the low-voltage power supplies with a parallel combination of a 10- $\mu$ f and 100-nf capacitor. The PA block is biased separately from a high-voltage, high-current supply.

Two PA power supply pins and two PA ground pins are available to provide a path for the high currents associated with driving the low impedance of the ac mains. Connecting the two PA supply pins together as close as possible to the AFE030 is recommended. It is also recommended to place a bypass capacitor of 47  $\mu$ F to 100  $\mu$ F in parallel with 100 nF as close as possible to the AFE030. Care must be taken when routing the high current ground lines on the PCB to avoid creating voltage drops in the PCB ground that may vary with changes in load current.

The AFE030 has many options to enable or disable the functional blocks to allow for flexible power-savings modes. Table 8 shows the specific power supply that each functional block draws power from, as well as the typical amount of power drawn from the associated power supplies for both the enabled and disabled states. For additional information on power-supply requirements refer to Application Report *Analog Front-End Design for a Narrowband Power-Line Communications Modem Using the AFE031*, literature number SBOA130 (available for download at www.ti.com).

Table 8. Power Consumption with Enable and Disable Times (Typical)

| BLOCK | STATUS | ENABLE TIME | DISABLE TIME | AVDD SUPPLY<br>CURRENT | DVDD SUPPLY<br>CURRENT | PA SUPPLY<br>CURRENT |
|-------|--------|-------------|--------------|------------------------|------------------------|----------------------|
| DΛ    | On     | 10 μs       | _            | _                      | _                      | 40 mA                |
| PA    | Off    | _           | 10 μs        | _                      | _                      | 70 μΑ                |
| Tv    | On     | 10 μs       | _            | 3.7 mA                 | _                      | _                    |
| Tx    | Off    | _           | 10 μs        | 1 μΑ                   | _                      | _                    |
| Dir   | On     | 10 μs       | _            | 5.3 mA                 | _                      | _                    |
| Rx    | Off    | _           | 10 μs        | 1 μΑ                   | _                      | _                    |
| ED.:  | On     | 10 μs       | _            | 900 μΑ                 | _                      | _                    |
| ERx   | Off    | _           | 10 μs        | 1 μΑ                   | _                      | _                    |
| ET.   | On     | 10 μs       | _            | 1.2 mA                 | _                      | _                    |
| ETx   | Off    | _           | 10 μs        | 1 μΑ                   | _                      | _                    |
| DAG   | On     | 10 μs       | _            | _                      | 16 μΑ                  | _                    |
| DAC   | Off    | _           | 10 μs        | _                      | 1 μΑ                   | _                    |
| 70    | On     | 10 μs       | _            | 25 μΑ                  | _                      | _                    |
| ZC    | Off    | _           | 10 μs        | 1 μΑ                   | _                      | _                    |
| DEE4  | On     | 10 μs       | _            | _                      | _                      | 26 μΑ                |
| REF1  | Off    | _           | 10 μs        | _                      | _                      | 8 μΑ                 |
| DEEO  | On     | 10 μs       | _            | 25 μΑ                  | _                      | _                    |
| REF2  | Off    | _           | 10 μs        | 4 μΑ                   | _                      | _                    |

www.ti.com

## 9.5 Pin Descriptions

# DAC (Pin 7)

The DAC pin is used to configure the SPI to either read or write data to the Command and Data Registers, or to write data to the DAC registers. Setting the DAC pin high allows access to the DAC registers. Setting the DAC pin low allows access to the Command and Data Registers.

#### SD (Pin 8)

The Shutdown pin (SD) can be used to shut down the entire AFE030 for maximum power savings. When the SD pin is low, normal operation of the AFE030 occurs. When the SD pin is high, all circuit blocks within the AFE030, including the serial interface, are placed into the lowest-power operating modes. In this condition, the entire AFE030 draws only 95  $\mu$ A of current. All register contents at the time the AFE030 is placed into shutdown mode are saved; upon re-enabling the AFE030, the register contents retain the respective saved values.

# INT (Pin 9)

The Interrupt pin (INT) can be used to signal the microprocessor of an unusual operating condition that results from an anomaly on the ac mains. The INTpin can be triggered by two external circuit conditions, depending upon the Enable Register settings. The AFE030 can be programmed to issue an interrupt on these conditions:

- Current overload
- · Thermal overload

#### 9.5.1 Current Overload

The maximum output current allowed from the Power Amplifier can be programmed with the external R<sub>SET</sub> resistor connected between PA\_ISET (pin 46) and ground. If a fault condition should occur and cause an overcurrent event for the PA, the PA goes into current limit and the I\_FLAG bit (location 6 in the RESET Register) is set to a '1' if the I\_Flag\_EN bit (location 6 in the Control2 Register) is enabled. This configuration results in an interrupt signal at the INT pin. The I\_FLAG bit remains set to '1' even after the device returns to normal operation. The I\_FLAG bit remains at '1' until it is reset by the microprocessor.

If the I\_FLAG\_EN bit (location 6 in the Control2 Register) is disabled and a current overload condition occurs, the PA goes into current-limit mode to protect the AFE030; however, the contents of the I\_FLAG bit (location 6 in the RESET Register) remain at the respective previous values (presumably '0' for normal operation), and the AFE030 does not issue an interrupt at the INT pin.

### 9.5.2 Thermal Overload

The AFE030 contains internal protection circuitry that automatically disables the PA output stage if the junction temperature exceeds +165°C. If a fault condition occurs that causes a thermal overload, and if the T\_FLAG\_EN bit (location 5 in the Control2 Register) is enabled, the T\_FLAG bit (location 5 in the RESET Register) is set to a '1'. This configuration results in an interrupt signal at the INT pin. The AFE030 includes a thermal hysteresis and allows the PA to resume normal operation when the junction temperature reduces to 145°C. The T\_FLAG bit remains set to a '1' even after the device returns to normal operation. The T\_FLAG bit remains '1' until it is reset by the microprocessor.

If the T\_FLAG\_EN bit (location 5 in the Control2 Register) is disabled and a thermal overload condition occurs, the PA continues to go into thermal limit and protect the AFE030, but the contents of the T\_FLAG bit (location 5 in the RESET Register) remain at the previous value (presumably '0' for normal operation), and the AFE030 does not issue an interrupt at the INT pin.

Once an interrupt is signaled (that is, INT goes low), the contents of the I\_FLAG and T\_FLAG bits can be read by the microprocessor to determine the type of interrupt that occurred. Using the Control2 Register, each interrupt type (current or thermal) can be individually enabled or disabled, allowing full user customization of the INT function. For proper operation of the interrupt pin it is recommended to configure the interrupt enable registers in the Control2 Register by writing to bit locations 5, 6, and 7 following the information in Table 9 after each time the AFE030 is powered on. Failure to properly configure bit locations 5, 6, and 7 after power on may result in unexpected interrupt signals.

Copyright © 2011–2019, Texas Instruments Incorporated



# Pin Descriptions (continued)

Table 9 lists the register contents associated with each interrupt condition.

Table 9. Register Contents to Configure the Interrupt Pin

|                                          |           | CONTROL2 REGISTER CONTENTS RMINE INTERRUPT PIN FUNCTION |                                 |
|------------------------------------------|-----------|---------------------------------------------------------|---------------------------------|
|                                          |           | I_FLAG_EN<br>(CURRENT OVERLOAD)                         | T_FLAG_EN<br>(THERMAL OVERLOAD) |
| FUNCTION                                 | D7        | D6                                                      | D5                              |
| POR (default values)                     | undefined | 0                                                       | 0                               |
| No interrupt                             | 0         | 0                                                       | 0                               |
| Interrupt on thermal overload only       | 0         | 0                                                       | 1                               |
| Interrupt on current overload only       | 0         | 1                                                       | 0                               |
| Interrupt on thermal or current overload | 0         | 1                                                       | 1                               |

## TSENSE Pin (10)

The TSENSE pin is internally connected to the anode of a temperature-sensing diode located within the PA output stage. Figure 45 shows a remote junction temperature sensor circuit that can be used to measure the junction temperature of the AFE030. Measuring the junction temperature of the AFE030 is optional and not required.



Figure 45. Interfacing the TMP411 to the AFE030

# Tx\_FLAG (Pin 47)

The Tx\_FLAG pin is an open drain output that indicates the readiness of the Tx signal path for transmission. When the Tx\_FLAG pin is high, the transmit signal path is enabled and ready for transmission. When the Tx FLAG pin is low, the transmit path is not ready for transmission.

#### Rx FLAG (Pin 48)

The Rx FLAG pin is an open drain output that indicates the readiness of the Rx signal path for transmission. When the Rx FLAG pin is high, the transmit signal path is enabled and ready for transmission. When the Rx\_FLAG pin is low, the transmit path is not ready for transmission.



## 9.6 Calibration Modes

The AFE030 can be configured for two different calibration modes: Tx Calibration and Rx Calibration. Calibration values can be determined during the calibration process and stored in system memory. A one-time calibration can be performed the first time that the system powers on; this calibration remains valid over the full temperature range and operating life of the AFE030, independent of the number of power-on/power-off cycles, as long as the calibration factors remain in the system memory. Calibration mode is accessed through the Control1 Register. Note that calibration is not required.

#### 9.6.1 Tx Calibration Mode

The Tx PGA + Tx Filter ac gain can be calibrated in Tx Calibration Mode. Figure 46 shows the signal path during Tx Calibration mode.



Figure 46. Tx Calibration Mode Configuration

#### 9.6.2 Rx Calibration Mode

The Tx PGA + Rx PGA1 + Rx Filter + Rx PGA2 ac gain can be calibrated in Rx Calibration mode. Figure 47 shows the signal path during Rx Calibration mode.



Figure 47. Rx Calibration Mode Configuration

Copyright © 2011–2019, Texas Instruments Incorporated



## 9.7 Serial Interface

The AFE030 is controlled through a serial interface that allows read/write access to the control and data registers. A host SPI frame consists of a R/W bit, a 6-bit register address, and eight data bits. Data are shifted out on the falling edge of SCLK and latched on the rising edge of SCLK. Refer to the Timing Diagrams for a valid host SPI communications protocol. Table 10 through Table 19 show the complete register information.

Table 10. Data Register

| REGISTER    | ADDRESS | DEFAULT | FUNCTION                                           |
|-------------|---------|---------|----------------------------------------------------|
| ENABLE1     | 01h     | 00h     | Block enable or disable                            |
| GAIN SELECT | 02h     | 32h     | Rx and Tx gain select                              |
| ENABLE2     | 03h     | 00h     | Block enable or disable                            |
| CONTROL1    | 04h     | 00h     | Frequency select and calibration, Tx and Rx status |
| CONTROL2    | 05h     | 01h     | Interrupt enable                                   |
| RESET       | 09h     | 00h     | Interrupt status and device reset                  |
| DIE_ID      | 0Ah     | 01h     | Die name                                           |
| REVISION    | 0Bh     | 02h     | Die revision                                       |

**Table 11. Command Register** 

| BIT NAME | LOCATION<br>(15 = MSB) | R/W | FUNCTION                        |
|----------|------------------------|-----|---------------------------------|
| ADDR8    | 8                      | W   | Register address bit            |
| ADDR9    | 9                      | W   | Register address bit            |
| ADDR10   | 10                     | W   | Register address bit            |
| ADDR11   | 11                     | W   | Register address bit            |
| ADDR12   | 12                     | W   | Register address bit            |
| ADDR13   | 13                     | W   | Register address bit            |
| ADDR14   | 14                     | W   | Register address bit            |
| R/W      | 15                     | W   | Read/write: read = 1, write = 0 |

Table 12. Enable1 Register: Address 00h
Default: 00h

| Enable1 Registe | Enable1 Register <7:0> |         |     |                                                                                                                                                                 |  |  |
|-----------------|------------------------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| BIT NAME        | LOCATION<br>(0 = LSB)  | DEFAULT | R/W | FUNCTION                                                                                                                                                        |  |  |
| PA              | 0                      | 0       | R/W | This bit is used to enable/disable the PA block.  0 = Disabled  1 = Enabled                                                                                     |  |  |
| TX              | 1                      | 0       | R/W | This bit is used to enable/disable the Tx block.  0 = Disabled  1 = Enabled                                                                                     |  |  |
| RX              | 2                      | 0       | R/W | This bit is used to enable/disable the Rx block.  0 = Disabled  1 = Enabled                                                                                     |  |  |
| ERX             | 3                      | 0       | R/W | This bit is used to enable/disable the ERx block.  0 = Disabled  1 = Enabled                                                                                    |  |  |
| ETX             | 4                      | 0       | R/W | This bit is used to enable/disable the ETx block.  0 = Disabled  1 = Enabled                                                                                    |  |  |
| DAC             | 5                      | 0       | R/W | This bit is used to enable/disable the DAC block.  0 = DAC disabled; switch is connected to Tx_PGA_IN pin.  1 = DAC enabled; switch is connected to DAC output. |  |  |
| _               | 6                      | 0       | _   | Reserved                                                                                                                                                        |  |  |
| _               | 7                      | 0       | _   | Reserved                                                                                                                                                        |  |  |

Product Folder Links: AFE030



# Table 13. Gain Select Register: Address 02h Default: 32h

| Gain Select Reg   | Gain Select Register <7:0> |         |     |                                                                                                                                           |  |  |
|-------------------|----------------------------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| BIT NAME          | LOCATION<br>(0 = LSB)      | DEFAULT | R/W | FUNCTION                                                                                                                                  |  |  |
| RX1G-0,<br>RX1G-1 | 0, 1                       | 0, 1    | R/W | This bit is used to set the gain of the Rx PGA1. $00 = 0.25 \text{ V/V}$ $01 = 0.5 \text{ V/V}$ $10 = 1 \text{ V/V}$ $11 = 2 \text{ V/V}$ |  |  |
| RX2G-0,<br>RX2G-1 | 2, 3                       | 0, 0    | R/W | This bit is used to set the gain of the Rx PGA2.  00 = 1 V/V  01 = 4 V/V  10 = 16 V/V  11 = 64 V/V                                        |  |  |
| TXG-0,<br>TXG-1   | 4, 5                       | 1, 1    | R/W | This bit is used to set the gain of the Tx PGA.  00 = 0.25 V/V  01 = 0.5 V/V  10 = 0.707 V/V  11 = 1 V/V                                  |  |  |
| _                 | 6                          | 0       | _   | Reserved                                                                                                                                  |  |  |
| _                 | 7                          | 0       | _   | Reserved                                                                                                                                  |  |  |

# Table 14. Enable2 Register: Address 03h Default: 00h

| Enable2 Registe | er <7:0>              |         |     |                                                                                                                                                                                                                                                                                         |
|-----------------|-----------------------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT NAME        | LOCATION<br>(0 = LSB) | DEFAULT | R/W | FUNCTION                                                                                                                                                                                                                                                                                |
| ZC              | 0                     | 0       | R/W | This bit is used to enable/disable the ZC block.  0 = Disabled  1 = Enabled                                                                                                                                                                                                             |
| REF1            | 1                     | 0       | R/W | This bit is used to enable/disable the REF1 block.  0 = Disabled  1 = Enabled                                                                                                                                                                                                           |
| REF2            | 2                     | 0       | R/W | This bit is used to enable/disable the REF2 block.  0 = Disabled  1 = Enabled                                                                                                                                                                                                           |
| PA_OUT          | 3                     | 0       | R/W | This bit is used to enable/disable the PA output stage. When the PA output stage is enabled it functions normally with a low output impedance, capable of driving heavy loads. When the PA output stage is disabled it is placed into a high impedance state.  0 = Disabled 1 = Enabled |
| _               | 4                     | 0       | _   | Reserved                                                                                                                                                                                                                                                                                |
| _               | 5                     | 0       | _   | Reserved                                                                                                                                                                                                                                                                                |
| _               | 6                     | 0       | _   | Reserved                                                                                                                                                                                                                                                                                |
| _               | 7                     | 0       | _   | Reserved                                                                                                                                                                                                                                                                                |

Copyright © 2011–2019, Texas Instruments Incorporated



# Table 15. Control1 Register: Address 04h Default: 00h

| Control1 Regist | Control1 Register <7:0> |         |     |                                                                                                                                              |  |  |
|-----------------|-------------------------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| BIT NAME        | LOCATION<br>(0 = LSB)   | DEFAULT | R/W | FUNCTION                                                                                                                                     |  |  |
| TX_CAL          | 0                       | 0       | R/W | This bit is used to enable/disable the TX calibration mode.  0 = Disabled  1 = Enabled                                                       |  |  |
| RX_CAL          | 1                       | 0       | R/W | This bit is used to enable/disable the RX calibration mode.  0 = Disabled  1 = Enabled                                                       |  |  |
| _               | 2                       | 0       | _   | Reserved                                                                                                                                     |  |  |
| CA_CBCD         | 3                       | 0       | R/W | This bit is used to select the frequency response of the Tx filter and Rx filter.  0 = CENELEC A 1 = CENELEC B, C, D                         |  |  |
| _               | 4                       | 0       | _   | Reserved                                                                                                                                     |  |  |
| _               | 5                       | 0       | _   | Reserved                                                                                                                                     |  |  |
| TX_FLAG         | 6                       | 0       | R   | This bit is used to indicate the status of the Tx block.  0 = Tx block is not ready for transmission  1 = Tx block is ready for transmission |  |  |
| RX_FLAG         | 7                       | 0       | R   | This bit is used to indicate the status of the Rx block.  0 = Rx block is not ready for reception  1 = Rx block is ready for reception       |  |  |

# Table 16. Control2 Register: Address 05h Default: 01h

| Control2 Registe | er <7:0>              |         |     |                                                                                                     |
|------------------|-----------------------|---------|-----|-----------------------------------------------------------------------------------------------------|
| BIT NAME         | LOCATION<br>(0 = LSB) | DEFAULT | R/W | FUNCTION                                                                                            |
| _                | 0                     | 0       | _   | Reserved                                                                                            |
| _                | 1                     | 0       | _   | Reserved                                                                                            |
| _                | 2                     | 0       | _   | Reserved                                                                                            |
| _                | 3                     | 0       | _   | Reserved                                                                                            |
| _                | 4                     | 0       | _   | Reserved                                                                                            |
| T_FLAG_EN        | 5                     | 0       | R/W | This bit is used to enable/disable the T_flag bit in the RESET Register.  0 = Disabled  1 = Enabled |
| I_FLAG_EN        | 6                     | 0       | R/W | This bit is used to enable/disable the I_flag bit in the RESET Register.  0 = Disabled 1 = Enabled  |
| _                | 7                     | X       | _   | Reserved                                                                                            |



# Table 17. RESET Register: Address 09h Default: 00h

| Reset Register -                   | <7:0>                 |         |     |                                                                                                                                                                                                                                                                                                            |
|------------------------------------|-----------------------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT NAME                           | LOCATION<br>(0 = LSB) | DEFAULT | R/W | FUNCTION                                                                                                                                                                                                                                                                                                   |
|                                    | 0                     | 0       |     | Reserved                                                                                                                                                                                                                                                                                                   |
|                                    | 1                     | 0       |     | Reserved                                                                                                                                                                                                                                                                                                   |
| SOFTRST0,<br>SOFTRST1,<br>SOFTRST2 | 2, 3, 4               | 0, 0, 0 | W   | These bits are used to perform a software reset of the ENABLE1, ENABLE2, CONTROL2, CONTROL3, and GAIN SELECT registers. Writing '101' to these registers performs a software reset.                                                                                                                        |
| T_FLAG                             | 5                     | 0       | R/W | This bit is used to indicate the status of a PA thermal overload.  0 = On read, indicates that no thermal overload has occurred since the last reset.  0 = On write, resets this bit.  1 = On read, indicates that a thermal overload has occurred since the last reset. Remains latched until reset.      |
| I_FLAG                             | 6                     | 0       | R/W | This bit is used to indicate the status of a PA output current overload.  0 = On read indicates that no current overload has occurred since the last reset.  0 = On write, resets this bit.  1 = On read indicates that a current overload has occurred since the last reset. Remains latched until reset. |
| _                                  | 7                     | 0       | _   | Reserved                                                                                                                                                                                                                                                                                                   |

# Table 18. DielD Register: Address 0Ah Default: 01h

| DieID Register <7: | DielD Register <7:0>  |         |     |                                   |  |  |
|--------------------|-----------------------|---------|-----|-----------------------------------|--|--|
| BIT NAME           | LOCATION<br>(0 = LSB) | DEFAULT | R/W | FUNCTION                          |  |  |
| DIE ID<0>          | 0                     | 1       | R   | The DielD Register is hard-wired. |  |  |
| DIE ID<1>          | 1                     | 0       | R   | The DielD Register is hard-wired. |  |  |
| DIE ID<2>          | 2                     | 0       | R   | The DieID Register is hard-wired. |  |  |
| DIE ID<3>          | 3                     | 0       | R   | The DielD Register is hard-wired. |  |  |
| DIE ID<4>          | 4                     | 0       | R   | The DieID Register is hard-wired. |  |  |
| DIE ID<5>          | 5                     | 0       | R   | The DielD Register is hard-wired. |  |  |
| DIE ID<6>          | 6                     | 0       | R   | The DieID Register is hard-wired. |  |  |
| DIE ID<7>          | 7                     | 0       | R   | The DielD Register is hard-wired. |  |  |

# Table 19. Revision Register: Address 0Bh Default: 02h

| Revision Register | Revision Register <7:0> |         |     |                                      |  |  |
|-------------------|-------------------------|---------|-----|--------------------------------------|--|--|
| BIT NAME          | LOCATION<br>(0 = LSB)   | DEFAULT | R/W | FUNCTION                             |  |  |
| REVISION ID<0>    | 0                       | 0       | R   | The Revision Register is hard-wired. |  |  |
| REVISION ID<1>    | 1                       | 1       | R   | The Revision Register is hard-wired. |  |  |
| REVISION ID<2>    | 2                       | 0       | R   | The Revision Register is hard-wired. |  |  |
| REVISION ID<3>    | 3                       | 0       | R   | The Revision Register is hard-wired. |  |  |
| REVISION ID<4>    | 4                       | 0       | R   | The Revision Register is hard-wired. |  |  |
| REVISION ID<5>    | 5                       | 0       | R   | The Revision Register is hard-wired. |  |  |
| REVISION ID<6>    | 6                       | 0       | R   | The Revision Register is hard-wired. |  |  |
| REVISION ID<7>    | 7                       | 0       | R   | The Revision Register is hard-wired. |  |  |



# 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 10.1 Application Information

The AFE030 is an integrated powerline communication analog front-end (AFE) device built from a variety of functional blocks that work in conjunction with a microcontroller. The AFE030 provides the interface between the microcontroller and a line coupling circuit. The AFE030 delivers high performance and is designed to work with a minimum number of external components. Consisting of a variety of functional and configurable blocks, the AFE030 simplifies design efforts and reduces the time to market of many applications.

# 10.2 Typical Application

Figure 48 shows the AFE030 configured in a typical PLC analog front-end application. The schematic shows the connections to the microprocessor and ac line. The values of the passive components in Figure 48 are suitable for a single-phase powerline communications application in the CENELEC A band, connected to a 120-VAC or 240-VAC, 50-Hz or 60-Hz ac line.





- (1) Recommended values for C1 and C2:
- 1. C1:
  - CENELEC A: 680 pF
  - CENELEC B, C, D: 270 pF
- 2. C2:
  - CENELEC A: 680 pF
  - CENELEC B, C, D: 560 pF

Figure 48. Typical Powerline Communications Modem Application



# 10.3 Line-Coupling Circuit

The line-coupling circuit is one of the most critical circuits in a powerline modem. The line-coupling circuit has two primary functions: first, to block the low-frequency signal of the mains (commonly 50 Hz or 60 Hz) from damaging the low-voltage modem circuitry; second, to couple the modem signal to and from the ac mains. A typical line-coupling circuit is shown in Figure 49.



Copyright © 2017, Texas Instruments Incorporated

Figure 49. Simplified Line Coupling Circuit

For additional information on line-coupling interfaces with the AFE030, refer to Application Report SBOA130 Analog Front-End Design for a Narrowband Power-Line Communications Modem Using the AFE031 (available for download at www.ti.com).

#### 10.4 Circuit Protection

Powerline communications are often located in operating environments that are harsh for electrical components connected to the ac line. Noise or surges from electrical anomalies such as lightning, capacitor bank switching, inductive switching, or other grid fault conditions can damage high-performance integrated circuits if they are not properly protected. The AFE030 can survive even the harshest conditions if several recommendations are followed.

First, dissipate as much of the electrical disturbance before it reaches the AFE030 with a multi-layer approach using metal-oxide varistors (MOVs), transient voltage suppression diodes (TVSs), Schottky diodes, and a Zener diode. Figure 50 shows the recommended strategy for transient overvoltage protection.



Figure 50. Transient Overvoltage Protection for AFE030

Note that the high-voltage coupling capacitor must be able to withstand pulses up to the clamping protection provided by the MOV. A metalized polypropylene capacitor, such as the 474MKP275KA from Illinois Capacitor, Inc., is rated for 50 Hz to 60 Hz, 250 VAC to 310 VAC, and can withstand 24 impulses of 2.5 kV.



# **Circuit Protection (continued)**

Table 20 lists several recommended transient protection components.

**Table 20. Recommended Transient Protection Devices** 

|           | 120 VAC, 60 Hz               |                         |                             |  |  |  |  |  |  |
|-----------|------------------------------|-------------------------|-----------------------------|--|--|--|--|--|--|
| COMPONENT | DESCRIPTION                  | MANUFACTURER            | MFR PART NO (OR EQUIVALENT) |  |  |  |  |  |  |
| D1        | Zener diode                  | Diodes, Inc.            | 1SMB59xxB <sup>(1)</sup>    |  |  |  |  |  |  |
| D2, D3    | Schottky diode               | Diodes, Inc.            | 1N5819HW                    |  |  |  |  |  |  |
| TVS       | Transient voltage suppressor | Diodec Semiconductor    | P6SMBJxxC <sup>(2)</sup>    |  |  |  |  |  |  |
| MOV       | Varistor                     | LittleFuse              | TMOV20RP140E                |  |  |  |  |  |  |
| HV Cap    | High-voltage capacitor       | Illinois Capacitor, Inc | 474MKP275KA <sup>(3)</sup>  |  |  |  |  |  |  |
|           |                              |                         |                             |  |  |  |  |  |  |
| COMPONENT | DESCRIPTION                  | MANUFACTURER            | MFR PART NO (OR EQUIVALENT  |  |  |  |  |  |  |
| D1        | Zener diode                  | Diodes, Inc.            | 1SMB59xxB <sup>(1)</sup>    |  |  |  |  |  |  |
| D2, D3    | Schottky diode               | Diodes, Inc.            | 1N5819HW                    |  |  |  |  |  |  |
| TVS       | Transient voltage suppressor | Diodec Semiconductor    | P6SMBJxxC <sup>(2)</sup>    |  |  |  |  |  |  |
| MOV       | Varistor                     | LittleFuse              | TMOV20RP300E                |  |  |  |  |  |  |
| HV Cap    | High-voltage capacitor       | Illinois Capacitor, Inc | 474MKP275KA <sup>(3)</sup>  |  |  |  |  |  |  |

<sup>(1)</sup> Select the Zener breakdown voltage at the lowest available rating beyond the normal power-supply operating range.

#### 10.5 Thermal Considerations

In a typical powerline communications application, the AFE030 dissipates 1 W of power when transmitting into the low impedance of the ac line. This amount of power dissipation can increase the junction temperature, which in turn can lead to a thermal overload that results in signal transmission interruptions if the proper thermal design of the PCB has not been performed. Proper management of heat flow from the AFE030 as well as good PCB design and construction are required to ensure proper device temperature, maximize performance, and extend device operating life.

The AFE030 is assembled into a 7-mm<sup>2</sup> x 7-mm<sup>2</sup>, 48-lead, QFN package. As Figure 51 shows, this QFN package has a large area exposed thermal pad on the underside that is used to conduct heat away from the AFE030 and into the underlying PCB.



Figure 51. QFN Package with Large Area Exposed Thermal Pad

<sup>(2)</sup> Select the TVS breakdown voltage at or slightly greater than (0.5 × PA\_V<sub>S</sub>).

<sup>(3)</sup> A common value for the high-voltage capacitor is 470 nF. Other values may be substituted depending on the requirements of the application. Note that when making a substitution, it is important in terms of reliability that the capacitor be selected from the same famility or equivalent family of capacitors rated to withstand high-voltage surges.



# Thermal Considerations (continued)

Some heat is conducted from the silicon die surface through the plastic packaging material and is transferred into the ambient environment. Because plastic is a relatively poor conductor of heat, however, this route is not the primary thermal path for heat flow. Heat also flows across the silicon die surface to the bond pads, through the wire bonds, into the package leads, and finally into the top layer of the PCB. While both of these paths for heat flow are important, the majority (nearly 80%) of the heat flows downward, through the silicon die, into the thermally-conductive die attach epoxy, and into the exposed thermal pad on the underside of the package (as shown in Figure 52). Minimizing the thermal resistance of this downward path to the ambient environment maximizes the life and performance of the device.



Figure 52. Heat Flow in the QFN Package

The exposed thermal pad must be soldered to the PCB thermal pad. The thermal pad on the PCB should be the same size as the exposed thermal pad on the underside of the QFN package. Refer to Application Report, *QFN/SON PCB Attachment*, literature number SLUA271A, for recommendations on attaching the thermal pad to the PCB. Figure 53 illustrates the direction of heat spreading into the PCB from the device.



Figure 53. Heat Spreading into PCB



# Thermal Considerations (continued)

The heat spreading into the PCB is maximized if the thermal path is uninterrupted. Best results are achieved if the heat-spreading surfaces are filled with copper to the greatest extent possible, maximizing the percent area covered on each layer. As an example, a thermally robust, multilayer PCB design may consist of four layers with copper (Cu) coverage of 60% in the top layer, 85% and 90% in the inner layers, respectively, and 95% on the bottom layer.

Increasing the number of layers in the PCB, using thicker copper, and increasing the PCB area are all factors that improve the spread of heat. Figure 54 through Figure 56, respectively, show thermal resistance performance as a function of each of these factors.



Figure 54. Thermal Resistance as a Function of the Number of Layers in the PCB



Figure 55. Thermal Resistance as a Function of PCB Area

Copyright © 2011–2019, Texas Instruments Incorporated



# **Thermal Considerations (continued)**



Figure 56. Thermal Resistance as a Function of Copper Thickness

For additional information on thermal PCB design using exposed thermal pad packages, refer to Application Report SBOA130, *Analog Front-End Design for a Narrowband Power-Line Communications Modem Using the AFE031* and Application Report SLMA002E, *PowerPAD<sup>TM</sup> Thermally-Enhanced Package* (both available for download at www.ti.com).



# 11 Device and Documentation Support

## 11.1 Device Support

### 11.1.1 Development Support

## 11.1.1.1 TINA-TI™ (Free Software Download)

TINA™ is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI™ is a free, fully-functional version of the TINA software, preloaded with a library of macro models in addition to a range of both passive and active models. TINA-TI provides all the conventional DC, transient, and frequency domain analysis of SPICE, as well as additional design capabilities.

Available as a free download from the Analog eLab Design Center, TINA-TI offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic guick-start tool.

#### NOTE

These files require that either the TINA software (from DesignSoft™) or TINA-TI software be installed. Download the free TINA-TI software from the TINA-TI folder.

# 11.1.1.2 TI Precision Designs

TI Precision Designs are analog solutions created by TI's precision analog applications experts and offer the theory of operation, component selection, simulation, complete PCB schematic and layout, bill of materials, and measured performance of many useful circuits. TI Precision Designs are available online at http://www.ti.com/ww/en/analog/precision-designs/.

## 11.1.1.3 WEBENCH® Filter Designer

WEBENCH® Filter Designer is a simple, powerful, and easy-to-use active filter design program. The WEBENCH Filter Designer lets you create optimized filter designs using a selection of TI operational amplifiers and passive components from TI's vendor partners.

Available as a web-based tool from the WEBENCH® Design Center, WEBENCH® Filter Designer allows you to design, optimize, and simulate complete multistage active filter solutions within minutes.

### 11.1.2 Powerline Communications Developer's Kit

A PLC developer's kit (TMDSPLCKIT-V3) is available to order at www.ti.com/plc. This kit offers complete hardware and software solutions for introducing flexible, efficient, and reliable networking capabilities to a wide variety of applications. With unique modular hardware architecture and flexible software framework, TI's PLC solutions are the only PLC-based technology capable of supporting multiple protocol standards and modulation schemes with a single platform. This technology enables designers to leverage product lines across global markets. The flexibility of the platform also allows developers to optimize hardware and software performance for specific environmental operating conditions while simplifying end-to-end product design. Based on TI's powerful C2000™ microcontroller architecture and the AFE031, developers can select the correct blend of processing capacity and peripherals to either add powerline communications to an existing design or implement a complete application with PLC communications.

The C2000 Powerline Modem Developer's Kit enables easy development of software-based PLC modems. The kit includes two PLC modems based on the C2000 TMS320F28069 controlCARD and the AFE031. The included PLC SUITE software supports several communication techniques, including OFDM (PRIME/G3 and FlexOFDM) and SFSK. The kit also includes onboard USB JTAG emulation and Code Composer Studio.

## 11.2 Documentation Support

## 11.2.1 Related Documentation

For related documentation, see the following application reports and publications (available for download from www.ti.com):

Copyright © 2011-2019, Texas Instruments Incorporated



## **Documentation Support (continued)**

- TINA Simulation Schematic of a Two-Node, Power-Line Communication System (SBOU133)
- Microcontrollers in Data Concentrators (SLAT142)
- The Signal e-book: A compendium of blog posts on op amp design topics (SLYT701)

# 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 11.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.5 Trademarks

PowerPAD, TINA-TI, C2000, E2E are trademarks of Texas Instruments.

WEBENCH is a registered trademark of Texas Instruments.

TINA, DesignSoft are trademarks of DesignSoft, Inc.

SPI is a trademark of Motorola, Inc.

All other trademarks are the property of their respective owners.

## 11.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

www.ti.com 10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                 |                       |      | (4)           | (5)                 |              |              |
| AFE030AIRGZR          | Active | Production    | VQFN (RGZ)   48 | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 125   | AFE030AI     |
| AFE030AIRGZR.A        | Active | Production    | VQFN (RGZ)   48 | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 125   | AFE030AI     |
| AFE030AIRGZT          | Active | Production    | VQFN (RGZ)   48 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 125   | AFE030AI     |
| AFE030AIRGZT.A        | Active | Production    | VQFN (RGZ)   48 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 125   | AFE030AI     |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

PACKAGE MATERIALS INFORMATION

www.ti.com 21-Apr-2017

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| AFE030AIRGZR | VQFN            | RGZ                | 48 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.1        | 12.0       | 16.0      | Q2               |
| AFE030AIRGZT | VQFN            | RGZ                | 48 | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.1        | 12.0       | 16.0      | Q2               |

www.ti.com 21-Apr-2017



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| AFE030AIRGZR | VQFN         | RGZ             | 48   | 2500 | 367.0       | 367.0      | 38.0        |
| AFE030AIRGZT | VQFN         | RGZ             | 48   | 250  | 210.0       | 185.0      | 35.0        |

7 x 7, 0.5 mm pitch

PLASTIC QUADFLAT PACK- NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224671/A



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025