

# DS91M040 125 MHz Quad M-LVDS Transceiver

Check for Samples: DS91M040

#### **FEATURES**

- DC 125 MHz / 250 Mbps Low Jitter, Low Skew, Low Power Operation
- Wide Input Common Mode Voltage Range Allows up to ±1V of GND Noise
- Conforms to TIA/EIA-899 M-LVDS Standard
- Pin Selectable M-LVDS Receiver Type (1 or 2)
- Controlled Transition Times (2.0 ns typ)
   Minimize Reflections
- 8 kV ESD on M-LVDS I/O pins protects adjoining components
- Flow-Through Pinout Simplifies PCB Layout
- Small 5 mm x 5 mm WQFN-32 Space Saving Package

#### **APPLICATIONS**

- Multidrop / Multipoint Clock and Data Distribution
- High-Speed, Low Power, Short-Reach Alternative to TIA/EIA-485/422
- Clock Distribution in AdvancedTCA (ATCA) and MicroTCA (µTCA, uTCA) Backplanes

#### **DESCRIPTION**

The DS91M040 is a quad M-LVDS transceiver designed for driving / receiving clock or data signals to / from up to four multipoint networks.

M-LVDS (Multipoint LVDS) is a new family of bus interface devices based on LVDS technology specifically designed for multipoint and multidrop cable and backplane applications. It differs from standard LVDS in providing increased drive current to handle double terminations that are required in multipoint applications. Controlled transition times minimize reflections that are common in multipoint configurations due to unterminated stubs. M-LVDS devices also have a very large input common mode voltage range for additional noise margin in heavily loaded and noisy backplane environments.

A single DS91M040 channel is a half-duplex transceiver that accepts LVTTL/LVCMOS signals at the driver inputs and converts them to differential M-LVDS signal levels. The receiver inputs accept low voltage differential signals (LVDS, BLVDS, M-LVDS, LVPECL and CML) and convert them to 3V LVCMOS signals. The DS91M040 supports both M-LVDS type 1 and type 2 receiver inputs.

#### **System Diagram**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



### **Connection Diagram**



## **Logic Diagram**





#### **PIN DESCRIPTIONS**

| Number         | Name     | I/O, Type   | Description                                                                                                                                                                               |
|----------------|----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 3, 5, 7     | RO       | O, LVCMOS   | Receiver output pin.                                                                                                                                                                      |
| 26, 28, 13, 15 | RE       | I, LVCMOS   | Receiver enable pin: When $\overline{RE}$ is high, the receiver is disabled. When $\overline{RE}$ is low, the receiver is enabled. There is a 300 k $\Omega$ pullup resistor on this pin. |
| 25, 27, 14, 16 | DE       | I, LVCMOS   | Driver enable pin: When DE is low, the driver is disabled. When DE is high, the driver is enabled. There is a 300 k $\Omega$ pulldown resistor on this pin.                               |
| 2, 4, 6, 8     | DI       | I, LVCMOS   | Driver input pin.                                                                                                                                                                         |
| 31, DAP        | GND      | Power       | Ground pin and pad.                                                                                                                                                                       |
| 17, 19, 21, 23 | Α        | I/O, M-LVDS | Non-inverting driver output pin/Non-inverting receiver input pin                                                                                                                          |
| 18, 20, 22, 24 | В        | I/O, M-LVDS | Inverting driver output pin/Inverting receiver input pin                                                                                                                                  |
| 11, 12, 29, 30 | $V_{DD}$ | Power       | Power supply pin, +3.3V ± 0.3V                                                                                                                                                            |
| 32             | FSEN1    | I, LVCMOS   | Failsafe enable pin with a 300 k $\Omega$ pullup resistor. This pin enables Type 2 receiver on inputs 0 and 2.<br>FSEN1 = L> Type 1 receiver inputs FSEN1 = H> Type 2 receiver inputs     |
| 9              | FSEN2    | I, LVCMOS   | Failsafe enable pin with a 300 k $\Omega$ pullup resistor. This pin enables Type 2 receiver on inputs 1 and 3.<br>FSEN2 = L> Type 1 receiver inputs FSEN2 = H> Type 2 receiver inputs     |
| 10             | MDE      | I, LVCMOS   | Master enable pin. When MDE is H, the device is powered up. When MDE is L, the device overrides all other control and powers down.                                                        |

### **M-LVDS** Receiver Types

The EIA/TIA-899 M-LVDS standard specifies two different types of receiver input stages. A type 1 receiver has a conventional threshold that is centered at the midpoint of the input amplitude,  $V_{ID}/2$ . A type 2 receiver has a built in offset that is 100mV greater then  $V_{ID}/2$ . The type 2 receiver offset acts as a failsafe circuit where open or short circuits at the input will always result in the output stage being driven to a low logic state.



Figure 1. M-LVDS Receiver Input Thresholds



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



## Absolute Maximum Ratings (1)(2)

| Power Supply Voltage                           | -0.3V to +4V                      |                                   |
|------------------------------------------------|-----------------------------------|-----------------------------------|
| LVCMOS Input Voltage                           | -0.3V to (V <sub>DD</sub> + 0.3V) |                                   |
| LVCMOS Output Voltage                          |                                   | -0.3V to (V <sub>DD</sub> + 0.3V) |
| M-LVDS I/O Voltage                             |                                   | −1.9V to +5.5V                    |
| M-LVDS Output Short Circuit Current Duration   |                                   | Continuous                        |
| Junction Temperature                           |                                   | +140°C                            |
| Storage Temperature Range                      |                                   | −65°C to +150°C                   |
| Lead Temperature Range Soldering (4 sec.)      |                                   | +260°C                            |
| Maximum Package Power Dissipation @ +25°C      | RTV Package                       | 3.91W                             |
|                                                | Derate RTV Package                | 34 mW/°C above +25°C              |
| Package Thermal Resistance (4-Layer, 2 oz. Cu, | $\theta_{JA}$                     | +29.4°C/W                         |
| JEDEC)                                         | $\theta_{JC}$                     | +2.8°C/W                          |
| ESD Susceptibility                             | HBM <sup>(3)</sup>                | ≥8 kV                             |
|                                                | MM <sup>(4)</sup>                 | ≥250V                             |
|                                                | CDM <sup>(5)</sup>                | ≥1250V                            |

<sup>&</sup>quot;Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions.

- If Military/Aerospace specified devices are required, please contact the TI Sales Office/ Distributors for availability and specifications.
- Human Body Model, applicable std. JESD22-A114C
- Machine Model, applicable std. JESD22-A115-A Field Induced Charge Device Model, applicable std. JESD22-C101-C

### **Recommended Operating Conditions**

|                                                       | Min  | Тур | Max      | Units |
|-------------------------------------------------------|------|-----|----------|-------|
| Supply Voltage, V <sub>DD</sub>                       | 3.0  | 3.3 | 3.6      | V     |
| Voltage at Any Bus Terminal (Separate or Common-Mode) | -1.4 |     | +3.8     | V     |
| Differential Input Voltage V <sub>ID</sub>            |      |     | 2.4      | V     |
| LVTTL Input Voltage High V <sub>IH</sub>              | 2.0  |     | $V_{DD}$ | V     |
| LVTTL Input Voltage Low V <sub>IL</sub>               | 0    |     | 0.8      | V     |
| Operating Free Air Temperature T <sub>A</sub>         | -40  | +25 | +85      | °C    |



## DC Electrical Characteristics (1)(2)(3)(4)

Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol                | Parameter                                                              | Conditions                             |            | Min   | Тур  | Max                | Units |
|-----------------------|------------------------------------------------------------------------|----------------------------------------|------------|-------|------|--------------------|-------|
| M-LVDS D              | river                                                                  | ,                                      |            | 1     |      | '                  |       |
| V <sub>AB</sub>       | Differential output voltage magnitude                                  | $R_L = 50\Omega, C_L = 5 pF$           |            | 480   |      | 650                | mV    |
| $\Delta V_{AB}$       | Change in differential output voltage magnitude between logic states   | Figure 2<br>Figure 4                   |            | -50   | 0    | +50                | mV    |
| V <sub>OS(SS)</sub>   | Steady-state common-mode output voltage                                | $R_L = 50\Omega, C_L = 5 pF$           |            | 0.3   | 1.6  | 2.1                | V     |
| $ \Delta V_{OS(SS)} $ | Change in steady-state common-mode output voltage between logic states | Figure 2<br>Figure 3                   |            | 0     |      | +50                | mV    |
| V <sub>A(OC)</sub>    | Maximum steady-state open-circuit output voltage                       | Figure 5                               |            | 0     |      | 2.4                | V     |
| V <sub>B(OC)</sub>    | Maximum steady-state open-circuit output voltage                       |                                        |            | 0     |      | 2.4                | V     |
| V <sub>P(H)</sub>     | Voltage overshoot, low-to-high level output (5)                        | $R_L = 50\Omega$ , $C_L = 5pF$ , $C_D$ | o = 0.5 pF |       |      | 1.2V <sub>SS</sub> | V     |
| $V_{P(L)}$            | Voltage overshoot, high-to-low level output (5)                        | Figure 7<br>Figure 8                   |            | -0.2V |      |                    | V     |
| I <sub>IH</sub>       | High-level input current (LVTTL inputs)                                | V <sub>IH</sub> = 3.6V                 |            | -15   |      | 15                 | μΑ    |
| I <sub>IL</sub>       | Low-level input current (LVTTL inputs)                                 | $V_{IL} = 0.0V$                        |            | -15   |      | 15                 | μΑ    |
| V <sub>CL</sub>       | Input Clamp Voltage (LVTTL inputs)                                     | I <sub>IN</sub> = -18 mA               |            | -1.5  |      |                    | V     |
| Ios                   | Differential short-circuit output current (6)                          | Figure 6                               |            | -43   |      | 43                 | mA    |
| M-LVDS R              | eceiver                                                                |                                        |            |       | •    |                    |       |
| V <sub>IT+</sub>      | Positive-going differential input voltage threshold                    | See Truth Tables                       | Type 1     |       | 16   | 50                 | mV    |
|                       |                                                                        | Type 2                                 |            |       | 100  | 150                | mV    |
| V <sub>IT</sub> -     | Negative-going differential input voltage threshold                    | See Truth Tables                       | Type 1     | -50   | 20   |                    | mV    |
|                       |                                                                        | Type 2                                 |            | 50    | 94   |                    | mV    |
| V <sub>OH</sub>       | High-level output voltage (LVTTL output)                               | I <sub>OH</sub> = -8mA                 |            | 2.4   | 2.7  |                    | V     |
| V <sub>OL</sub>       | Low-level output voltage (LVTTL output)                                | I <sub>OL</sub> = 8mA                  |            |       | 0.28 | 0.4                | V     |
| I <sub>OZ</sub>       | TRI-STATE output current                                               | V <sub>O</sub> = 0V or 3.6V            |            | -10   |      | 10                 | μΑ    |
| I <sub>OSR</sub>      | Short-circuit receiver output current (LVTTL output)                   | V <sub>O</sub> = 0V                    |            |       | -50  | -90                | mA    |

<sup>(1)</sup> The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.

<sup>(2)</sup> Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground

except V<sub>OD</sub> and ΔV<sub>OD</sub>.
 (3) Typical values represent most likely parametric norms for V<sub>DD</sub> = +3.3V and T<sub>A</sub> = +25°C, and at the Recommended Operation Conditions at the time of product characterization and are not specified.

<sup>(4)</sup>  $C_L$  includes fixture capacitance and  $C_D$  includes probe capacitance.

<sup>(5)</sup> Specification is ensured by characterization and is not tested in production.

<sup>(6)</sup> Output short circuit current (Ios) is specified as magnitude only, minus sign indicates direction only.



## DC Electrical Characteristics<sup>(1)(2)(3)(4)</sup> (continued)

Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol               | Parameter                                                                           | Conditions                                                                    | Min | Тур | Max | Units |
|----------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----|-----|-----|-------|
| M-LVDS B             | us (Input and Output) Pins                                                          |                                                                               |     | •   |     |       |
| I <sub>A</sub>       | Transceiver input/output current                                                    | V <sub>A</sub> = 3.8V, V <sub>B</sub> = 1.2V                                  |     |     | 32  | μΑ    |
|                      |                                                                                     | V <sub>A</sub> = 0V or 2.4V, V <sub>B</sub> = 1.2V                            | -20 |     | +20 | μΑ    |
|                      |                                                                                     | V <sub>A</sub> = −1.4V, V <sub>B</sub> = 1.2V                                 | -32 |     |     | μΑ    |
| I <sub>B</sub>       | Transceiver input/output current                                                    | V <sub>B</sub> = 3.8V, V <sub>A</sub> = 1.2V                                  |     |     | 32  | μΑ    |
|                      |                                                                                     | V <sub>B</sub> = 0V or 2.4V, V <sub>A</sub> = 1.2V                            | -20 |     | +20 | μΑ    |
|                      |                                                                                     | V <sub>B</sub> = −1.4V, V <sub>A</sub> = 1.2V                                 | -32 |     |     | μΑ    |
| I <sub>AB</sub>      | Transceiver input/output differential current (I <sub>A</sub> - I <sub>B</sub> )    | $V_A = V_B$ , $-1.4V \le V \le 3.8V$                                          | -4  |     | +4  | μΑ    |
| I <sub>A(OFF)</sub>  | Transceiver input/output power-off current                                          | $V_A = 3.8V, V_B = 1.2V,$<br>DE = 0V<br>$0V \le V_{DD} \le 1.5V$              |     |     | 32  | μA    |
|                      |                                                                                     | $V_A = 0V \text{ or } 2.4V, V_B = 1.2V, \\ DE = 0V \\ 0V \le V_{DD} \le 1.5V$ | -20 |     | +20 | μА    |
|                      |                                                                                     | $V_A = -1.4V, V_B = 1.2V, \\ DE = 0V \\ 0V \le V_{DD} \le 1.5V$               | -32 |     |     | μΑ    |
| I <sub>B(OFF)</sub>  | Transceiver input/output power-off current                                          | $V_B = 3.8V, V_A = 1.2V, \\ DE = 0V \\ 0V \le V_{DD} \le 1.5V$                |     |     | 32  | μА    |
|                      |                                                                                     | $V_B = 0V \text{ or } 2.4V, V_A = 1.2V, \\ DE = 0V \\ 0V \le V_{DD} \le 1.5V$ | -20 |     | +20 | μА    |
|                      |                                                                                     | $V_B = -1.4V, V_A = 1.2V,$<br>DE = 0V<br>0V \le V_DD \le 1.5V                 | -32 |     |     | μA    |
| I <sub>AB(OFF)</sub> | Transceiver input/output power-off differential current $(I_{A(OFF)} - I_{B(OFF)})$ | $V_A = V_B$ , $-1.4V \le V \le 3.8V$ , DE = 0V<br>0V $\le V_{DD} \le 1.5V$    | -4  |     | +4  | μА    |
| C <sub>A</sub>       | Transceiver input/output capacitance                                                | V <sub>DD</sub> = OPEN                                                        |     | 7.8 |     | pF    |
| Св                   | Transceiver input/output capacitance                                                |                                                                               |     | 7.8 |     | pF    |
| C <sub>AB</sub>      | Transceiver input/output differential capacitance                                   |                                                                               |     | 3   |     | pF    |
| C <sub>A/B</sub>     | Transceiver input/output capacitance balance (C <sub>A</sub> /C <sub>B</sub> )      |                                                                               |     | 1   |     |       |
| SUPPLY C             | URRENT (V <sub>CC</sub> )                                                           |                                                                               | •   |     |     |       |
| I <sub>CCD</sub>     | Driver Supply Current                                                               | $R_L = 50\Omega$ , $DE = H$ , $\overline{RE} = H$                             |     | 67  | 75  | mA    |
| I <sub>CCZ</sub>     | TRI-STATE Supply Current                                                            | DE = L, RE = H                                                                |     | 22  | 26  | mA    |
| I <sub>CCR</sub>     | Receiver Supply Current                                                             | DE = L, RE = L                                                                |     | 32  | 38  | mA    |
| I <sub>CCPD</sub>    | Power Down Supply Current                                                           | MDE = L                                                                       |     | 3   | 5   | mA    |



## Switching Characteristics (1)(2)(3)

Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol             | Parameter                                                        | Conditions                          | Min | Тур  | Max  | Units |
|--------------------|------------------------------------------------------------------|-------------------------------------|-----|------|------|-------|
| DRIVER AC S        | SPECIFICATIONS                                                   |                                     | "   | •    |      |       |
| t <sub>PLH</sub>   | Differential Propagation Delay Low to High                       | $R_L = 50\Omega, C_L = 5 pF,$       | 1.5 | 3.3  | 5.5  | ns    |
| t <sub>PHL</sub>   | Differential Propagation Delay High to Low                       | $C_D = 0.5 \text{ pF}$              | 1.5 | 3.3  | 5.5  | ns    |
| t <sub>SKD1</sub>  | Pulse Skew <sup>(4)(5)</sup>                                     | Figure 7<br>Figure 8                |     | 30   | 125  | ps    |
| t <sub>SKD2</sub>  | Channel-to-Channel Skew <sup>(4)(6)</sup>                        |                                     |     | 100  | 200  | ps    |
| t <sub>SKD3</sub>  | Part-to-Part Skew <sup>(4)(7)</sup>                              |                                     |     | 0.8  | 1.6  | ns    |
| t <sub>SKD4</sub>  | Part-to-Part Skew <sup>(4)(8)</sup>                              |                                     |     |      | 4    | ns    |
| t <sub>TLH</sub>   | Rise Time <sup>(4)</sup>                                         |                                     | 1.2 | 2.0  | 3.0  | ns    |
| t <sub>THL</sub>   | Fall Time <sup>(4)</sup>                                         |                                     | 1.2 | 2.0  | 3.0  | ns    |
| t <sub>PZH</sub>   | Enable Time (Z to Active High)                                   | $R_L = 50\Omega, C_L = 5 pF,$       |     | 7.5  | 11.5 | ns    |
| t <sub>PZL</sub>   | Enable Time (Z to Active Low)                                    | $C_D = 0.5 \text{ pF}$              |     | 8.0  | 11.5 | ns    |
| t <sub>PLZ</sub>   | Disable Time (Active Low to Z)                                   | Figure 9<br>Figure 10               |     | 7.0  | 11.5 | ns    |
| t <sub>PHZ</sub>   | Disable Time (Active High to Z)                                  |                                     |     | 7.0  | 11.5 | ns    |
| RECEIVER A         | C SPECIFICATIONS                                                 |                                     |     |      |      |       |
| t <sub>PLH</sub>   | Propagation Delay Low to High                                    | C <sub>L</sub> = 15 pF              | 1.5 | 3.0  | 4.5  | ns    |
| t <sub>PHL</sub>   | Propagation Delay High to Low                                    | Figure 11<br>Figure 12<br>Figure 13 | 1.5 | 3.1  | 4.5  | ns    |
| t <sub>SKD1A</sub> | Pulse Skew (Receiver Type 1) <sup>(4)(5)</sup>                   |                                     |     | 55   | 325  | ps    |
| t <sub>SKD1B</sub> | Pulse Skew (Receiver Type 2) <sup>(4)(5)</sup>                   |                                     |     | 475  | 800  | ps    |
| t <sub>SKD2</sub>  | Channel-to-Channel Skew <sup>(4)(6)</sup>                        |                                     |     | 60   | 300  | ps    |
| t <sub>SKD3</sub>  | Part-to-Part Skew <sup>(4)(7)</sup>                              |                                     |     | 0.6  | 1.2  | ns    |
| t <sub>SKD4</sub>  | Part-to-Part Skew <sup>(8)</sup>                                 |                                     |     |      | 3    | ns    |
| t <sub>TLH</sub>   | Rise Time <sup>(4)</sup>                                         |                                     | 0.3 | 1.1  | 1.6  | ns    |
| t <sub>THL</sub>   | Fall Time <sup>(4)</sup>                                         |                                     | 0.3 | 0.65 | 1.6  | ns    |
| t <sub>PZH</sub>   | Enable Time (Z to Active High)                                   | $R_L = 500\Omega, C_L = 15 pF$      |     | 3    | 5.5  | ns    |
| t <sub>PZL</sub>   | Enable Time (Z to Active Low)                                    | Figure 14<br>Figure 15              |     | 3    | 5.5  | ns    |
| t <sub>PLZ</sub>   | Disable Time (Active Low to Z)                                   |                                     |     | 3.5  | 5.5  | ns    |
| t <sub>PHZ</sub>   | Disable Time (Active High to Z)                                  |                                     |     | 3.5  | 5.5  | ns    |
| GENERIC AC         | SPECIFICATIONS                                                   |                                     |     |      |      |       |
| t <sub>WKUP</sub>  | Wake Up Time <sup>(4)</sup><br>(Master Device Enable (MDE) time) |                                     |     |      | 500  | ms    |
| f <sub>MAX</sub>   | Maximum Operating Frequency <sup>(4)</sup>                       |                                     | 125 |      |      | MHz   |

- (1) The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.
- (2) Typical values represent most likely parametric norms for  $V_{DD} = +3.3V$  and  $T_A = +25^{\circ}C$ , and at the Recommended Operation Conditions at the time of product characterization and are not specified.
- (3) C<sub>L</sub> includes fixture capacitance and C<sub>D</sub> includes probe capacitance.
- (4) Specification is ensured by characterization and is not tested in production.
- (5) t<sub>SKD1</sub>, |t<sub>PLHD</sub> t<sub>PHLD</sub>|, Pulse Skew, is the magnitude difference in differential propagation delay time between the positive going edge and the negative going edge of the same channel.
- (6) t<sub>SKD2</sub>, Channel-to-Channel Skew, is the difference in propagation delay (t<sub>PLHD</sub> or t<sub>PHLD</sub>) among all output channels.
- (7) t<sub>SKD3</sub>, Part-to-Part Skew, is defined as the difference between the minimum and maximum differential propagation delays. This specification applies to devices at the same V<sub>DD</sub> and within 5°C of each other within the operating temperature range.
- (8) t<sub>SKD4</sub>, Part-to-Part Skew, is the differential channel-to-channel skew of any event between devices. This specification applies to devices over recommended operating temperature and voltage ranges, and across process distribution. t<sub>SKD4</sub> is defined as |Max Min| differential propagation delay.



### **Test Circuits and Waveforms**



Figure 2. Differential Driver Test Circuit



Figure 3. Differential Driver Waveforms



Figure 4. Differential Driver Full Load Test Circuit



Figure 5. Differential Driver DC Open Test Circuit





Figure 6. Differential Driver Short-Circuit Test Circuit



Figure 7. Driver Propagation Delay and Transition Time Test Circuit



Figure 8. Driver Propagation Delays and Transition Time Waveforms



Figure 9. Driver TRI-STATE Delay Test Circuit

Product Folder Links, DC01A

Copyright © 2008-2013, Texas Instruments Incorporated





Figure 10. Driver TRI-STATE Delay Waveforms



Figure 11. Receiver Propagation Delay and Transition Time Test Circuit



Figure 12. Type 1 Receiver Propagation Delay and Transition Time Waveforms





Figure 13. Type 2 Receiver Propagation Delay and Transition Time Waveforms



Figure 14. Receiver TRI-STATE Delay Test Circuit



Figure 15. Receiver TRI-STATE Delay Waveforms

### **TRUTH TABLES**

## DS91M040 Transmitting<sup>(1)</sup>

| Inputs |    |    | Out | outs |
|--------|----|----|-----|------|
| RE     | DE | DI | В   | Α    |
| Х      | Н  | Н  | L   | Н    |
| X      | Н  | L  | Н   | L    |
| X      | L  | X  | Z   | Z    |

<sup>(1)</sup> X — Don't care condition

Z — High impedance state



## DS91M040 as Type 1 Receiving(1)

| Inputs |    |    | Output                   |           |
|--------|----|----|--------------------------|-----------|
| FSEN   | RE | DE | A - B                    | RO        |
| L      | L  | X  | ≥ +0.05V                 | Н         |
| L      | L  | Х  | ≤ -0.05V                 | L         |
| L      | L  | Х  | -0.05V<br>≤ A-B ≤ +0.05V | Undefined |
| L      | Н  | Х  | X                        | Z         |

 $\begin{array}{ccc} \text{(1)} & X \longrightarrow \text{Don't care condition} \\ Z \longrightarrow \text{High impedance state} \end{array}$ 

## DS91M040 as Type 2 Receiving(1)

|        |    |    | <u> </u>                 |           |
|--------|----|----|--------------------------|-----------|
| Inputs |    |    | Output                   |           |
| FSEN   | RE | DE | A - B                    | RO        |
| Н      | L  | X  | ≥ +0.15V                 | Н         |
| Н      | L  | X  | ≤ +0.05V                 | L         |
| Н      | L  | Х  | +0.05V<br>≤ A-B ≤ +0.15V | Undefined |
| Н      | Н  | Х  | X                        | Z         |

(1) X — Don't care condition Z — High impedance state

### DS91M040 Type 1 Receiver Input Threshold Test Voltages<sup>(1)</sup>

| Applied Voltages |                 | Applied Voltages Resulting Differential Input Voltage |                  | Receiver Output |
|------------------|-----------------|-------------------------------------------------------|------------------|-----------------|
| V <sub>IA</sub>  | V <sub>IB</sub> | V <sub>ID</sub>                                       | V <sub>ICM</sub> | R               |
| 2.400V           | 0.000V          | 2.400V                                                | 1.200V           | Н               |
| 0.000V           | 2.400V          | -2.400V                                               | 1.200V           | L               |
| 3.800V           | 3.750V          | 0.050V                                                | 3.775V           | Н               |
| 3.750V           | 3.800V          | -0.050V                                               | 3.775V           | L               |
| -1.350V          | -1.400V         | 0.050V                                                | -1.375V          | Н               |
| -1.400V          | -1.350V         | -0.050V                                               | -1.375V          | L               |

(1) H — High Level

L — Low Level

Output state assumes that the receiver is enabled ( $\overline{RE} = L$ )

## DS91M040 Type 2 Receiver Input Threshold Test Voltages<sup>(1)</sup>

| Applied Voltages |                 | Resulting Differential Input Voltage | Resulting Common-Mode Input Voltage | Receiver Output |
|------------------|-----------------|--------------------------------------|-------------------------------------|-----------------|
| V <sub>IA</sub>  | V <sub>IB</sub> | V <sub>ID</sub>                      | V <sub>IC</sub>                     | R               |
| 2.400V           | 0.000V          | 2.400V                               | 1.200V                              | Н               |
| 0.000V           | 2.400V          | -2.400V                              | 1.200V                              | L               |
| 3.800V           | 3.650V          | 0.150V                               | 3.725V                              | Н               |
| 3.800V           | 3.750V          | 0.050V                               | 3.775V                              | L               |
| -1.250V          | -1.400V         | 0.150V                               | -1.325V                             | Н               |
| -1.350V          | -1.400V         | 0.050V                               | -1.375V                             | L               |

(1) H — High Level

L — Low Level

Output state assumes that the receiver is enabled ( $\overline{RE} = L$ )



### **Typical Performance Characteristics**



Figure 16. Driver Rise Time as a Function of Temperature



Figure 18. Driver Output Signal Amplitude as a Function of Resistive Load



Figure 20. Driver Propagation Delay (tPHLD) as a Function of Temperature



Figure 17. Driver Fall Time as a Function of Temperature



Figure 19. Driver Propagation Delay (tPLHD) as a Function of Temperature



Figure 21. Driver Power Supply Current as a Function of Frequency



### **Typical Performance Characteristics (continued)**





Figure 22. Receiver Power Supply Current as a Function of Frequency

Figure 23. Receiver Propagation Delay (tPLHD) as a Function of Input Common Mode Voltage



Figure 24. Receiver Propagation Delay (tPHLD) as a Function of Input Common Mode Voltage





### **REVISION HISTORY**

| CI | Changes from Revision L (April 2013) to Revision M |  |    |  |  |  |
|----|----------------------------------------------------|--|----|--|--|--|
| •  | Changed layout of National Data Sheet to TI format |  | 14 |  |  |  |



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                   |        |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| DS91M040TSQ/NOPB  | ACTIVE | WQFN         | RTV                | 32   | 1000           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 85    | M040TS               | Samples |
| DS91M040TSQE/NOPB | ACTIVE | WQFN         | RTV                | 32   | 250            | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 85    | M040TS               | Samples |
| DS91M040TSQX/NOPB | ACTIVE | WQFN         | RTV                | 32   | 4500           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 85    | M040TS               | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 13-May-2024

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DS91M040TSQ/NOPB  | WQFN            | RTV                | 32 | 1000 | 178.0                    | 12.4                     | 5.3        | 5.3        | 1.3        | 8.0        | 12.0      | Q1               |
| DS91M040TSQE/NOPB | WQFN            | RTV                | 32 | 250  | 178.0                    | 12.4                     | 5.3        | 5.3        | 1.3        | 8.0        | 12.0      | Q1               |
| DS91M040TSQX/NOPB | WQFN            | RTV                | 32 | 4500 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.3        | 8.0        | 12.0      | Q1               |



www.ti.com 13-May-2024



#### \*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DS91M040TSQ/NOPB  | WQFN         | RTV             | 32   | 1000 | 208.0       | 191.0      | 35.0        |
| DS91M040TSQE/NOPB | WQFN         | RTV             | 32   | 250  | 208.0       | 191.0      | 35.0        |
| DS91M040TSQX/NOPB | WQFN         | RTV             | 32   | 4500 | 356.0       | 356.0      | 36.0        |



PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated