



Sample &

Buv





LM3668

SNVS4490 - JUNE 2007 - REVISED APRIL 2015

# LM3668 1-A, High-Efficiency Dual-Mode Single-Inductor Buck-Boost DC-DC Converter

#### 1 Features

Texas

INSTRUMENTS

- 45-µA Typical Quiescent Current
- For 2.8-V-3.3-V and 3-V-3.4-V Versions:
  - 1-A Maximum Load Current for  $V_{IN} = 2.8 \text{ V to } 5.5 \text{ V}$
  - 800-mA Maximum Load Current for  $V_{IN} = 2.7 V$
  - 600-mA Maximum Load Current for  $V_{IN} = 2.5 V$
- For 4.5 V-5 V
  - 1-A Maximum Load Current for  $V_{IN} = 3.9 \text{ V to } 5.5 \text{ V}$
  - 800-mA Maximum Load Current for  $V_{IN} = 3.4 \text{ V to } 3.8 \text{ V}$
  - 700-mA Maximum Load Current for  $V_{IN} = 3 V \text{ to } 3.3 V$
  - 600-mA Maximum Load Current for  $V_{IN} = 2.7 V \text{ to } 2.9 V$
- 2.2-MHz PWM Fixed Switching Frequency ٠ (Typical)
- Automatic PFM-PWM Mode or Forced PWM ٠ Mode
- Wide Input Voltage Range: 2.5 V to 5.5 V
- Internal Synchronous Rectification for High • Efficiency
- Internal Soft Start: 600-µs Maximum Start-Up • Time After V<sub>IN</sub> Settled
- 0.01-µA Typical Shutdown Current
- Current Overload and Thermal Shutdown Protection
- Frequency Sync Pin: 1.6 MHz to 2.7 MHz



### **Typical Application Circuit**

### 2 Applications

- Handset Peripherals
- MP3 Players
- Pre-Regulation for Linear Regulators
- **PDAs**
- Portable Hard Disk Drives •
- WiMax Modems

## 3 Description

The LM3668 is a synchronous buck-boost DC-DC converter optimized for powering low voltage circuits from a Li-Ion battery and input voltage rails between 2.5 V and 5.5 V. It has the capability to support up to 1-A output current over the output voltage range. The LM3668 regulates the output voltage over the complete input voltage range by automatically switching between buck or boost modes depending on the input voltage.

The LM3668 has 2 N-channel MOSFETS and 2 Pchannel MOSFETS arranged in a topology that provides continuous operation through the buck and boost operating modes. There is a MODE pin that allows the user to choose between an intelligent automatic PFM-PWM mode operation and forced PWM operation. During PWM mode, a fixedfrequency 2.2 MHz (typical) is used. PWM mode drives load up to 1 A. Hysteretic PFM mode extends the battery life through reduction of the quiescent current to 45 µA (typical) at light loads during system standby. Internal synchronous rectification provides high efficiency. In shutdown mode (EN pin pulled low), the device turns off and reduces battery consumption to 0.01 µA (typical).

A high switching frequency of 2.2 MHz (typical) allows the use of tiny surface-mount components including a 2.2-µH inductor, a 10-µF input capacitor, and a 22-µF output capacitor.

| Device Information | <sup>(1)</sup> |
|--------------------|----------------|
|--------------------|----------------|

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| LM3668      | WSON (12) | 3.00 mm x 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.



1

2

3

4

5

6

7

8

# **Table of Contents**

| Features 1                           | 8.3 Feature Description 14              |
|--------------------------------------|-----------------------------------------|
| Applications 1                       | 8.4 Device Functional Modes 16          |
| Description1                         | 9 Application and Implementation 19     |
| Revision History                     | 9.1 Application Information 19          |
| Device Comparison Table 3            | 9.2 Typical Application 19              |
| Pin Configuration and Functions 3    | 10 Power Supply Recommendations 23      |
| Specifications 4                     | 11 Layout 23                            |
| 7.1 Absolute Maximum Ratings 4       | 11.1 Layout Guidelines 23               |
| 7.2 FSD Ratings 4                    | 11.2 Layout Example 23                  |
| 7.3 Recommended Operating Conditions | 12 Device and Documentation Support 24  |
| 7.4 Thermal Information              | 12.1 Device Support 24                  |
| 7.5 Electrical Characteristics 5     | 12.2 Trademarks 24                      |
| 7.6 Typical Characteristics          | 12.3 Electrostatic Discharge Caution 24 |
| Detailed Description 13              | 12.4 Glossary 24                        |
| 8.1 Overview                         | 13 Mechanical, Packaging, and Orderable |
| 8.2 Functional Block Diagram         | Information 24                          |

### **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision N (August 2014) to Revision O                                                                                                                                                                                                                                                                                                              | Page       |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| <ul> <li>Changed R<sub>0JA</sub> value from 34 to 47.3; change 20 PINS to 12 PINS in header; add additional thermal information</li> </ul>                                                                                                                                                                                                                       | ı <u>5</u> |
| Changes from Revision M (May 2013) to Revision N                                                                                                                                                                                                                                                                                                                 | Page       |
| <ul> <li>Added Pin Configuration and Functions section, Handling Rating table, Feature Description section, Device<br/>Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout<br/>section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information<br/>section</li> </ul> | 1          |
| Changes from Revision L (April 2013) to Revision M                                                                                                                                                                                                                                                                                                               | Page       |

Product Folder Links: LM3668



www.ti.com

## 5 Device Comparison Table

| ORDER NUMBER        | OUTPUT VOLTAGE<br>(V)        | PACKAGE    | PACKAGE MARKING | SUPPLIED AS               |
|---------------------|------------------------------|------------|-----------------|---------------------------|
| LM3668SD-2833/NOPB  | 2.8, $V_{SEL} = Iow$         |            | S017B           | 1000 units, tape-and-reel |
| LM3668SDX-2833/NOPB | 3.3, V <sub>SEL</sub> = high |            |                 | 4500 units, tape-and-reel |
| LM3668SD-3034/NOPB  | 3, V <sub>SEL</sub> = low    |            | S018B           | 1000 units, tape-and-reel |
| LM3668SDX-3034/NOPB | 3.4, V <sub>SEL</sub> = high | DQB (WSON) |                 | 4500 units, tape-and-reel |
| LM3668SD-4550/NOPB  | 4.5, $V_{SEL} = Iow$         |            | S019B           | 1000 units, tape-and-reel |
| LM3668SDX-4550/NOPB | 5, V <sub>SEL</sub> = high   |            |                 | 4500 units, tape-and-reel |

# 6 Pin Configuration and Functions



### Pin Functions<sup>(1)</sup>

| PIN |           | TYPE | DESCRIPTION                                                                                                                                                                      |  |
|-----|-----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NO. | NAME      | ITFE | DESCRIPTION                                                                                                                                                                      |  |
| 1   | VOUT      | А    | Connect to output capacitor.                                                                                                                                                     |  |
| 2   | SW2       | А    | Switching node connection to the internal PFET switch (P2) and NFET synchronous rectifier (N2).                                                                                  |  |
| 3   | PGND      | G    | Power ground.                                                                                                                                                                    |  |
| 4   | SW1       | А    | Switching node connection to the internal PFET switch (P1) and NFET synchronous rectifier (N1).                                                                                  |  |
| 5   | PVIN      | Р    | Supply to the power switch, connect to the input capacitor.                                                                                                                      |  |
| 6   | EN        | I    | Enable input. Set this digital input high for normal operation. For shutdown, set low.                                                                                           |  |
| 7   | VDD       | Р    | Signal supply input. If board layout is not optimum an optional 1-µF ceramic capacitor is suggested as close to this pin as possible.                                            |  |
| 8   | NC        | -    | No connect. Connect this pin to SGND on PCB layout.                                                                                                                              |  |
| 9   | SGND      | G    | Analog and Control Ground.                                                                                                                                                       |  |
| 10  | MODE/SYNC | I    | Mode = LOW, Automatic Mode. Mode= HI, forced PWM Mode. SYNC = external clock synchronization from 1.6 MHz to 2.7 MHz.(When SYNC function is used, device is forced in PWM mode). |  |
| 11  | VSEL      | I    | Voltage selection pin; (for example, 2.8-V-3.3-V option) logic input low (or GND) = 2.8 V and logic high = $3.3 \text{ V}$ (or V <sub>IN</sub> ) to set output voltage.          |  |
| 12  | FB        | А    | Feedback analog input. Connect to the output at the output filter.                                                                                                               |  |
| DAP | DAP       | -    | Die Attach Pad, connect the DAP to SGND on PCB layout to enhance thermal performance. It should not be used as a primary ground connection.                                      |  |

(1) A: Analog Pin, G: Ground Pin, P: Power Pin, I: Digital Input Pin

### 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>

|                                                         | MIN                 | MAX                      | UNIT |
|---------------------------------------------------------|---------------------|--------------------------|------|
| PVIN, VDD, SW1, SW2 & VOUT pins: voltage to SGND & PGND | -0.2                | 6                        | V    |
| FB, EN, and MODE/SYNC pins                              | (PGND and SGND-0.2) | (PV <sub>IN</sub> + 0.2) | V    |
| PGND to SGND                                            | -0.2                | 0.2                      | V    |
| Continuous power dissipation <sup>(3)</sup>             | Internally Limite   | ed                       |      |
| Maximum junction temperature (T <sub>J-MAX</sub> )      |                     | 125                      | °C   |
| Maximum lead temperature (soldering, 10 sec)            |                     | 260                      | °C   |
| Storage temperature , T <sub>stg</sub>                  | 65                  | 150                      | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

(3) In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature (T<sub>A-MAX</sub>) is dependent on the maximum operating junction temperature (T<sub>J-MAX-OP</sub> = 125°C), the maximum power dissipation of the device in the application (P<sub>D-MAX</sub>), and the junction-to ambient thermal resistance of the part/package in the application (R<sub>θJA</sub>), as given by the following equation: T<sub>A-MAX</sub> = T<sub>J-MAX-OP</sub> - (R<sub>θJA</sub> × P<sub>D-MAX</sub>).

### 7.2 ESD Ratings

|                    |                         |                                                                                     | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>                   | ±2500 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 $^{\left(2\right)}$ | ±1250 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

|                                        | MIN | MAX | UNIT |
|----------------------------------------|-----|-----|------|
| Input voltage                          | 2.5 | 5.5 | V    |
| Recommended load current               | 0   | 1   | А    |
| Junction temperature (T <sub>J</sub> ) | -40 | 125 | °C   |
| Ambient temperature $(T_A)^{(1)}$      | -40 | 85  | °C   |

(1) In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature  $(T_{A-MAX})$  is dependent on the maximum operating junction temperature  $(T_{J-MAX-OP} = 125^{\circ}C)$ , the maximum power dissipation of the device in the application  $(P_{D-MAX})$ , and the junction-to ambient thermal resistance of the part/package in the application  $(R_{\theta JA})$ , as given by the following equation:  $T_{A-MAX} = T_{J-MAX-OP} - (R_{\theta JA} \times P_{D-MAX})$ .

### 7.4 Thermal Information

|                       |                                                                     | LM3668     |        |
|-----------------------|---------------------------------------------------------------------|------------|--------|
|                       | THERMAL METRIC <sup>(1)</sup>                                       | DQB (WSON) | UNIT   |
|                       |                                                                     | 12 PINS    |        |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance, WSON package <sup>(2)</sup> | 47.3       |        |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance                           | 434        |        |
| $R_{\theta JB}$       | Junction-to-board thermal resistance                                | 21.6       | °C /// |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter                          | 0.4        | C/W    |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter                        | 21.7       |        |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance                        | 3.5        |        |

(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953.

(2) Junction-to-ambient thermal resistance (R<sub>0,JA</sub>) is taken from a thermal modeling result, performed under the conditions and guidelines set forth in the JEDEC standard JESD51-7. The test board is a 4-layer FR-4 board measuring 101.6 mm x 76.2 mm x 1.6 mm. Thickness of the copper layers are 2oz/1oz/1oz/2oz. The middle layer of the board is 60 mm x 60 mm. Ambient temperature in simulation is 22°C, still air. Junction-to-ambient thermal resistance is highly application and board-layout dependent. In applications where high maximum power dissipation exists, special care must be paid to thermal dissipation issues in board design.

### 7.5 Electrical Characteristics

Unless otherwise noted, specifications apply to the LM3668.  $V_{IN}$  = 3.6 V = EN,  $V_{OUT}$  = 3.3 V. For  $V_{OUT}$  = 4.5V-5 V,  $V_{IN}$  = 4 V.<sup>(1)(2)</sup>

|                                       | PARAMETER                                  | TEST CONDITIONS                                                                                                           | MIN | TYP  | MAX  | UNIT |  |
|---------------------------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|--|
| V <sub>FB</sub>                       | Feedback voltage                           | $-40^{\circ}C \le T_{A} \le 85^{\circ}C$ , see <sup>(2)</sup>                                                             | -3% |      | 3%   |      |  |
|                                       | Switch peak current limit                  | Open loop <sup>(3)</sup>                                                                                                  |     | 1.85 |      |      |  |
| LIM                                   | Switch peak current limit                  | Open loop <sup>(3)</sup> , $-40^{\circ}C \le T_A \le 85^{\circ}C$                                                         | 1.6 |      | 2.05 | ~    |  |
|                                       | Shutdown supply current                    | EN = 0 V                                                                                                                  |     | 0.01 |      |      |  |
| SHDN                                  | Shutdown supply current                    | $EN = 0 V, -40^{\circ}C \le T_A \le 85^{\circ}C$                                                                          |     |      | 1    | μΑ   |  |
|                                       | DC bias current in PFM                     | No load, device is not switching (FB forced higher than programmed output voltage)                                        |     | 45   |      |      |  |
| I <sub>Q_PFM</sub>                    | DC bias current in PFM                     | No load, device is not switching (FB forced higher than programmed output voltage) $-40^{\circ}C \le T_A \le 85^{\circ}C$ |     |      | 60   | μA   |  |
|                                       | DC bias current in PWM                     | PWM mode, no switching                                                                                                    |     | 600  |      |      |  |
| I <sub>Q_PWM</sub>                    | DC bias current in PWM                     | PWM mode, no switching<br>−40°C ≤ T <sub>A</sub> ≤ 85°C                                                                   |     |      | 750  | μA   |  |
| R <sub>DSON(P)</sub>                  | Pin-pin resistance for PFET                | Switches P1 and P2                                                                                                        |     | 130  | 180  | mΩ   |  |
| R <sub>DSON(N)</sub>                  | Pin-pin resistance for NFET                | Switches N1 and N2                                                                                                        |     | 100  | 150  | mΩ   |  |
| <b>F</b>                              | Internal ascillator fraguanay              | PWM mode                                                                                                                  |     | 2.2  |      | MU-7 |  |
| FOSC                                  | Internal oscillator frequency              | PWM mode, $-40^{\circ}C \le T_A \le 85^{\circ}C$                                                                          | 1.9 |      | 2.5  |      |  |
| F <sub>SYNC</sub>                     | Sync frequency range                       | V <sub>IN</sub> = 3.6 V                                                                                                   | 1.6 |      | 2.7  | MHz  |  |
| VIH                                   | Logic high input for EN,<br>MODE/SYNC pins | −40°C ≤ T <sub>A</sub> ≤ 85°C                                                                                             | 1.1 |      |      | V    |  |
| V <sub>IL</sub>                       | Logic low input for EN,<br>MODE/SYNC pins  | -40°C ≤ T <sub>A</sub> ≤ 85°C                                                                                             |     |      | 0.4  | V    |  |
| IEN. MODE                             |                                            |                                                                                                                           |     | 0.3  |      |      |  |
| SYNC EN, MODE/SYNC pins input current |                                            | $-40^{\circ}C \le T_A \le 85^{\circ}C$                                                                                    |     |      | 1    | μΑ   |  |

(1) All voltages with respect to SGND.

(2) Minimum and Maximum limits are specified by design, test, or statistical analysis. Typical numbers are not ensured, but do represent the most likely norm.

(3) Electrical Characteristics table reflects open loop data (FB = 0 V and current drawn from SW pin ramped up until cycle-by-cycle current limits is activated). Closed loop current limit is the peak inductor current measured in the application circuit by increasing output current until output voltage drops by 10%. LM3668 SNVS4490 – JUNE 2007 – REVISED APRIL 2015



www.ti.com

### 7.6 Typical Characteristics

Typical Application Circuit (see *Figure 46*):  $V_{IN}$  = 3.6 V, L = 2.2 µH,  $C_{IN}$  = 10 µF,  $C_{OUT}$  = 22 µF<sup>(4)</sup>,  $T_A$  = 25°C , unless otherwise stated.



(4) C<sub>IN</sub> and C<sub>OUT</sub>: Low-ESR Surface-Mount Ceramic Capacitors (MLCCs) used in setting electrical characteristics. C<sub>OUT\_MIN</sub> should not exceed -40% of suggested value. The preferable choice would be a type and make MLCC that issues -30% over the operating temperature and voltage range.



### **Typical Characteristics (continued)**

Typical Application Circuit (see *Figure 46*):  $V_{IN} = 3.6 \text{ V}$ , L = 2.2  $\mu$ H, C<sub>IN</sub> = 10  $\mu$ F, C<sub>OUT</sub> = 22  $\mu$ F<sup>(4)</sup>, T<sub>A</sub> = 25°C , unless otherwise stated.



## **Typical Characteristics (continued)**





### **Typical Characteristics (continued)**





## **Typical Characteristics (continued)**





### **Typical Characteristics (continued)**



## **Typical Characteristics (continued)**





### 8 Detailed Description

### 8.1 Overview

The LM3668, a high-efficiency buck or boost DC-DC converter, delivers a constant voltage from either a single Li-Ion or three cell NIMH/NiCd battery to portable devices such as mobile phones and PDAs. Using a voltage mode architecture with synchronous rectification, the device has the ability to deliver up to 1 A, depending on the input voltage, output voltage, ambient temperature and the chosen inductor.

In addition, the device incorporates a seamless transition from buck-to-boost or boost-to-buck mode. The internal error amplifier continuously monitors the output to determine the transition from buck-to-boost or boost-to-buck operation. Figure 40 shows the four switches network used for the buck and boost operation. Table 1 summarizes the state of the switches in different modes.

There are three modes of operation depending on the current required: Pulse Width Modulation (PWM), Pulse Frequency Modulation (PFM), and shutdown. The device operates in PWM mode at load currents of approximately 80 mA or higher to improve efficiency. Lighter load current causes the device to automatically switch into PFM mode to reduce current consumption and extend battery life. Shutdown mode turns off the device, offering the lowest current consumption.



Figure 40. Simplified Diagram of Switches

| Table 1. | State of | Switches | in | <b>Different Modes</b> |
|----------|----------|----------|----|------------------------|
|          | State Of | Switches |    | Different Modes        |

| MODE  | ALWAYS ON | ALWAYS OFF | SWITCHING  |
|-------|-----------|------------|------------|
| Buck  | SW P2     | SW N2      | SW P1 & N1 |
| Boost | SW P1     | SW N1      | SW N2 & P2 |

### 8.2 Functional Block Diagram



### 8.3 Feature Description

#### 8.3.1 Buck Operation

When the input voltage is greater than the output voltage, the device operates in buck mode where switch P2 is always ON and P1 and N1 control the output. Figure 41 shows the simplified circuit for buck mode operation.



Figure 41. Simplified Circuit for Buck Operation

#### 8.3.2 Boost Operation

When the input voltage is smaller than the output voltage, the device enters boost mode operation where P1 is always ON, while switches N2 and P2 control the output. Figure 42 shows the simplified circuit for boost mode operation.



### Feature Description (continued)



Figure 42. Simplified Circuit for Boost Operation

#### 8.3.3 Internal Synchronous Rectification

While in PWM mode, the LM3668 uses an internal MOSFET as a synchronous rectifier to reduce rectifier forward voltage drop and associated power loss. Synchronous rectification provides a significant improvement in efficiency whenever the output voltage is relatively low compare to the voltage drop across an ordinary rectifier diode.

#### 8.3.4 Current Limit Protection

The LM3668 has current limit protection to prevent excessive stress on itself and external components during overload conditions. The internal current limit comparator will disable the power device at a typical switch peak current limit of 1.85 A (typ.).

#### 8.3.5 Undervoltage Protection

The LM3668 has an UVP comparator to turn the power device off in case the input voltage or battery voltage is too low . The typical UVP threshold is around 2 V.

#### 8.3.6 Short Circuit Protection

When the output of the LM3668 is shorted to GND, the current limit is reduced to about half of the typical current limit value until the short is removed.

#### 8.3.7 Shutdown

When the EN pin is pulled low, P1 and P2 are off; N1 and N2 are turned on to pull SW1 and SW2 to ground.

#### 8.3.8 Thermal Shutdown

The LM3668 has an internal thermal shutdown function to protect the die from excessive temperatures. The thermal shutdown trip point is typically 150°C; normal operation resumes when the temperature drops below 125°C.

#### 8.3.9 Start-Up

The LM3668 has a soft-start circuit that smooth the output voltage and ramp current during start-up. During startup the bandgap reference is slowly ramped up and switch current limit is reduced to half the typical value. Soft start is activated only if EN goes from logic low to logic high after  $V_{\rm IN}$  reaches 2.5 V. The start-up time thereby depends on the output capacitor and load current demanded at start-up. It is not recommended to start up the device at full load while in soft-start.

**NSTRUMENTS** 

**EXAS** 

### 8.4 Device Functional Modes

#### 8.4.1 **PWM** Operation

In PWM operation, the output voltage is regulated by switching at a constant frequency and then modulating the energy per cycle to control power to the load. In Normal operation, the internal error amplifier provides an error signal, Vc, from the feedback voltage and Vref. The error amplifier signal, Vc, is compared with a voltage, Vcenter, and used to generate the PWM signals for both buck & boost modes. Signal Vcenter is a DC signal which sets the transition point of the buck and boost modes. Below are three regions of operation:

- Region I: If Vc is less than Vcenter, Buck mode.
- Region II: If Vc and Vcenter are equal, both PMOS switches (P1, P2) are on and both NMOS switches (N1, N2) are off. The power passes directly from input to output via P1 & P2
- Region III: If Vc is greater than Vcenter, Boost mode.

The Buck-Boost operation is avoided, to improve the efficiency across V<sub>IN</sub> and load range.



Figure 43. PWM Generator Block Diagram

#### 8.4.2 **PFM Operation**

At very light loads, the converter enters PFM mode and operates with reduced switching frequency and supply current to maintain high efficiency. The part automatically transitions into PFM mode when either of two following conditions occur for a duration of 128 or more clock cycles:

- A. The inductor current reaches zero.
- B. The peak inductor current drops below the I<sub>MODE</sub> level, (Typically I<sub>MODE</sub> < 45 mA + V<sub>IN</sub>/80  $\Omega$ ).

In PFM operation, the compensation circuit in the error amplifier is turned off. The error amplifier works as a hysteretic comparator. The PFM comparator senses the output voltage via the feedback pin and controls the switching of the output FETs such that the output voltage ramps between ~0.8% and ~1.6% of the nominal PWM output voltage (Figure 44). If the output voltage is below the 'high' PFM comparator threshold, the P1 & P2 (Buck mode) or N2 & P1 (Boost mode) power switches are turned on. It remains on until the output voltage reaches the 'high' PFM threshold or the peak current exceeds the I<sub>PFM</sub> level set for PFM mode. The typical peak current in PFM mode is: I<sub>PFM</sub> = 220 mA

Once the P1 (Buck mode) or N2 (Boost mode) power switch is turned off, the N1 & P2 (Buck mode) or P1 & P2 (Boost mode) power switches are turned on until the inductor current ramps to zero. When the zero inductor current condition is detected, the N1(Buck mode) or P2 (Boost mode) power switches are turned off. If the output voltage is below the 'high' PFM comparator threshold, the P1 & P2 (Buck mode) or N2 & P1 (Boost mode) switches are again turned on and the cycle is repeated until the output reaches the desired level. Once the output reaches the 'high' PFM threshold, the N1 & P2 (Buck mode) or P1 & P2 (Boost mode) switches are turned on briefly to ramp the inductor current to zero, then both output switches are turned off and the part enters an extremely low power mode. Quiescent supply current during this 'sleep' mode is 45 µA (typ), which allows the part to achieve high efficiency under extremely light load conditions.



### **Device Functional Modes (continued)**



Figure 44. PFM to PWM Mode Transition

In addition to the auto mode transition, the LM3668 operates in PFM Buck or PFM Boost based on the following conditions. There is a small delta (approximately 500 mV) known as dv1 (approximately 200 mV) and dv2 (approximately 300 mV) when  $V_{OUT\_TARGET}$  is very close to  $V_{IN}$  where the device can be in either Buck or Boost mode. For example, when  $V_{OUT\_TARGET} = 3.3$  V and  $V_{IN}$  is between 3.1 V and 3.6 V, the LM3668 can be in either mode depending on the  $V_{IN}$  vs  $V_{OUT\_TARGET}$ .

- Region I: If  $V_{IN} < V_{OUT_{TARGET}} dv1$ , the regulator operates in Boost mode.
- Region II: If V<sub>OUT\_TARGET</sub> dv1 < V<sub>IN</sub> < V<sub>OUT\_TARGET</sub>+ dv2, the regulator operates in either Buck or Boost mode.
- Region III: If  $V_{IN} > V_{OUT\_TARGET}$  + dv2, the regulator operates in Buck mode.



Figure 45. V<sub>OUT</sub> vs V<sub>IN</sub> Transition



#### **Device Functional Modes (continued)**

In the buck PFM operation, P2 is always turned on and N2 is always turned off, P1 and N1 power switches are switching. P1 and N1 are turned off to enter " sleep mode" when the output voltage reaches the "high" comparator threshold. In boost PFM operation, P2 and N2 are switching. P1 is turned on and N1 is turned off when the output voltage is below the "high" threshold. Unlike in buck mode, all four power switches are turned off to enter "sleep" mode when the output voltage reaches the "high" threshold in boost mode. In addition, the internal current sensing of the I<sub>PFM</sub> is used to determine the precise condition to switch over to buck or boost mode via the PFM generator.



### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

#### 9.1.1 MODE/SYNC Pin

If the MODE/SYNC pin is set high, the device is set to operate at PWM mode only. If MODE/SYNC pin is set low, the device is set to automatically transition from PFM to PWM or PWM to PFM depending on the load current. **Do not leave this pin floating.** The MODE/SYNC pin can also be driven by an external clock to set the desired switching frequency between 1.6 MHz to 2.7 MHz.

#### 9.1.2 VSEL Pin

The LM3668 has built in logic for conveniently setting the output voltage, for example if  $V_{VSEL}$  high, the output is set to 3.3 V; with  $V_{VSEL}$  low the output is set to 2.8 V. It is not recommended to use this function for dynamically switching between 2.8 V and 3.3 V or switching at maximum load.

#### 9.2 Typical Application



Figure 46. LM3668 Typical Application Circuit

#### 9.2.1 Design Requirements

#### 9.2.1.1 Maximum Current

The LM3668 is designed to operate up to 1 A. For input voltages at 2.5 V, the maximum operating current is 600 mA and 800 mA for 2.7 V input voltage. In any mode it is recommended to avoid starting up the device at minimum input voltage and maximum load. Special attention must be taken to avoid operating near thermal shutdown when operating in boost mode at maximum load (1 A). A simple calculation can be used to determine the power dissipation at the operating condition;  $P_{D-MAX} = (T_{J-MAX-OP} - T_{A-MAX})/R_{\theta JA}$ . The LM3668 has thermal resistance  $R_{\theta JA} = 47.3^{\circ}$ C/W (see *Thermal Information* and maximum operating ambient of 85°C. As a result, the maximum power dissipation using the above formula is around 845 mW.



### **Typical Application (continued)**

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Inductor Selection

There are two main considerations when choosing an inductor: the inductor should not saturate, and the inductor current ripple should be small enough to achieve the desired output voltage ripple. Different saturation current rating specifications are followed by different manufacturers so attention must be given to details. Saturation current ratings are typically specified at 25°C. However, ratings at the maximum ambient temperature of application should be requested from the manufacturer. Shielded inductors radiate less noise and should be preferred.

In the case of the LM3668, there are two modes (Buck & Boost) of operation that must be consider when selecting an inductor with appropriate saturation current. The saturation current should be greater than the sum of the maximum load current and the worst case average to peak inductor current. Equation 1 shows the buck mode operation for worst case conditions and the second equation for boost condition.

I<sub>SAT</sub> > I<sub>OUTMAX</sub> + I<sub>RIPPLE</sub> For Buck

Where I<sub>RIPPLE</sub> = 
$$\frac{(V_{IN} - V_{OUT})}{(2 \text{ x L x f})} \text{ x } \frac{V_{OUT}}{V_{IN}}$$

 $I_{SAT} > \frac{I_{OUTMAX}}{D'} + I_{RIPPLE}$  For Boost

Where I<sub>RIPPLE</sub> = 
$$\frac{(V_{OUT} - V_{IN})}{(2 \text{ x L x f})} \text{ x } \frac{V_{IN}}{V_{OUT}}$$

Where D = 
$$\frac{(V_{OUT} - V_{IN})}{(V_{OUT})}$$
 & D' = (1-D)

where

- I<sub>RIPPLE</sub>: Peak inductor current
- IOUTMAX: Maximum load current
- V<sub>IN</sub>: Maximum input voltage in application
- L : Min inductor value including worst case tolerances (30% drop can be considered)
- f : Minimum switching frequency
- V<sub>OUT</sub>: Output voltage
- D: Duty Cycle for CCM Operation
- V<sub>OUT</sub> : Output voltage
- V<sub>IN</sub>: Input voltage

Example using above equations:

- V<sub>IN</sub> = 2.8 V to 4 V
- V<sub>OUT</sub> = 3.3 V
- I<sub>OUT</sub> = 500 mA
- L = 2.2 µH
- F = 2 MHz
- Buck: I<sub>SAT</sub> = 567 mA
- Boost: I<sub>SAT</sub> = 638 mA

As a result, the inductor should be selected according to the highest of the two I<sub>SAT</sub> values.

A more conservative and recommended approach is to choose an inductor that has a saturation current rating greater than the maximum current limit of 2.05 A.



### **Typical Application (continued)**

A 2.2- $\mu$ H inductor with a saturation current rating of at least 2.05 A is recommended for most applications. The inductor's resistance should be less than 100 m $\Omega$  for good efficiency. For low-cost applications, an unshielded bobbin inductor could be considered. For noise critical applications, a toroidal or shielded-bobbin inductor should be used. A good practice is to lay out the board with overlapping footprints of both types for design flexibility. This allows substitution of a low-noise shielded inductor, in the event that noise from low-cost bobbin model is unacceptable.

| MODEL              | VENDOR    | DIMENSIONS<br>LxWxH (mm) | D.C.R (mΩ)(MAX) | I <sub>SAT</sub> (A)             |
|--------------------|-----------|--------------------------|-----------------|----------------------------------|
| LPS4012-222L       | Coilcraft | 4 x 4 x 1.2              | 100             | 2.1                              |
| LPS4018-222L       | Coilcraft | 4 x 4 x 1.8              | 70              | 2.5                              |
| 1098AS-2R0M (2 µH) | ТОКО      | 3 x 2.8 x 1.2            | 67              | 1.8 (lower current applications) |

| Table 2. | Suggest | Inductors and | Suppliers |
|----------|---------|---------------|-----------|
|----------|---------|---------------|-----------|

### 9.2.2.2 Input Capacitor Selection

A ceramic input capacitor of at least 10  $\mu$ F, 6.3 V is sufficient for most applications. Place the input capacitor as close as possible to the PVIN pin of the device. A larger value may be used for improved input voltage filtering. Use X7R or X5R types; do not use Y5V. DC bias characteristics of ceramic capacitors must be considered when selecting case sizes like 0805 or 0603. The input filter capacitor supplies current to the PFET switch of the LM3668 in the first half of each cycle and reduces voltage ripple imposed on the input power source. A ceramic capacitor's low ESR provides the best noise filtering of the input voltage spikes due to this rapidly changing current. For applications where input voltage is 4 V or higher, it is best to use a higher voltage rating capacitor to eliminate the DC bias affect over capacitance.

## 9.2.2.3 Output Capacitor Selection

A ceramic output capacitor of 22  $\mu$ F, 6.3 V (use 10 V or higher rating for 4.5 V-5 V output option) is sufficient for most applications. Multilayer ceramic capacitors such as X7R or X5R with low ESR is a good choice for this as well. These capacitors provide an ideal balance between small size, cost, reliability and performance. Do not use Y5V ceramic capacitors as they have temperature limitation and poor dielectric performance over temperature and poor voltage characteristic for a given value. In other words, ensure the minimum C<sub>OUT</sub> value does not exceed -40% of the above-suggested value over the entire range of operating temperature and bias conditions.

Extra attention is required if a smaller case size capacitor is used in the application. Smaller case size capacitors typically have less capacitance for a given bias voltage as compared to a larger case size capacitor with the same bias voltage. Please contact the capacitor manufacturer for detailed information regarding capacitance verses case size. Table 3 lists several capacitor suppliers.

The output filter capacitor smooths out current flow from the inductor to the load, helps maintain a steady output voltage during transient load changes and reduces output voltage ripple. These capacitors must be selected with sufficient capacitance and sufficiently low ESR to perform these functions.

Note that the output voltage ripple is dependent on the inductor current ripple and the equivalent series resistance of the output capacitor ( $R_{ESR}$ ).

The R<sub>ESR</sub> is frequency dependent (as well as temperature dependent); make sure the value used for calculations is at the switching frequency of the part.

| MODEL                              | ТҮРЕ                  | VENDOR                | VOLTAGE RATING (V) | CASE SIZE<br>INCH (mm) |
|------------------------------------|-----------------------|-----------------------|--------------------|------------------------|
| 10 $\mu F$ FOR C_{IN} (FOR 4.5/5 V | OPTION, USE 10 V OR I | HIGHER RATING CAPACIT | OR)                |                        |
| GRM21BR60J106K                     | Ceramic, X5R          | Murata                | 6.3                | 0805 (2012)            |
| JMK212BJ106K                       | Ceramic, X5R          | Taiyo-Yuden           | 6.3                | 0805 (2012)            |
| C2012X5R0J106K                     | Ceramic, X5R          | TDK                   | 6.3                | 0805 (2012)            |
| LMK212 BJ106MG (±20%)              | Ceramic, X5R          | Taiyon-Yuden          | 10                 | 0806(2012)             |

| Table 3. | Suggested | Capacitors | and Suppliers |
|----------|-----------|------------|---------------|
|----------|-----------|------------|---------------|

Copyright © 2007–2015, Texas Instruments Incorporated

TEXAS INSTRUMENTS

www.ti.com

| MODEL                                 | TYPE                                                                                 | VENDOR       | VOLTAGE RATING (V) | CASE SIZE<br>INCH (mm) |  |  |  |  |  |
|---------------------------------------|--------------------------------------------------------------------------------------|--------------|--------------------|------------------------|--|--|--|--|--|
| LMK212 BJ106KG (±10%)                 | Ceramic, X5R                                                                         | Taiyon-Yuden | 10                 | 0805(2012)             |  |  |  |  |  |
| 22 µF FOR C <sub>OUT</sub> (FOR 4.5/5 | 22 µF FOR C <sub>OUT</sub> (FOR 4.5/5 V OPTION, USE 10 V OR HIGHER RATING CAPACITOR) |              |                    |                        |  |  |  |  |  |
| JMK212BJ226MG                         | Ceramic, X5R                                                                         | Taiyo-Yuden  | 6.3                | 0805 (2012)            |  |  |  |  |  |
| LMK212BJ226MG                         | Ceramic, X5R                                                                         | Taiyo-Yuden  | 10                 | 0805 (2012)            |  |  |  |  |  |

Table 3. Suggested Capacitors and Suppliers (continued)

### 9.2.3 Application Curves





### **10** Power Supply Recommendations

The power supply for the applications using the LM3668 device should be big enough considering output power and efficiency at given input voltage condition. Minimum current requirement condition is  $(V_{OUT} \times I_{OUT})/(V_{IN} \times efficiency)$  and approximately 20 to 30% higher than this value is recommended.

### 11 Layout

### 11.1 Layout Guidelines

As for any high frequency switcher, it is important to place the external components as close as possible to the IC to maximize device performance. Below are some layout recommendations:

- 1. Place input filter and output filter capacitors close to the IC to minimize copper trace resistance which will directly effect the overall ripple voltage.
- 2. Route noise sensitive trace away from noisy power components. Separate power GND (Noisy GND) and Signal GND (quiet GND) and star GND them at a single point on the PCB preferably close to device GND.
- 3. Connect the ground pins and filter capacitors together via a ground plane to prevent switching current circulating through the ground plane. Additional layout consideration regarding the WSON package can be found in AN-1187 *Leadless Leadframe Package (LLP)*, SNOA401.

### 11.2 Layout Example



TEXAS INSTRUMENTS

www.ti.com

### **12 Device and Documentation Support**

#### 12.1 Device Support

#### 12.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 12.1.2 Documentation Support

#### 12.1.2.1 Related Documentation

TI Application Note AN-1187 Leadless Leadframe Package (LLP) (SNOA401).

#### 12.2 Trademarks

All trademarks are the property of their respective owners.

#### 12.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGING INFORMATION

| Orderable Device   | Status | Package Type | Package | Pins | Package | Eco Plan     | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|--------------------|--------|--------------|---------|------|---------|--------------|---------------|--------------------|--------------|----------------|---------|
|                    | (1)    |              | Drawing |      | Qty     | (2)          | Ball material | (3)                |              | (4/5)          |         |
|                    |        |              |         |      |         |              | (6)           |                    |              |                |         |
| LM3668SD-2833/NOPB | ACTIVE | WSON         | DQB     | 12   | 1000    | RoHS & Green | SN            | Level-1-260C-UNLIM |              | S017B          | Samples |
| LM3668SD-3034/NOPB | NRND   | WSON         | DQB     | 12   | 1000    | RoHS & Green | SN            | Level-1-260C-UNLIM | -40 to 85    | S018B          |         |
| LM3668SD-4550/NOPB | NRND   | WSON         | DQB     | 12   | 1000    | RoHS & Green | SN            | Level-1-260C-UNLIM | -40 to 85    | S019B          |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM



## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LM3668SD-3034/NOPB          | WSON            | DQB                | 12   | 1000 | 178.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |
| LM3668SD-4550/NOPB          | WSON            | DQB                | 12   | 1000 | 178.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

26-Apr-2024



\*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM3668SD-3034/NOPB | WSON         | DQB             | 12   | 1000 | 208.0       | 191.0      | 35.0        |
| LM3668SD-4550/NOPB | WSON         | DQB             | 12   | 1000 | 208.0       | 191.0      | 35.0        |

# **MECHANICAL DATA**



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- Small Outline No-Lead (SON) package configuration.
- C. The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated