











LM74202-Q1

SLVSFD0-SEPTEMBER 2019

# LM74202-Q1 40-V, 2.2-A Integrated Ideal Diode with Overvoltage and Overcurrent Protection

## 1 Features

- AEC-Q100 qualified for automotive applications
  - Temperature grade 1: -40°C ≤ T<sub>A</sub> ≤ +125°C
  - AEC-Q100-012 short circuit reliability Grade A
  - HBM ESD classification level 2
  - CDM ESD classification level C6
- 4.2-V to 40-V operating voltage, 42-V maximum
- Integrated reverse input polarity protection down to -40 V
- Integrated back-to-back MOSFETs with 150 m $\Omega$  total RON
- Transient immunity up-to 55 V
- 0.1-A to 2.23-A adjustable current limit (±5% accuracy at 1 A)
- Load protection during ISO7637 and ISO16750-2 testing
- Short to battery and short to ground protection
- Reverse current blocking for protection from output short to battery
- IMON current indicator output (±8.5% accuracy)
- Low quiescent current (285 μA in operating, 16 μA in shutdown)
- Adjustable UVLO, OVP cut off, inrush current control
- Selectable current-limiting fault response options (auto-retry, latch off, CB modes)
- Available in easy to use 16-Pin HTSSOP package

## 2 Applications

- · Front camera, Rear camera
- Drive assist ECU
- · Telematics control unit
- Cellular module asset tracking

## **Simplified Schematic**



## 3 Description

The LM74202-Q1 device is a compact, feature-rich 40-V integrated ideal diode with a full suite of protection features. The wide supply input range allows control of 12-V automotive battery driven applications. The device withstands and protects the loads from positive and negative supply voltages up to ±40 V. Load, source and device protection are provided with many programmable features including overcurrent, inrush current control, overvoltage and undervoltage thresholds. The internal protection control blocks along with the 40-V rating of the device simplifies the system design for ISO standard pulse tesing.

A shutdown pin provides external control for enabling and disabling the internal FETs and places the device in a low current shutdown mode. For system status monitoring and downstream load control, the device provides fault output and precise current monitor output. The MODE pin allows flexibility to configure the device between the three current-limiting fault responses (circuit breaker, latch off, and auto-retry modes). The device monitors  $V_{(IN)}$  and  $V_{(OUT)}$  to provide reverse current blocking when V(IN) < (V(OUT)-10mV). This function protects system bus from overvoltages during output short to battery faults and also helps in voltage holdup requirements during power fail and brownout conditions.

The device is available in a 5 mm  $\times$  4.4 mm 16-pin HTSSOP and is fully specified over a  $-40^{\circ}$ C to  $+125^{\circ}$ C temperature range.

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)   |
|-------------|-------------|-------------------|
| LM74202-Q1  | HTSSOP (16) | 5.00 mm × 4.40 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## ISO16750-2 Load Dump Pulse 5b Performance at 12 V





## **Table of Contents**

| 1 | Features 1                           |    | 8.4 Device Functional Modes                         | 24                 |
|---|--------------------------------------|----|-----------------------------------------------------|--------------------|
| 2 | Applications 1                       | 9  | Application and Implementation                      | 25                 |
| 3 | Description 1                        |    | 9.1 Application Information                         | 25                 |
| 4 | Revision History2                    |    | 9.2 Typical Application                             | 25                 |
| 5 | Pin Configuration and Functions      | 10 | Power Supply Recommendations                        | 29                 |
| 6 | Specifications4                      |    | 10.1 Transient Protection                           | 29                 |
| · | 6.1 Absolute Maximum Ratings         | 11 | Layout                                              | 30                 |
|   | 6.2 ESD Ratings                      |    | 11.1 Layout Guidelines                              | 30                 |
|   | 6.3 Recommended Operating Conditions |    | 11.2 Layout Example                                 | 31                 |
|   | 6.4 Thermal Information              | 12 | Device and Documentation Support                    | 32                 |
|   | 6.5 Electrical Characteristics5      |    | 12.1 Documentation Support                          | 32                 |
|   | 6.6 Timing Requirements 6            |    | 12.2 Receiving Notification of Documentation Update | es <mark>32</mark> |
|   | 6.7 Typical Characteristics 8        |    | 12.3 Community Resources                            | 32                 |
| 7 | Parameter Measurement Information    |    | 12.4 Trademarks                                     | 32                 |
| 8 | Detailed Description 12              |    | 12.5 Electrostatic Discharge Caution                | 32                 |
| - | 8.1 Overview                         |    | 12.6 Glossary                                       | 32                 |
|   | 8.2 Functional Block Diagram         | 13 | Mechanical, Packaging, and Orderable                |                    |
|   | 8.3 Feature Description              |    | Information                                         | 32                 |

## 4 Revision History

| DATE           | REVISION | NOTES           |
|----------------|----------|-----------------|
| September 2019 | *        | Initial release |

SLVSFD0-SEPTEMBER 2019 www.ti.com

## 5 Pin Configuration and Functions

# PWP Package 16-Pin HTSSOP With Exposed Thermal Pad Top View



## **Pin Functions**

|          | PIN                                                                       | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                |  |  |
|----------|---------------------------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NO. NAME |                                                                           | ITPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                |  |  |
| 1, 2 IN  |                                                                           | Р    | Input supply voltage. See IN, OUT, RTN and GND Pins section.                                                                                                                                                                                                                                                               |  |  |
| 3        | UVLO                                                                      | 1    | Input for setting the programmable Undervoltage Lockout threshold. An undervoltage event turns off the internal FET and asserts FLT to indicate power failure. If the Undervoltage Lockout function is not needed, the UVLO terminal must be connected to the IN terminal. See <i>Undervoltage Lockout (UVLO)</i> section. |  |  |
| 4, 13    | NC                                                                        | _    | No internal connection. These pins can be connected to RTN for enhanced thermal performance.                                                                                                                                                                                                                               |  |  |
| 5        | OVP                                                                       | 1    | Input for setting the programmable Overvoltage Protection threshold. An overvoltage event turns off the internal FET and asserts FLT to indicate the overvoltage fault. See Overvoltage Protection (OVP) section.                                                                                                          |  |  |
| 6        | MODE                                                                      | 1    | Mode selection pin for overload fault response. See the Device Functional Modes section.                                                                                                                                                                                                                                   |  |  |
| 7        | SHDN                                                                      | I    | Shutdown pin. Pulling SHDN low enters the device into low-power shutdown mode. Cycling SHDN pin voltage resets the device that has latched off due to a fault condition. See Low Current Shutdown Control (SHDN) section.                                                                                                  |  |  |
| 8        | RTN                                                                       | _    | Reference for device internal control circuits. If reverse input polarity protection is not required, this pin can be connected to GND. See <i>IN</i> , <i>OUT</i> , <i>RTN</i> and <i>GND</i> Pins section.                                                                                                               |  |  |
| 9        | GND                                                                       | _    | Connect GND to system ground. See IN, OUT, RTN and GND Pins section.                                                                                                                                                                                                                                                       |  |  |
| 10       | IMON                                                                      | 0    | Analog current monitor output. This pin sources a scaled down ratio of current through the internal FET. A resistor from this pin to RTN converts current to proportional voltage. If pin is unused, leave pin floating. See <i>Current Monitoring</i> section.                                                            |  |  |
| 11       | ILIM                                                                      | I/O  | A resistor from this pin to RTN sets the overload and short-circuit current limit. See the<br>Overload and Short Circuit Protection section.                                                                                                                                                                               |  |  |
| 12       | dVdT                                                                      | I/O  | A capacitor from this pin to RTN sets output voltage slew rate. See the <i>Hot Plug-In and In-Rush Current Control</i> section.                                                                                                                                                                                            |  |  |
| 14       | FLT                                                                       | 0    | Fault event indicator. Indicator is an open drain output. If indicator is unused, leave indicator floating. See <i>FAULT Response</i> section.                                                                                                                                                                             |  |  |
| 15,16    | OUT                                                                       | Р    | Power output of the device. See IN, OUT, RTN and GND Pins section.                                                                                                                                                                                                                                                         |  |  |
| PowerP   | PowerPAD integrated circuit package must be connected to RTN plane on PCB |      | PowerPAD integrated circuit package must be connected to RTN plane on PCB using multiple vias for enhanced thermal performance. PowerPAD is not internally connected to RTN. Do not use the PowerPAD as the only electrical connection to RTN.                                                                             |  |  |

Copyright © 2019, Texas Instruments Incorporated

## TEXAS INSTRUMENTS

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range, all voltages referred to GND (unless otherwise noted)<sup>(1)</sup>

|                                                           |                                | MIN                   | MAX                   | UNIT |
|-----------------------------------------------------------|--------------------------------|-----------------------|-----------------------|------|
| IN, IN-OUT                                                |                                | -42                   | 42                    |      |
| IN, IN-OUT (350ms transient), T <sub>A</sub> = 25°C       |                                | -55                   | 55                    |      |
| [IN, OUT, FLT, UVLO, SHDN] to RTN                         |                                | -0.3                  | 42                    | V    |
| [OVP, dVdT, ILIM, IMON, MODE] to RTN                      |                                | -0.3                  | 5                     |      |
| RTN                                                       |                                | -42                   | 0.3                   |      |
| I <sub>FLT</sub> , I <sub>dVdT</sub> , I <sub>SHDN</sub>  | Sink current                   | 10                    |                       | mA   |
| I <sub>dVdT</sub> , I <sub>ILIM</sub> , I <sub>IMON</sub> | Source Current                 | Internally<br>limited | Internally<br>limited |      |
| T                                                         | Operating junction temperature | -40                   | 150                   | °C   |
| -<br>J                                                    | Transient junction temperature | -65                   | T <sub>(TSD)</sub>    | °C   |
| T <sub>stg</sub>                                          | Storage Temperature            | -65                   | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                              |                                 | VALUE | UNIT |
|--------------------|-------------------------|----------------------------------------------|---------------------------------|-------|------|
|                    |                         | Human body model (HBM), p                    | per AEC Q100-002 <sup>(1)</sup> | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per AEC Q100-011 | All pins                        | ±1000 | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                             |                                      | MIN  | NOM | MAX | UNIT |
|-----------------------------|--------------------------------------|------|-----|-----|------|
| IN                          |                                      | -40  |     | 40  | V    |
| UVLO, OUT, FLT              | Input voltage range                  | 0    |     | 40  |      |
| OVP, dVdT, ILIM, IMON, SHDN | Resistance                           | 0    |     | 4   |      |
| ILIM                        | Resistance                           | 5.36 |     | 120 | I-O  |
| IMON                        |                                      | 1    |     |     | kΩ   |
| IN, OUT                     | External conscitones                 | 0.1  | 1   |     | μF   |
| dVdT                        | xternal capacitance                  | 10   |     |     | nF   |
| T <sub>J</sub>              | Operating junction temperature range | -40  | 25  | 125 | °C   |

## 6.4 Thermal Information

|                      |                                              | LM74202-Q1   |      |
|----------------------|----------------------------------------------|--------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | PWP (HTSSOP) | UNIT |
|                      |                                              | 16 PINS      |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 38.6         | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 22.7         | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 18.2         | °C/W |
| $\Psi_{\text{JT}}$   | Junction-to-top characterization parameter   | 0.5          | °C/W |
| $Y_{JB}$             | Junction-to-board characterization parameter | 18           | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 1.5          | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Product Folder Links: LM74202-Q1

6.5 Electrical Characteristics

 $-40 ^{\circ}C \leq T_{A} = T_{J} \leq +125 ^{\circ}C, \ V_{(IN)} = 12 \ V, \ V_{(SHDN)} = 2 \ V, \ R_{(ILIM)} = 120 \ k\Omega, \ IMON = \overline{FLT} = OPEN, \ C_{(IN)} = 0.1 \ \mu F, \ C_{(OUT)} = 1 \ \mu F, \ C_{(dVdT)} = OPEN.$ 

(All voltages referenced to GND, (unless otherwise noted))

|                                      | PARAMETER                                           | TEST CONDITIONS                                                                     | MIN   | TYP     | MAX      | UNIT |
|--------------------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------|-------|---------|----------|------|
| SUPPLY VOLT                          |                                                     | 1201 CONDITIONS                                                                     |       | • • • • | 1117 157 | 0    |
| V <sub>(IN)</sub>                    | Operating input voltage                             |                                                                                     | 4.2   |         | 40       | V    |
|                                      | Internal POR Threshold, Rising                      |                                                                                     | 3.89  | 4       | 4.14     | V    |
| V <sub>PORR</sub>                    | Internal POR Hysteresis                             |                                                                                     | 55    | 275     | 305      | mV   |
| V <sub>PORHys</sub> IQ <sub>ON</sub> | Supply Current with device enabled                  | VIN = 12V                                                                           | 55    | 285     | 390      | μΑ   |
|                                      | ,                                                   | Enabled: $V_{(\overline{SHDN})} = 2 V$ ,                                            |       |         |          | •    |
| IQ <sub>OFF</sub>                    | Supply Current with device disabled                 | $VIN = 12V, V_{(\overline{SHDN})} = 0 V$                                            |       | 16      | 32       | μA   |
| I <sub>VINR</sub>                    | Reverse Input supply current                        | $V_{(IN)} = -40 \text{ V}, V_{(OUT)} = 0 \text{ V}$                                 |       |         | 50       | μA   |
|                                      | AGE LOCKOUT (UVLO) INPUT                            |                                                                                     |       |         |          |      |
| V <sub>(UVLOR)</sub>                 | UVLO Threshold Voltage, Rising                      |                                                                                     | 1.175 | 1.19    | 1.25     | V    |
| $V_{(UVLOR)}$                        | UVLO Threshold Voltage, Falling                     |                                                                                     | 1.08  | 1.1     | 1.126    | V    |
| I <sub>(UVLO)</sub>                  | UVLO Input leakage current                          | 0 V ≤ V <sub>(UVLO)</sub> ≤ 40 V                                                    | -100  |         | 100      | nA   |
| LOW IQ SHUT                          | DOWN (SHDNb) INPUT                                  |                                                                                     |       |         |          |      |
| V <sub>(SHDN)</sub>                  | Output voltage                                      | $I_{(\overline{SHDN})} = 0.1 \mu A$                                                 | 2     | 2.7     | 3.4      | V    |
| V <sub>(SHUTF)</sub>                 | SHDN Threshold Voltage for Low IQ Shutdown, Falling |                                                                                     | 0.45  |         |          | V    |
| V <sub>(SHUTFR)</sub>                | SHDN Threshold, Rising                              |                                                                                     |       |         | 0.96     | V    |
| I <sub>(SHDN)</sub>                  | Input current                                       | $V_{(\overline{SHDN})} = 0.4 \text{ V}$                                             | -10   |         |          | μΑ   |
| OVER VOLTA                           | GE PROTECTION (OVP) INPUT                           |                                                                                     |       |         |          |      |
| V <sub>(SEL_OVP)</sub>               | Factory Set OV Clamp Select<br>Threshold            |                                                                                     | 180   | 200     | 240      | mV   |
| V <sub>(OVPR)</sub>                  | Over-Voltage Threshold Voltage,<br>Rising           |                                                                                     | 1.175 | 1.19    | 1.225    | V    |
| V <sub>(OVPF)</sub>                  | Over-Voltage Threshold Voltage, Falling             |                                                                                     | 1.085 |         | 1.125    |      |
| I <sub>(OVP)</sub>                   | OVP Input Leakage Current                           | $0V \le V_{(OVP)} \le 4V$                                                           | -100  | 0       | 100      | nA   |
| OUTPUT RAM                           | P CONTROL (dVdT)                                    |                                                                                     |       |         |          |      |
| I <sub>(dVdT)</sub>                  | dVdT Charging Current                               | $V_{(dVdT)} = 0 V$                                                                  | 4     | 4.7     | 5.82     | μA   |
| $R_{(dVdT)}$                         | dVdT Discharging Resistance                         | SHDN = 0 V, with I <sub>(dVdT)</sub> = 10mA sinking                                 |       | 28      |          | Ω    |
| GAIN <sub>(dVdT)</sub>               | dVdT to OUT Gain                                    | $^{\triangle}V_{(OUT)}$ $^{\triangle}V_{(dVdT)}$                                    | 23.75 | 24.63   | 25.5     | V/V  |
| ,                                    | MIT PROGRAMMING (ILIM)                              | (***)                                                                               |       |         |          |      |
| V <sub>(ILIM)</sub>                  | ILIM Bias Voltage                                   |                                                                                     |       | 1       |          | V    |
| , ,                                  | -                                                   | $R_{(ILIM)} = 120 \text{ k}\Omega, V_{(IN)}-V_{(OUT)}=1V$                           | 0.085 | 0.1     | 0.115    |      |
|                                      |                                                     | $R_{(ILIM)} = 12 k\Omega, V_{(IN)} - V_{(OUT)} = 1V$                                | 0.95  | 1       | 1.05     |      |
| I <sub>(OL)</sub>                    |                                                     | $R_{(ILIM)} = 8 \text{ k}\Omega, V_{(IN)}-V_{(OUT)}=1V$                             | 1.425 | 1.5     | 1.575    |      |
|                                      | Overload Current Limit                              | $R_{(ILIM)} = 5.36 \text{ k}\Omega, V_{(IN)} - V_{(OUT)} = 1V$                      | 2.11  | 2.23    | 2.35     | Α    |
| I <sub>(OL_R-OPEN)</sub>             | Overload outlett Limit                              | R <sub>(ILIM)</sub> = OPEN, Open Resistor Current<br>Limit                          |       | 0.055   |          | Α    |
| I <sub>(OL_R-SHORT)</sub>            |                                                     | R <sub>(ILIM)</sub> = SHORT, Shorted Resistor<br>Current Limit                      |       | 0.095   |          |      |
| I <sub>(CB)</sub>                    | Circuit breaker detection threshold                 | $R_{(ILIM)} = 120 \text{ k}\Omega, \text{ MODE} = \text{open}$                      | 0.045 | 0.073   | 0.11     | Α    |
| I <sub>(CB)</sub>                    | Circuit breaker detection threshold                 | $R_{(ILIM)} = 5.36 \text{ k}\Omega, \text{ MODE} = \text{open}$                     | 2     | 2.21    | 2.4      | Α    |
| (00)                                 |                                                     | $R_{\text{(ILIM)}} = 120 \text{ k}\Omega, V_{\text{(IN)}} - V_{\text{(OUT)}} = 5V$  | 0.08  | 0.1     | 0.12     | Α    |
| I <sub>(SCL)</sub>                   | Short-Circuit Current Limit                         | $R_{\text{(ILIM)}} = 8 \text{ k}\Omega, V_{\text{(IN)}} - V_{\text{(OUT)}} = 5V$    | 1.425 | 1.5     | 1.575    | Α    |
| (501)                                |                                                     | $R_{\text{(ILIM)}} = 5.36 \text{ k}\Omega, V_{\text{(IN)}} - V_{\text{(OUT)}} = 5V$ | 2.11  | 2.23    | 2.35     | Α    |
|                                      |                                                     | (ILIIVI)                                                                            |       | 2.20    | 00       | , ,  |

MAX

UNIT

MIN

**TYP** 

## **Electrical Characteristics (continued)**

(All voltages referenced to GND, (unless otherwise noted)) **PARAMETER** 

V<sub>(IN)</sub>-V<sub>(OUT)</sub> Threshold for Reverse

 $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} = \text{T}_{\text{J}} \leq +125^{\circ}\text{C}, \ V_{\text{(IN)}} = 12 \ \text{V}, \ V_{\text{(SHDN)}} = 2 \ \text{V}, \ R_{\text{(ILIM)}} = 120 \ \text{k}\Omega, \ \text{IMON} = \overline{\text{FLT}} = \text{OPEN}, \ C_{\text{(IN)}} = 0.1 \ \mu\text{F}, \ C_{\text{(OUT)}} = 1 \ \mu\text{F}, \ C_{\text{(OUT)}} = 1 \ \mu\text{F}, \ C_{\text{(IN)}} = 0.1 \ \mu\text{F}, \ C_{\text{(IN)}} =$  $C_{(dVdT)} = OPEN.$ 

**TEST CONDITIONS** 

1.87 x I<sub>(OL)</sub> + 0.015 Fast-trip comparator threshold Α I(FASTRIP) **CURRENT MONITOR OUTPUT (IMON)** Gain Factor I<sub>(IMON)</sub>:I<sub>(OUT)</sub>  $0.1A \le I_{(OUT)} \le 2A$ 72 78.28 85 μA/A GAIN<sub>(IMON)</sub> PASS FET OUTPUT (OUT)  $0.1 \text{A} \leq \text{I}_{(\text{OUT})} \leq 2 \text{A}, \text{T}_{\text{J}} = 25 ^{\circ} \text{C}$ 168 130 150 IN to OUT Total ON Resistance  $0.1A \le I_{(OUT)} \le 2A$   $-40^{\circ}C \le T_{J} \le 85^{\circ}C$ 150 220  $\mathsf{m}\Omega$ Ron  $0.1A \le I_{(OUT)} \le 2A$ ,  $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ 78 150 265  $V_{(IN)} = 40 \text{ V}, V_{(\overline{SHDN})} = 0 \text{ V}, V_{(OUT)} = 0 \text{ V}, Sourcing}$ **OUT Leakage Current in Off State** 12 μΑ I<sub>lkg(OUT)</sub>  $V_{(IN)}=0$  V,  $V_{(\overline{SHDN})}{=}$  0 V,  $V_{(OUT)}=24$  V, Sinking -11 11 **OUT Leakage Current in Off State** μΑ I<sub>lkg(OUT)</sub>  $V_{(\text{IN})} = \text{-}40 \text{ V}, \ V_{(\overline{\text{SHDN}})} = 0 \text{ V}, \ V_{(\text{OUT})} = 0 \text{ V}, \ \text{Sinking}$ -40 -18 50 V<sub>(IN)</sub>-V<sub>(OUT)</sub> Threshold for Reverse -16.2 -10 -5 m۷  $V_{(REVTH)}$ Protection Comparator, Falling

| V <sub>(FWDTH)</sub>   | V <sub>(IN)</sub> -V <sub>(OUT)</sub> Threshold for Reverse<br>Protection Comparator, Rising |                                                                      | 85   | 96  | 110 | mV |
|------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------|------|-----|-----|----|
| FAULT FLAG (FL         | Гb): ACTIVE LOW                                                                              |                                                                      |      |     |     |    |
| $R_{(\overline{FLT})}$ | FLT Pull-Down Resistance                                                                     | $V_{(OVP)} = 2 \text{ V}, I_{(\overline{FLT})} = 5\text{mA sinking}$ |      | 350 |     | Ω  |
| I <sub>(FLT)</sub>     | FLT Input Leakage Current                                                                    | 0 V ≤ V <sub>(FLT)</sub> ≤ 40 V                                      | -200 |     | 200 | nA |
| THERMAL SHUT           | DOWN (TSD)                                                                                   |                                                                      | ·    |     | •   |    |

TSD Threshold, rising 157 °C T<sub>(TSD)</sub> TSD hysteresis 10.1 °C MODE

MODE =  $402 \text{ k}\Omega$  to RTN Current limiting with latch Circuit breaker mode with MODE = Open MODE\_SEL Thermal fault mode selection auto-retry Current limiting with auto-MODE = Short to RTN retry

## 6.6 Timing Requirements

 $-40^{\circ}C \leq T_{A} = T_{J} \leq +125^{\circ}C, \ V_{(IN)} = 12 \ V, \ V_{(SHDN)} = 2 \ V, \ R_{(ILIM)} = 120 \ k\Omega, \ IMON = \overline{FLT} = OPEN, \ C_{(IN)} = 0.1 \ \mu F, \ C_{(OUT)} = 1 \ \mu F, \ R_{(IN)} = 120 \ k\Omega$  $C_{(dVdT)} = OPEN.$ 

(All voltages referenced to GND. (unless otherwise noted))

| (7 til Voltages Telefelles | in voltages referenced to GND, (unless otherwise noted)) |                                                                                                         |                                      |     |      |  |
|----------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------|-----|------|--|
| PARAMETER                  |                                                          | TEST CONDITIONS                                                                                         | MIN NOM                              | MAX | UNIT |  |
| UVLO INPUT                 |                                                          |                                                                                                         |                                      | ·   |      |  |
| UVLO Turn On Delay         | UVLO_t <sub>ON(dly)</sub>                                | UVLO↑ (100mV above $V_{(UVLOR)}$ ) to $V_{(OUT)}$ = 100mV, $C_{(dvdt)}$ = Open                          | 80                                   |     |      |  |
|                            | UVLO_t <sub>ON(dly)</sub>                                | UVLO↑ (100mV above $V_{(UVLOR)}$ ) to $V_{(OUT)}$ = 100mV, $C_{(dvdt)} \ge 10$ nF, $[C_{(dvdt)}$ in nF] | 80+14.<br>5 x<br>C <sub>(dvdt)</sub> |     | μs   |  |
| UVLO Turn-Off delay        | UVLO_t <sub>off(dly)</sub>                               | UVLO $\downarrow$ (100mV below V <sub>(UVLOF)</sub> ) to $\overline{\text{FLT}} \downarrow$             | 9                                    |     | μs   |  |
| SHUTDOWN INPUT             | _                                                        | ·                                                                                                       |                                      |     |      |  |



## **Timing Requirements (continued)**

 $-40 ^{\circ}C \leq T_{A} = T_{J} \leq +125 ^{\circ}C, \ V_{(IN)} = 12 \ V, \ V_{(SHDN)} = 2 \ V, \ R_{(ILIM)} = 120 \ k\Omega, \ IMON = \overline{FLT} = OPEN, \ C_{(IN)} = 0.1 \ \mu F, \ C_{(OUT)} = 1 \ \mu F, \ C_{(dVdT)} = OPEN.$ 

(All voltages referenced to GND (unless otherwise noted))

| All voltages referenced PARAMET             |                            | TEST CONDITIONS                                                                                                                                                                                                  | MIN NOM                               | MAX | UNIT |
|---------------------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----|------|
| SHUTDOWN Exit delay                         | SHDN_t <sub>on(dly)</sub>  | $\overline{SHDN}$ ↑ (above V <sub>(SHUTR)</sub> to V <sub>(OUT)</sub> = 100mV, C <sub>(dvdt)</sub> ≥ 10 nF, [C <sub>(dvdt)</sub> in nF]                                                                          | 350+14<br>.5 x<br>C <sub>(dvdt)</sub> |     | μs   |
| 2.10.20.11.2                                | SHDN_t <sub>on(dly)</sub>  | $\overline{\text{SHDN}} \uparrow \text{(above V}_{\text{(SHUTR)}} \text{ to V}_{\text{(OUT)}} = 100\text{mV}, C_{\text{(dvdt)}} = 0$                                                                             | 355                                   |     | p.o  |
| SHUTDOWN Entry delay                        | SHDN_t <sub>off(dly)</sub> | SHDN ↓ (below V <sub>(SHUTF)</sub> to FLT ↓                                                                                                                                                                      | 10                                    |     | μs   |
| OVP INPUT                                   |                            |                                                                                                                                                                                                                  |                                       |     |      |
| OVP Exit delay                              | t <sub>OVP(dly)</sub>      | OVP ↓(20mV below V <sub>(OVPF)</sub> ) to V <sub>(OUT)</sub> = 100mV                                                                                                                                             | 205                                   |     | μs   |
| OVP Disable delay                           | t <sub>OVP(dly)</sub>      | OVP↑ (20mV above V <sub>(OVPR)</sub> ) to FLT ↓                                                                                                                                                                  | 2                                     |     | μs   |
| CURRENT LIMIT                               |                            |                                                                                                                                                                                                                  |                                       |     |      |
| Fast-Trip Comparator<br>Delay               | t <sub>FASTTRIP(dly)</sub> | $I_{(OUT)} = 1.5x I_{(FASTRIP)}$                                                                                                                                                                                 | 170                                   |     | ns   |
| REVERSE CURRENT BLO                         | OCKING COMPAI              | RATOR                                                                                                                                                                                                            |                                       |     |      |
|                                             |                            | $(V_{(IN)}\text{-}V_{(OUT)})\downarrow (100\text{mV}$ overdrive below $V_{(REVTH)})$ to internal FET OFF                                                                                                         | 1.29                                  |     | μs   |
| RCB comparator delay                        | t <sub>REV(dly)</sub>      | $\frac{(V_{\text{(IN)}}$ - $V_{\text{(OUT)}})$ ↓ (10mV overdrive below $V_{\text{(REVTH)}}$ ) to FLT ↓                                                                                                           | 40                                    |     | μs   |
|                                             | t <sub>FWD(dly)</sub>      | $\frac{(V_{\text{(IN)}}-V_{\text{(OUT)}})$ ↑ (10mV overdrive above $V_{\text{(FWDTH)}}$ ) to FLT ↑                                                                                                               | 60                                    |     | μs   |
| THERMAL SHUTDOWN                            |                            |                                                                                                                                                                                                                  |                                       |     |      |
| Retry Delay in TSD                          | t <sub>retry</sub>         |                                                                                                                                                                                                                  | 540                                   |     | ms   |
| OUTPUT RAMP TIME                            |                            |                                                                                                                                                                                                                  |                                       | •   |      |
| Output Down Time                            |                            | SHDN↑ to V <sub>(OUT)</sub> = V <sub>(IN)</sub>                                                                                                                                                                  | 1.6                                   |     | ms   |
| Output Ramp Time                            | t <sub>dVdT</sub>          | $\overline{\text{SHDN}}\uparrow \text{ to } V_{(OUT)} = V_{(IN)}, \text{ with } C_{(dVdT)} = 47\text{nF}$                                                                                                        | 10                                    |     | ms   |
| FAULT FLAG                                  |                            |                                                                                                                                                                                                                  |                                       |     |      |
| FLT assertion delay in circuit breaker mode | t <sub>CB(dly)</sub>       | MODE = OPEN,Delay from $I_{(out)}>I_{(lim)}$ to $\overline{FLT}$ $\downarrow$ (and internal FET turned off)                                                                                                      | 4                                     |     | ms   |
| Retry Delay in circuit breaker mode         | t <sub>CBretry(dly)</sub>  | $\begin{array}{l} \text{MODE= OPEN, } C_{(dVdT)} = \text{Open. } I_{(out)} > I_{(lim)}. \text{ Delay} \\ \text{from } \overline{\text{FLT}} \downarrow \text{to } V_{(dVdT)} = 50\text{mV (Rising)} \end{array}$ | 540                                   |     | ms   |
| DCOOD dolov timo                            | t <sub>PGOODR</sub>        | Delay for rising FLT edge                                                                                                                                                                                        | 1.8                                   |     | ms   |
| PGOOD delay time                            | t <sub>PGOODF</sub>        | Delay for falling FLT edge                                                                                                                                                                                       | 900                                   |     | μs   |

Product Folder Links: LM74202-Q1

## TEXAS INSTRUMENTS

## 6.7 Typical Characteristics

 $T_{A} = 25 \text{ °C}, \ V_{\text{(IN)}} = 12 \text{ V}, \ V_{\overline{\text{(SHDN)}}} = 2 \text{ V}, \ R_{\text{(ILIM)}} = 120 \text{ k}\Omega, \ \text{IMON} = \overline{\text{FLT}} = \text{OPEN}, \ C_{\text{(IN)}} = 0.1 \text{ }\mu\text{F}, \ C_{\text{(OUT)}} = 1 \text{ }\mu\text{F}, \ C_{\text{(dVdT)}} = \text{OPEN}. \ \text{(Unless otherwise noted)}$ 



42

140



www.ti.com

## **Typical Characteristics (continued)**

 $T_{A} = 25 \text{ °C}, \ V_{\text{(IN)}} = 12 \text{ V}, \ V_{\text{(\overline{SHDN})}} = 2 \text{ V}, \ R_{\text{(ILIM)}} = 120 \text{ k}\Omega, \ \text{IMON} = \overline{FLT} = \text{OPEN}, \ C_{\text{(IN)}} = 0.1 \text{ }\mu\text{F}, \ C_{\text{(OUT)}} = 1 \text{ }\mu\text{F}, \ C_{\text{(dVdT)}} = \text{OPEN}.$ (Unless otherwise noted)







Figure 11.  $I_{MON}$  vs  $I_{OUT}$ Figure 12. R<sub>ON</sub> vs Temperature

Copyright © 2019, Texas Instruments Incorporated

## **ISTRUMENTS**

## **Typical Characteristics (continued)**

 $T_{A} = 25 \text{ °C}, \ V_{\text{(IN)}} = 12 \text{ V}, \ V_{\text{(\overline{SHDN})}} = 2 \text{ V}, \ R_{\text{(ILIM)}} = 120 \text{ k}\Omega, \ \text{IMON} = \overline{FLT} = \text{OPEN}, \ C_{\text{(IN)}} = 0.1 \text{ }\mu\text{F}, \ C_{\text{(OUT)}} = 1 \text{ }\mu\text{F}, \ C_{\text{(dVdT)}} = \text{OPEN}.$ (Unless otherwise noted)



Figure 13.  $I_{lkg(OUT)}$  vs Temperature with  $V_{lN} = 0$  V



Figure 14.  $I_{lkg(OUT)}$  vs Temperature with  $V_{lN}$  = -24 V



Figure 15. V<sub>REVTH</sub> vs Temperature



Figure 16. V<sub>FWDTH</sub> vs Temperature



Figure 17. I<sub>LIM</sub> Accuracy vs Temperature with V<sub>IN</sub> = 24 V



Taken on 2-layer PCB with 0.07-mm thick copper and copper area of 10.5 cm<sup>2</sup> connected to PowerPAD.

Figure 18. Thermal Shutdown Time vs Power Dissipation

Submit Documentation Feedback

Copyright © 2019, Texas Instruments Incorporated

## 7 Parameter Measurement Information













Figure 19. Timing Waveforms

Copyright © 2019, Texas Instruments Incorporated

## TEXAS INSTRUMENTS

## 8 Detailed Description

#### 8.1 Overview

LM74202-Q1 is an ideal diode with integrated back-to-back FETs and enhanced built-in protection circuitry. It provides robust protection for all systems and applications powered from 4.2 V to 40 V. The device integrates reverse battery input, reverse current, overvoltage, undervoltage, overcurrent and short circuit protection. The precision overcurrent limit (±5% at 1A) helps to minimize over design of the input power supply, while the fast response short circuit protection immediately isolates the load from input when a short circuit is detected. The device allows the user to program the overcurrent limit threshold between 0.1 A and 2.23 A with an external resistor. The device monitors the bus voltage for brown-out and overvoltage protection, asserting the FLTb pin to notify downstream systems.

The device is designed to protect systems such as ADAS camera supplies against sudden output short to battery events. The device monitors V(IN) and V(OUT) to provide true reverse blocking from output when output short to battery fault condition or input power fail condition is detected. The internal robust protection control blocks of the LM74202-Q1 device along with its ±40 V rating helps to simplify the system designs for the various ISO and LV124 compliance ensuring complete protection of the load and the device.

The device monitors  $V_{(IN)}$  and  $V_{(OUT)}$  to provide true reverse current blocking when a reverse condition or input power failure condition is detected. The LM74202-Q1 device is also designed to control redundant power supply systems.

Additional features of the LM74202-Q1 device include:

- Reverse input battery protection
- Reverse current blocking
- · Current monitor output for health monitoring of the system
- Electronic circuit breaker operation with overload timeout using MODE pin
- · A choice of latch off or automatic restart mode response during current limit fault using MODE pin
- Over temperature protection to safely shutdown in the event of an overcurrent event
- De-glitched fault reporting for brown-out and overvoltage faults
- Look ahead overload current fault indication (see the Look Ahead Overload Current Fault Indicator section)

2

## 8.2 Functional Block Diagram



### 8.3 Feature Description

## 8.3.1 Undervoltage Lockout (UVLO)

This section describes the undervoltage comparator input. When the voltage at UVLO pin falls below V<sub>(UVLOF)</sub> during input power fail or input undervoltage fault, the internal FET quickly turns off and FLT is asserted. The UVLO comparator has a hysteresis of 90 mV. To set the input UVLO threshold, connect a resistor divider network from IN supply to UVLO terminal to RTN as shown in Figure 20.



Figure 20. UVLO and OVP Thresholds Set by R<sub>1</sub>, R<sub>2</sub> and R<sub>3</sub>

If the undervoltage lockout (UVLO) function is not needed, the UVLO terminal must be connected to the IN terminal. UVLO terminal must not be left floating.

The device also implements an internal power ON reset (POR) function on the IN terminal. The device disables the internal circuitry when the IN terminal voltage falls below internal POR threshold  $V_{(PORF)}$ . The internal POR threshold has a hysteresis of 275 mV.

## 8.3.2 Overvoltage Protection (OVP)

The device incorporates circuitry to protect the system during overvoltage conditions. This device features an overvoltage cut off functionality. A voltage more than  $V_{(OVPR)}$  on OVP pin turns off the internal FET and protects the downstream load. To program the OVP threshold, connect a resistor divider from IN supply to OVP terminal to RTN as shown in Figure 21. OVP Overvoltage Cut-off response is shown in Figure 22. OVP pin must not be left floating. If OVP pin could be floating due to dry soldering, an additional zener diode at the output will be required for protection from over voltage.

## Feature Description (continued)



Programmable overvoltage clamp can also be achieved using LM74202-Q1 by connecting the resistor ladder from Vout to OVP to RTN as shown in Figure 23. This results in clamping of output voltage close to OVP setpoint by resistors R1 and R2. as shown in Figure 24. This scheme will also help in achieving minimal system Iq during off state. For this OVP configurataion, use R1 > 90 k $\Omega$ .



If the OVP pin is connected to GND, the device will clamp the output voltage to 37.5 V (typical).

## 8.3.3 Reverse Battery Protection

To protect the electronic systems from reverse battery voltage due to miswiring, often a power component like a schottky diode is added in series with the supply line as shown in Figure 25. These additional discretes result in a lossy and bulky protection solution. The LM74202-Q1 devices feature fully integrated reverse input supply protection and does not need an additional diode. These devices can withstand a reverse voltage of -40 V without damage. Figure 26 illustrates the reverse input polarity protection functionality.

Product Folder Links: LM74202-Q1

## **Feature Description (continued)**



Figure 25. Reverse Battery Protection Circuits - Discrete vs LM74202-Q1



Figure 26. Reverse Input Supply Protection at -40 V

## 8.3.4 Hot Plug-In and In-Rush Current Control

The device is designed to control the in-rush current upon insertion of a card into a live backplane or other "hot" power source. This limits the voltage sag on the supply voltage and prevents unintended resets of the system power. The controlled start-up also helps to eliminate conductive and radiative interferences. An external capacitor connected from the dVdT pin to RTN defines the slew rate of the output voltage at power-on as shown in Figure 27 and Figure 28.

## **Feature Description (continued)**



Figure 27. Output Ramp Up Time t<sub>dVdT</sub> is Set by C<sub>(dVdT)</sub>

The dVdT pin can be left floating to obtain a predetermined slew rate ( $t_{dVdT}$ ) on the output. When the terminal is left floating, the devices set an internal output voltage ramp rate of 23.9 V / 1.6 ms. A capacitor can be connected from dVdT pin to RTN to program the output voltage slew rate slower than 23.9 V / 1.6 ms. Use Equation 1 and Equation 2 to calculate the external  $C_{(dVdT)}$  capacitance.

Equation 1 governs slew rate at start-up.

$$I_{(dVdT)} = \left(\frac{C_{(dVdT)}}{Gain_{(dVdT)}}\right) \times \left(\frac{dV_{(OUT)}}{dt}\right)$$

where

•  $I_{(dVdT)} = 4.7 \mu A \text{ (typical)}$ 

$$\frac{dV (OUT)}{dt}$$

dt

• 
$$Gain_{(dVdT)} = dVdT \text{ to } V_{OUT} \text{ gain} = 24.6$$
 (1)

The total ramp time  $(t_{dVdT})$  of  $V_{(OUT)}$  for 0 to  $V_{(IN)}$  can be calculated using Equation 2.

$$t_{dVdT} = 8.7 \times 10^3 \times V_{(IN)} \times C_{(dVdT)}$$
 (2)

The inrush current can be calculated by Equation 3

$$I_{INRUSH} = C_{OUT}/[8.7 \times 10^3 \times C_{dVdT}]$$
 (3)

Copyright © 2019, Texas Instruments Incorporated

## TEXAS INSTRUMENTS

## **Feature Description (continued)**



Figure 28. Hot Plug-In and In-Rush Current Control at 24-V Input

### 8.3.5 Overload and Short Circuit Protection

The device monitors the load current by sensing the voltage across the internal sense resistor. The FET current is monitored during start-up and normal operation.

#### 8.3.5.1 Overload Protection

The device offers following choices for the overload protection fault response:

- Active current limiting (Auto-retry and Latch-off modes)
- Electronic Circuit Breaker with overload timeout (Auto-retry mode)

See the configurations in Table 1 to select a specific overload fault response.

**Table 1. Overload Fault Response Configuration** 

| MODE Pin Configuration                       | Overload Protection Type                   |  |  |  |  |
|----------------------------------------------|--------------------------------------------|--|--|--|--|
| Open                                         | Electronic circuit breaker with auto-retry |  |  |  |  |
| Shorted to RTN                               | Active current limiting with auto-retry    |  |  |  |  |
| A 402-kΩ resistor across MODE pin to RTN pin | Active current limiting with latch-off     |  |  |  |  |

## 8.3.5.1.1 Active Current Limiting

When the active current limiting mode is selected, during overload events, the device continuously regulates the load current to the overcurrent limit  $I_{(OL)}$  programmed by the  $R_{(ILIM)}$  resistor as shown in Equation 4.

$$I_{OL} = \frac{12}{R_{(ILIM)}}$$

where

I<sub>(OL)</sub> is the overload current limit in Ampere

•  $R_{(ILIM)}$  is the current limit resistor in  $k\Omega$ 

(4)

During an overload condition, the internal current-limit amplifier regulates the output current to  $I_{(LIM)}$ . The  $\overline{FLT}$  signal assert after a delay of  $t_{PGOODF}$ . The output voltage droops during the current regulation, resulting in increased power dissipation in the device. If the device junction temperature reaches the thermal shutdown threshold  $(T_{(TSD)})$ , the internal FET is turn off. The device configured in latch-off mode stays latched off until it is reset by either of the following conditions:

- $\begin{array}{ll} \text{Cycling V}_{(\text{IN})} \text{ below V}_{(\text{PORF})} \\ \text{Toggling } \overline{\text{SHDN}} \end{array}$

When the device is  $\underline{\text{configured}}$  in auto-retry mode, it commences an auto-retry cycle  $t_{\text{CBretry(dly)}}$  ms after  $T_{\text{J}}$  < [T<sub>(TSD)</sub> - 10°C]. The FLT signal remains asserted until the fault condition is removed and the device resumes normal operation. Figure 29 and Figure 30 illustrates the behavior of the system during current limiting with autoretry functionality.



### 8.3.5.1.2 Electronic Circuit Breaker with Overload Timeout, MODE = OPEN

In this mode, during overload events, the device allows the overload current to flow through the device until  $I_{(LOAD)} < I_{(FASTRIP)}$ . The circuit breaker threshold  $I_{(CB)}$  can be programmed using the  $R_{(ILIM)}$  resistor, as shown in Equation 5.

$$I(\text{CB}) = \frac{12}{R_{\left(ILIM\right)}} + 0.03A$$

where

- $I_{(CB)}$  is circuit breaker current threshold in A
- $R_{(ILIM)}$  is the current limit resistor in  $k\Omega$

The device commences an auto-retry cycle after a delay of t<sub>CBretry(dly)</sub>. The FLT signal remains asserted until the fault condition is removed and the device resumes normal operation. Figure 31 and Figure 32 illustrate behavior of the system during electronic circuit breaker with auto-retry functionality.

Copyright © 2019, Texas Instruments Incorporated

Submit Documentation Feedback

(5)





### 8.3.5.2 Short Circuit Protection

During a transient output short circuit event, the current through the device increases very rapidly. As the current-limit amplifier cannot respond quickly to this event due to its limited bandwidth, the device incorporates a fast-trip comparator, with a threshold  $I_{(FASTRIP)}$ . The fast-trip comparator turns off the internal FET after a duration of  $I_{(FASTRIP)}$ , when the current through the FET exceeds  $I_{(FASTRIP)}$  ( $I_{(OUT)} > I_{(FASTRIP)}$ ), and terminates the rapid short-circuit peak current. The fast-trip threshold is internally set to 87% higher than the programmed overload current limit ( $I_{(FASTRIP)} = 1.87 \times I_{(OL)} + 0.015$ ). The fast-trip circuit holds the internal FET off for only a few microseconds, after which the device turns back on slowly, allowing the current-limit loop to regulate the output current to  $I_{(OL)}$ . Then the device behaves similar to overload condition. Figure 33 and Figure 34 illustrate the behavior of the system when the current exceeds the fast-trip threshold.





## 8.3.5.2.1 Start-Up With Short-Circuit On Output

When the device is started with a short-circuit on the output end, it limits the load current to the current limit  $I_{(OL)}$ , and behaves similarly to the overload condition. Figure 35 illustrates the behavior of the device in this condition. This feature helps in quick isolation of the fault and hence ensures stability of the DC bus.



MODE pin connected to RTN

 $VIN = 24 V R_{ILIM} = 5.36 k\Omega$ 

Figure 35. Start-Up With Short on Output

Product Folder Links: LM74202-Q1

## TEXAS INSTRUMENTS

#### 8.3.5.3 FAULT Response

The FLT open-drain output asserts (active low) under following conditions:

- · Fault events such as undervoltage, overvoltage, overload, reverse current and thermal shutdown conditions
- When the device enters low current shutdown mode when SHDN is pulled low
- During start-up when the internal FET GATE is not fully enhanced (for example: V<sub>OUT</sub> has not reached V<sub>IN</sub>).

The FLT output does not assert in the event of reverse voltage on Input.

The device is designed to eliminate false reporting by using an internal "de-glitch" circuit for fault conditions without the need for an external circuitry.

The  $\overline{FLT}$  signal can also be used as Power Good indicator to the downstream loads like DC-DC converters. An internal Power Good (PGOOD) signal is OR'd with the fault logic. During start-up, when the device is operating in dVdT mode, PGOOD and  $\overline{FLT}$  remains low and is de-asserted after the dVdT mode is completed and the internal FET is fully enhanced and  $V_{OUT}$  has reached  $V_{IN}$ . The PGOOD signal has deglitch time incorporated to ensure that internal FET is fully enhanced before heavy load is applied by the downstream converters. Rising deglitch delay is determined by  $t_{PGOOD(degl)} = Maximum \{(900 + 20 \times C_{(dVdT)}), t_{PGOODR}\}$ , where  $C_{(dVdT)}$  is in nF and  $t_{PGOOD(degl)}$  is in  $\mu$ s.  $\overline{FLT}$  can be left open or connected to RTN when not used.  $V_{(IN)}$  falling below  $V_{(PORF)}$  resets  $\overline{FLT}$ .

#### 8.3.5.3.1 Look Ahead Overload Current Fault Indicator

With the device configured in current limit operation and when the overload condition exists for more than  $t_{PGOODF}$ , the FLT asserts to warn of impending turnoff of the internal FETs due to the subsequent thermal shutdown event. Figure 36 and Figure 37 depict this behavior. The FLT signal remains asserted until the fault condition is removed and the device resumes normal operation.



#### 8.3.5.4 Current Monitoring

The current source at IMON terminal is internally configured to be proportional to the current flowing from IN to OUT. This current can be converted into a voltage using a resistor  $R_{(IMON)}$  from IMON terminal to RTN terminal. The IMON voltage can be used as a means of monitoring current flow through the system. The maximum voltage range  $(V_{(IMON_{max})})$  for monitoring the current is limited to minimum of  $([V_{(IN)} - 1.5 \text{ V}, 4 \text{ V}])$  to ensure linear output. This puts a limitation on maximum value of  $R_{(IMON)}$  resistor and is determined by Equation 6.

$$R(IMONmax) = \frac{Min [(V(IN) - 1.5), 4 V]}{1.8 \times I(LIM) \times GAIN(IMON)}$$

(6)

www.ti.com SLVSFD0 – SEPTEMBER 2019

The output voltage at IMON terminal is calculated using Equation 7 and Equation 8.

For  $I_{OUT} > 50$  mA,

$$V(IMON) = [I(OUT) \times GAIN(IMON)] \times R(IMON)$$

Where,

- GAIN<sub>(IMON)</sub> is the gain factor I<sub>(IMON)</sub>:I<sub>(OUT)</sub>
- I<sub>(OUT)</sub> is the load current

• 
$$I_{(MON, OS)} = 2 \mu A \text{ (Typical)}$$
 (7)

For  $I_{OUT}$  < 50 mA (typical), IMON output current is close to  $I_{(MON\_OS)}$  and Equation 8 provides the voltage output with  $R_{IMON}$ .

$$V(IMON) = (I(IMON_OS)) \times R(IMON)$$
(8)

This pin must not have a bypass capacitor to avoid delay in the current monitoring information.

In case of reverse input polarity fault, an external 100-k $\Omega$  resistor is recommended between IMON pin and ADC input to limit the current through the ESD protection structures of the ADC.

## 8.3.5.5 IN, OUT, RTN and GND Pins

The device has two pins for input (IN) and output (OUT). All IN pins must be connected together and to the power source. A ceramic bypass capacitor close to the device from IN to GND is recommended to alleviate bus transients. The recommended input operating voltage range is 4.2 V to 40 V. Similarly all OUT pins must be connected together and to the load.  $V_{(OUT)}$ , in the ON condition, is calculated using Equation 9.

$$V(OUT) = V(IN) - (RON \times I(OUT))$$

Where.

The GND pin must be connected to the system ground. RTN is the device ground reference for all the internal control blocks. Connect the device support components:  $R_{(ILIM)}$ ,  $C_{(dVdT)}$ ,  $R_{(IMON)}$ ,  $R_{(MODE)}$  and resistors for UVLO and OVP with respect to the RTN pin. Internally, the device has reverse input polarity protection block between RTN and the GND terminal. Connecting RTN pin to GND pin disables the reverse input polarity protection feature. if negative input voltage is applied on IN pins with RTN pin connected to GND, the device can get damaged.

#### 8.3.5.6 Thermal Shutdown

The device has a built-in overtemperature shutdown circuitry designed to protect the internal FETs, if the junction temperature exceeds  $T_{(TSD)}$ . After the thermal shutdown event, depending upon the mode of fault response, the device either latches of or commences an auto-retry cycle 540 ms after  $T_J < [T_{(TSD)} - 10^{\circ}C]$ . During the thermal shutdown, the fault pin  $\overline{FLT}$  pulls low to indicate a fault condition.

Product Folder Links: *LM74202-Q1* 

## 8.3.5.7 Low Current Shutdown Control (SHDN)

The internal FETs and hence the load current can be switched off by pulling the  $\overline{SHDN}$  pin below  $V_{(SHUTF)}$  threshold with a micro-controller GPIO pin as shown in Figure 38. The device quiescent current reduces to 16  $\mu$ A (typical) in shutdown state. To assert  $\overline{SHDN}$  low, the pull down must sink at least 10  $\mu$ A at 400 mV. To enable the device,  $\overline{SHDN}$  must be pulled up to  $V_{(SHUTR)}$  threshold. Once the device is enabled, the internal FETs turns on with dVdT mode.



Figure 38. Shutdown Control

### 8.4 Device Functional Modes

The device responds differently to overload and short circuit conditions. The operational differences are explained in Table 2.

**Table 2. Device Operational Differences Under Different MODE Configurations** 

|                        | •                                                                                  |                                                                                           |                                                                                        |  |  |  |  |  |  |
|------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Mode Pin Configuration | Mode Connected To RTN<br>(Current Limit With Auto-Retry)                           | A 402-KΩ Resistor Connected<br>Between Mode And RTN Pins<br>(Current Limit With Latchoff) | Mode Pin = Open                                                                        |  |  |  |  |  |  |
| Start-up               |                                                                                    | Inrush current controlled by dVdT                                                         |                                                                                        |  |  |  |  |  |  |
|                        | Inrush limited to $I_{(OL)}$ level as set by $R_{(ILIM)}$                          | Inrush limited to $I_{(OL)}$ level as set by $R_{(ILIM)}$                                 | Inrush limited to $I_{(OL)}$ level as set by $R_{(ILIM)}$                              |  |  |  |  |  |  |
|                        |                                                                                    |                                                                                           | Fault timer runs when current is limited to $I_{(OL)}$                                 |  |  |  |  |  |  |
|                        |                                                                                    |                                                                                           | Fault timer expires after t <sub>CB(dly)</sub> causing the FETs to turnoff             |  |  |  |  |  |  |
|                        | If $T_J > T_{(TSD)}$ , device turns off                                            | If $T_J > T_{(TSD)}$ , device turns off                                                   | Device turns off if T <sub>J</sub> > T <sub>(TSD)</sub> before timer expires           |  |  |  |  |  |  |
| Overcurrent response   | Current is limited to I <sub>(OL)</sub> level as set by R <sub>(ILIM)</sub>        | Current is limited to I <sub>(OL)</sub> level as set by R <sub>(ILIM)</sub>               | Current is allowed through the device if I <sub>(LOAD)</sub> < I <sub>(FASTTRIP)</sub> |  |  |  |  |  |  |
|                        | Power dissipation increases as $V_{(IN)} - V_{(OUT)}$ increases                    | Power dissipation increases as $V_{(IN)} - V_{(OUT)}$ increases                           | Fault timer runs when the current increases above I <sub>(OL)</sub>                    |  |  |  |  |  |  |
|                        |                                                                                    |                                                                                           | Fault timer expires after t <sub>CB(dly)</sub> causing the FETs to turnoff             |  |  |  |  |  |  |
|                        | Device turns off when $T_J > T_{(TSD)}$                                            | Device turns off when $T_J > T_{(TSD)}$                                                   | Device turns off if T <sub>J</sub> > T <sub>(TSD)</sub> before timer expires           |  |  |  |  |  |  |
|                        | Device attempts restart 540 ms after $T_J < [T_{(TSD)} - 10^{\circ}C]$             | Device remains off                                                                        | Device attempts restart 540 ms after $T_J < [T_{(TSD)} - 10^{\circ}C]$ .               |  |  |  |  |  |  |
| Short-circuit response | Fast turnoff when I <sub>(LOAD)</sub> > I <sub>(FASTRIP)</sub>                     |                                                                                           |                                                                                        |  |  |  |  |  |  |
|                        | Quick restart and current limited to I <sub>(OL)</sub> , follows standard start-up |                                                                                           |                                                                                        |  |  |  |  |  |  |

## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The device is an automotive ideal diode, typically used for load protection in automotive applications. It can operate from 12-V battery with programmable current limit, overvoltage, undervoltage and reverse polarity protections. The device provides robust protection against reverse current and transients (such as ISO 7637-2 Pulse 1 and ISO 16750-2 Pulse 5b) due to cables and switches in different automotive systems such as an ECU. The device also provides robust protection for output short to battery, output short to GND, reverse battery and input overvoltage.

The Detailed Design Procedure section can be used to select component values for the device.

## 9.2 Typical Application



(1) OVP connection for Programmable over voltage clamp. See Overvoltage Protection (OVP).

Figure 39. 12-V, 2-A Ideal Diode Load Protection Circuit for Automotive ECU

## 9.2.1 Design Requirements

Table 3 shows the Design Requirements for LM74202-Q1. In addition to below requirements, the circuit is designed to provide protection for transients as per ISO 7637-2 Pulse 1 and ISO 16750-2 Pulse 5b.

**DESIGN PARAMETER EXAMPLE VALUE** 4.2 to 32 V  $V_{(IN)}$ Typical input voltage Undervoltage lockout set point 4 V  $V_{(UV)}$ 24 V V<sub>(OV)</sub> Overvoltage cutoff set point  $I_{(LIM)}$ Current limit 2.23 A 47 µF Load capacitance  $C_{(OUT)}$ 2 A Load current I<sub>(LOAD)</sub>

**Table 3. Design Requirements** 

## 9.2.2 Detailed Design Procedure

## 9.2.2.1 Step by Step Design Procedure

To begin the design process, the designer must know the following parameters:

Operating voltage range

Copyright © 2019, Texas Instruments Incorporated

- Maximum output capacitance
- Start-up time
- Maximum current limit
- · Transient voltage levels

### 9.2.2.2 Setting Undervoltage Lockout and Overvoltage Set Point for Operating Voltage Range

To provide operation in cold crank conditions for automotive batteries, the UVLO is set to POR value (4 V) by connecting UVLO to IN pin and OVP threshold is set from resistors connected from IN pins to provide protection from transient during ISO 16750 Pulse 5b. During the ISO 16750 5b transient, output voltage is cut-off at 24 V and provides protection to load from high input voltage during the transient. The overvoltage threshold is calculated by Equation 10.

$$V_{OVPR} = R_2/(R_1 + R_2) \times V_{OV}$$

#### where

- Overvoltage threshold rising, V<sub>OVPR</sub> = 1.19 V
- V<sub>OV</sub> is overvoltage protection voltage (= 24 V)

(10)

However, the leakage current due to external active components connected at resistor string can add error to these calculations. So, the resistor string current,  $I(R_{23})$  must be chosen to be 20x greater than the leakage current of OVP pin.

## 9.2.2.3 Programming the Current-Limit Threshold—R<sub>((LIM)</sub> Selection

The  $R_{(II | IM)}$  resistor at the ILIM pin sets the over load current limit, this can be set using Equation 4.

 $R_{(ILIM)} = 5.36 \text{ k}\Omega$  was selected to set  $I_{LIM}$  to 2.23 A.

## 9.2.2.4 Programming Current Monitoring Resistor—R<sub>IMON</sub>

The voltage at IMON pin  $V_{(IMON)}$  represents the voltage proportional to the load current. This can be connected to an ADC of the downstream system for health monitoring of the system. The  $R_{(IMON)}$  must be configured based on the maximum input voltage range of the ADC used.  $R_{(IMON)}$  is set using Equation 11.

$$R(IMON) = \frac{V(IMON \max)}{I(LIM) \times 75 \times 10^{-6}}$$
(11)

For current monitoring up-to a current of 2.2 A, and considering the operating input voltage range of ADC from 0 V to 4 V,  $V_{\text{(IMONmax)}}$  is 4 V and  $R_{\text{(IMON)}}$  is selected as 20 k $\Omega$ .

## 9.2.2.5 Limiting the Inrush Current

To limit the inrush current and power dissipation during start-up, an appropriate value of  $C_{dVdT}$  must be selected. The inrush current during start-up is estimated by Equation 12. A 12nF capacitance is selected for  $C_{dVdT}$  to keep inrush current less than 0.5 A.

$$I_{\text{INRUSH}} = C_{\text{OUT}} / [8.7 \times 10^3 \times C_{\text{dVdt}}]$$
(12)

## 9.2.2.5.1 Selection of Input TVS for Transient Protection

To protect the device and the load from input transients exceeding the absolute maximum ratings of the device, a TVS diode is required at input of the device. To meet the requirements of protection for ISO 16750 pulse 5b and ISO 7637 pulse 1 as per Table 4, SMBJ28CA is selected for protection from transients.

**Table 4. Input TVS Selection for Transients** 

| Parameter                                                                                         | ISO 16750 Pulse 5b                                   | ISO 7637 Pulse 1 and Reverse Battery                 |                                                                                                                        |
|---------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| $\begin{array}{c} \text{Maximum Transient Voltage of Pulse} \\ \text{(V}_{\text{T}}) \end{array}$ | 35 //                                                |                                                      | A bidirectional TVS is required to protect from positive and negative transients                                       |
| Pulse Current through TVS (I <sub>Pulse</sub> )                                                   | (V <sub>T</sub> - V <sub>C</sub> )/(R <sub>i</sub> ) | (V <sub>T</sub> - V <sub>C</sub> )/(R <sub>i</sub> ) | $R_{i}$ = Source impedance. For ISO 16750 Pulse 5b; $R_{i}$ = 0.5 $\Omega$ For ISO 7637 Pulse 1; $R_{i}$ = 10 $\Omega$ |

Product Folder Links: LM74202-Q1

(13)



SLVSFD0-SEPTEMBER 2019 www.ti.com

## Table 4. Input TVS Selection for Transients (continued)

| Parameter                                                                     | ISO 16750 Pulse 5b | ISO 7637 Pulse 1 and Reverse Battery |                                                                                                       |
|-------------------------------------------------------------------------------|--------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------|
| Clamping voltage of TVS (V <sub>C</sub> ) at Pulse current I <sub>Pulse</sub> | < 55 V             | > -(55 - V <sub>OUT-Max</sub> ) V    | To keep input voltage below absolute maximum rating of the device. See Equation 13 for V <sub>C</sub> |
| Breakdown voltage of TVS (V <sub>BR</sub> )                                   | > 32V              | > 14V                                | To operate with maximum operating input voltage and to protect from maximum reverse battery voltage   |

 $V_C = V_{BR} + I_{Pulse} \times [V_{Clamp-max} - V_{BR}]/[I_{PP} - I_T]$ 

### where

- $V_{\text{C}}$  is the clamping voltage of TVS at  $I_{\text{Pulse}}$  current through it.
- $V_{\text{BR}}$  is break down voltage of TVS with  $I_{\text{T}}$  test current through it.
- $V_{\text{Clamp-max}}$  is maximum clamping voltage of TVS at peak pulse current  $I_{\text{PP}}$
- $V_{BR},\,I_{T},\,V_{Clamp\text{-}max}$  and  $I_{PP}$  are the specifications of the TVS diode.

## 9.2.3 Application Curves



Copyright © 2019, Texas Instruments Incorporated







SLVSFD0 - SEPTEMBER 2019

## 10 Power Supply Recommendations

The device is designed for the supply voltage range of 4.2 V  $\leq$  V<sub>IN</sub>  $\leq$  40 V. Power supply must be rated higher than the current limit set to avoid voltage droops during overcurrent and short circuit conditions.

#### 10.1 Transient Protection

In case of short circuit and over load current limit, when the device interrupts current flow, input inductance generates a positive voltage spike on the input and output inductance generates a negative voltage spike on the output. The peak amplitude of voltage spikes (transients) is dependent on value of inductance in series to the input or output of the device. Such transients can exceed the Absolute Maximum Ratings of the device if steps are not taken to address the issue.

Typical methods for addressing transients include:

- Minimizing lead length and inductance into and out of the device
- Using large PCB GND plane
- Schottky diode across the output to absorb negative spikes
- A ceramic capacitor at input  $(C_{(IN)})$  with value more than  $1\mu F$  to absorb the energy and dampen the transients.

The approximate value of input capacitance can be estimated with Equation 14.

$$V_{\text{spike(Absolute)}} = V_{\text{(IN)}} + I_{\text{(Load)}} \times \sqrt{\frac{L_{\text{(IN)}}}{C_{\text{(IN)}}}}$$

#### where

- V<sub>(IN)</sub> is the nominal supply voltage
- $I_{(LOAD)}$  is the load current
- L<sub>(IN)</sub> equals the effective inductance seen looking into the source
- C<sub>(IN)</sub> is the capacitance present at the input

(14)

Automotive applications could require additional Transient Voltage Suppressor (TVS) to prevent transients from exceeding the Absolute Maximum Ratings of the device. These transients include ISO 7637 Pulse 1, Output short to battery, Output short to GND and reverse battery at input.

The circuit implementation with optional protection components (TVS Diode at Input and schottky diode at output) is shown in Figure 46. For protection from automotive transients similar to ISO 7637 Pulse 1, Output short to battery, output short to GND and reverse battery, use  $C_{IN} \ge 1 \mu F$  and  $C_{OUT} \ge 3.3 \mu F$ . For selection of TVS diode and other components, see Application Information.



<sup>\*</sup> Optional components needed for suppression of transients

Figure 46. Circuit Implementation for Automotive Transient Protection

## **NSTRUMENTS**

## 11 Layout

## 11.1 Layout Guidelines

- For all the applications, a 0.1 µF or higher value ceramic decoupling capacitor is recommended between IN terminal and GND. Use  $C_{IN} \ge 1 \mu F$  for automotive transient protection. See *Transient Protection*.
- The optimum placement of decoupling capacitor is closest to the IN and GND terminals of the device. Care must be taken to minimize the loop area formed by the bypass-capacitor connection, the IN terminal, and the GND terminal of the device. See Figure 47 for PCB layout example with HTSSOP package.
- High current carrying power path connections must be as short as possible and must be sized to carry atleast twice the full-load current.
- RTN, which is the reference ground for the device must be a copper plane or island.
- Locate all the device support components  $R_{(ILIM)}$ ,  $C_{(dVdT)}$ ,  $R_{(IMON)}$ , and MODE, UVLO, OVP resistors close to their connection pin. Connect the other end of the component to the RTN with shortest trace length.
- The trace routing for the R<sub>ILIM</sub> and R<sub>(IMON)</sub> components to the device must be as short as possible to reduce parasitic effects on the current limit and current monitoring accuracy. These traces must not have any coupling to switching signals on the board.
- Protection devices such as TVS, snubbers, capacitors, or diodes must be placed physically close to the device they are intended to protect, and routed with short traces to reduce inductance. For example, a protection Schottky diode is recommended to address negative transients due to switching of inductive loads, and it must be physically close to the OUT and GND pins.
- Thermal Considerations: When properly mounted, the PowerPAD package provides significantly greater cooling ability. To operate at rated power, the PowerPAD must be soldered directly to the board RTN plane directly under the device. Other planes, such as the bottom side of the circuit board can be used to increase heat sinking in higher current applications. Designs that do not need reverse input polarity protection can have RTN, GND and PowerPAD connected together. PowerPAD in these designs can be connected to the PCB ground plane.

Product Folder Links: LM74202-Q1

## 11.2 Layout Example



Figure 47. Typical PCB Layout Example With HTSSOP Package With a 2-Layer PCB

0

0

0

0

BOTTOM Layer RTN Plane

0

0

## TEXAS INSTRUMENTS

## 12 Device and Documentation Support

## 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

LM76202-Q1 EVM User's Guide

## 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 12.3 Community Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

2 Submit D



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                         |         |
| LM74202QPWPRQ1   | ACTIVE | HTSSOP       | PWP                | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | M74202Q                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM74202QPWPRQ1 | HTSSOP          | PWP                | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023



## \*All dimensions are nominal

| Device         | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|----------------|---------------------|-----|------|------|-------------|------------|-------------|--|
| LM74202QPWPRQ1 | HTSSOP              | PWP | 16   | 2000 | 350.0       | 350.0      | 43.0        |  |

PLASTIC SMALL OUTLINE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





## PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



## NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.
- 5. Features may differ or may not be present.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated