

# LMV771/LMV772/LMV772Q/LMV774 Single/Dual/Quad, Low Offset, Low Noise, RRO Operational Amplifiers

Check for Samples: [LMV771](#), [LMV772](#), [LMV774](#)

## FEATURES

- (Unless otherwise noted, typical values at  $V_S = 2.7V$ )
- **Guaranteed 2.7V and 5V specifications**
- Maximum  $V_{OS}$  (LMV771) 850 $\mu$ V (limit)
- **Voltage noise**
- $f = 100$  Hz 12.5nV/ $\sqrt{\text{Hz}}$
- $f = 10$  kHz 7.5nV/ $\sqrt{\text{Hz}}$
- **Rail-to-Rail output swing**
- $R_L = 600\Omega$  100mV from rail
- $R_L = 2k\Omega$  50mV from rail
- **Open loop gain with  $R_L = 2k\Omega$  100dB**
- $V_{CM}$  0 to  $V^+ - 0.9V$
- **Supply current (per amplifier) 550 $\mu$ A**
- **Gain bandwidth product 3.5MHz**

- Temperature range  $-40^\circ\text{C}$  to  $125^\circ\text{C}$
- LMV772Q is AEC-Q100 Grade 1 qualified and is manufactured on Automotive grade flow

## APPLICATIONS

- Transducer amplifier
- Instrumentation amplifier
- Precision current sensing
- Data acquisition systems
- Active filters and buffers
- Sample and hold
- Portable/battery powered electronics
- Automotive

## DESCRIPTION

The LMV771/LMV772/LMV772Q/LMV774 are Single, Dual, and Quad low noise precision operational amplifiers intended for use in a wide range of applications. Other important characteristics of the family include: an extended operating temperature range of  $-40^\circ\text{C}$  to  $125^\circ\text{C}$ , the tiny SC70-5 package for the LMV771, and low input bias current.

The extended temperature range of  $-40^\circ\text{C}$  to  $125^\circ\text{C}$  allows the LMV771/LMV772/LMV772Q/LMV774 to accommodate a broad range of applications. The LMV771 expands National Semiconductor's Silicon Dust™ amplifier portfolio offering enhancements in size, speed, and power savings. The LMV771/LMV772/LMV772Q/LMV774 are guaranteed to operate over the voltage range of 2.7V to 5.0V and all have rail-to-rail output.

The LMV771/LMV772/LMV772Q/LMV774 family is designed for precision, low noise, low voltage, and miniature systems. These amplifiers provide rail-to-rail output swing into heavy loads. The maximum input offset voltage for the LMV771 is 850 $\mu$ V at room temperature and the input common mode voltage range includes ground.

The LMV771 is offered in the tiny SC70-5 package, LMV772/LMV772Q in the space saving MSOP-8 and SOIC-8, and the LMV774 in TSSOP-14.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Silicon Dust is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## Connection Diagram



Figure 1. SC70-5 (Top View)

## Instrumentation Amplifier



$$V_O = -K (2a + 1) (V_1 - V_2) \quad (1)$$



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

**Absolute Maximum Ratings <sup>(1)</sup>**

| ESD Tolerance <sup>(2)</sup>                     |                                                    |
|--------------------------------------------------|----------------------------------------------------|
| Machine Model                                    | 200V                                               |
| Human Body Model                                 | 2000V                                              |
| Differential Input Voltage                       | ± Supply Voltage                                   |
| Voltage at Input Pins                            | (V <sup>+</sup> ) + 0.3V, (V <sup>-</sup> ) – 0.3V |
| Current at Input Pins                            | ±10 mA                                             |
| Supply Voltage (V <sup>+</sup> –V <sup>-</sup> ) | 5.75V                                              |
| Output Short Circuit to V <sup>+</sup>           | <sup>(3)</sup>                                     |
| Output Short Circuit to V <sup>-</sup>           | <sup>(4)</sup>                                     |
| Mounting Temperature                             |                                                    |
| Infrared or Convection (20 sec)                  | 235°C                                              |
| Wave Soldering Lead Temp (10 sec)                | 260°C                                              |
| Storage Temperature Range                        | -65°C to 150°C                                     |
| Junction Temperature <sup>(5)</sup>              | 150°C                                              |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics.
- (2) Human Body Model is 1.5 kΩ in series with 100 pF. Machine Model is 0Ω in series with 20 pF.
- (3) Shorting output to V<sup>+</sup> will adversely affect reliability.
- (4) Shorting output to V<sup>-</sup> will adversely affect reliability.
- (5) The maximum power dissipation is a function of T<sub>J(MAX)</sub>, θ<sub>JA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is P<sub>D</sub> = (T<sub>J(MAX)</sub>–T<sub>A</sub>) / θ<sub>JA</sub>. All numbers apply for packages soldered directly into a PC board.

**Operating Ratings <sup>(1)</sup>**

|                                       |                |
|---------------------------------------|----------------|
| Supply Voltage                        | 2.7V to 5.5V   |
| Temperature Range                     | -40°C to 125°C |
| Thermal Resistance (θ <sub>JA</sub> ) |                |
| SC70-5 Package                        | 440 °C/W       |
| 8-Pin MSOP                            | 235°C/W        |
| 8-Pin SOIC                            | 190°C/W        |
| 14-Pin TSSOP                          | 155°C/W        |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics.

## 2.7V DC Electrical Characteristics <sup>(1)</sup>

Unless otherwise specified, all limits are guaranteed for  $T_A = 25^\circ\text{C}$ .  $V^+ = 2.7\text{V}$ ,  $V^- = 0\text{V}$ ,  $V_{\text{CM}} = V^+/2$ ,  $V_O = V^+/2$  and  $R_L > 1\text{M}\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol                   | Parameter                                   | Condition                                                                                            | Min<br><sup>(2)</sup> | Typ<br><sup>(3)</sup> | Max<br><sup>(2)</sup> | Units                        |
|--------------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|-----------------------|------------------------------|
| $V_{\text{OS}}$          | Input Offset Voltage                        | LMV771                                                                                               |                       | 0.3                   | 0.85<br><b>1.0</b>    | mV                           |
|                          |                                             | LMV772/LMV772Q/LMV774                                                                                |                       | 0.3                   | 1.0<br><b>1.2</b>     |                              |
| $\text{TCV}_{\text{OS}}$ | Input Offset Voltage Average Drift          |                                                                                                      |                       | -0.45                 |                       | $\mu\text{V}/^\circ\text{C}$ |
| $I_B$                    | Input Bias Current <sup>(4)</sup>           | $V_{\text{CM}} = 1\text{V}$                                                                          |                       | -0.1                  | 100<br><b>250</b>     | pA                           |
| $I_{\text{OS}}$          | Input Offset Current <sup>(4)</sup>         |                                                                                                      |                       | 0.004                 | 100                   | pA                           |
| $I_S$                    | Supply Current (Per Amplifier)              |                                                                                                      |                       | 550                   | 900<br><b>910</b>     | $\mu\text{A}$                |
| CMRR                     | Common Mode Rejection Ratio                 | $0.5 \leq V_{\text{CM}} \leq 1.2\text{V}$                                                            | 74<br><b>72</b>       | 80                    |                       | dB                           |
| PSSR                     | Power Supply Rejection Ratio                | $2.7\text{V} \leq V^+ \leq 5\text{V}$                                                                | 82<br><b>76</b>       | 90                    |                       | dB                           |
| $V_{\text{CM}}$          | Input Common-Mode Voltage Range             | For CMRR $\geq 50\text{dB}$                                                                          | 0                     |                       | 1.8                   | V                            |
| $A_V$                    | Large Signal Voltage Gain<br><sup>(5)</sup> | $R_L = 600\Omega$ to $1.35\text{V}$ ,<br>$V_O = 0.2\text{V}$ to $2.5\text{V}$ , <sup>(6)</sup>       | 92<br><b>80</b>       | 100                   |                       | dB                           |
|                          |                                             | $R_L = 2\text{k}\Omega$ to $1.35\text{V}$ ,<br>$V_O = 0.2\text{V}$ to $2.5\text{V}$ , <sup>(7)</sup> | 98<br><b>86</b>       | 100                   |                       |                              |
| $V_O$                    | Output Swing                                | $R_L = 600\Omega$ to $1.35\text{V}$<br>$V_{\text{IN}} = \pm 100\text{mV}$ , <sup>(6)</sup>           | 0.11<br><b>0.14</b>   | 0.084 to<br>2.62      | 2.59<br><b>2.56</b>   | V                            |
|                          |                                             | $R_L = 2\text{k}\Omega$ to $1.35\text{V}$<br>$V_{\text{IN}} = \pm 100\text{mV}$ , <sup>(7)</sup>     | 0.05<br><b>0.06</b>   | 0.026 to<br>2.68      | 2.65<br><b>2.64</b>   |                              |
| $I_O$                    | Output Short Circuit Current                | Sourcing, $V_O = 0\text{V}$<br>$V_{\text{IN}} = 100\text{mV}$                                        | 18<br><b>11</b>       | 24                    |                       | mA                           |
|                          |                                             | Sinking, $V_O = 2.7\text{V}$<br>$V_{\text{IN}} = -100\text{mV}$                                      | 18<br><b>11</b>       | 22                    |                       |                              |

- (1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ .
- (2) All limits are guaranteed by testing or statistical analysis.
- (3) Typical values represent the most likely parametric norm.
- (4) Limits guaranteed by design.
- (5)  $R_L$  is connected to mid-supply. The output voltage is set at 200mV from the rails.  $V_O = \text{GND} + 0.2\text{V}$  and  $V_O = V^+ - 0.2\text{V}$
- (6) For LMV772/LMV772Q/LMV774, temperature limits apply to  $-40^\circ\text{C}$  to  $85^\circ\text{C}$ .
- (7) For LMV772/LMV772Q/LMV774, temperature limits apply to  $-40^\circ\text{C}$  to  $85^\circ\text{C}$ . If  $R_L$  is relaxed to  $10\text{k}\Omega$ , then for LMV772/LMV772Q/LMV774 temperature limits apply to  $-40^\circ\text{C}$  to  $125^\circ\text{C}$ .

## 2.7V AC Electrical Characteristics <sup>(1)</sup>

Unless otherwise specified, all limits are guaranteed for  $T_A = 25^\circ\text{C}$ .  $V^+ = 5.0\text{V}$ ,  $V^- = 0\text{V}$ ,  $V_{\text{CM}} = V^+/2$ ,  $V_O = V^+/2$  and  $R_L > 1\text{M}\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol   | Parameter                               | Conditions                                                                                    | Min<br><sup>(2)</sup> | Typ<br><sup>(3)</sup> | Max<br><sup>(2)</sup> | Units                        |
|----------|-----------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------|-----------------------|-----------------------|------------------------------|
| SR       | Slew Rate <sup>(4)</sup>                | $A_V = +1$ , $R_L = 10\text{k}\Omega$                                                         |                       | 1.4                   |                       | $\text{V}/\mu\text{s}$       |
| GBW      | Gain-Bandwidth Product                  |                                                                                               |                       | 3.5                   |                       | MHz                          |
| $\Phi_m$ | Phase Margin                            |                                                                                               |                       | 79                    |                       | Deg                          |
| $G_m$    | Gain Margin                             |                                                                                               |                       | -15                   |                       | dB                           |
| $e_n$    | Input-Referred Voltage Noise (Flatband) | $f = 10\text{kHz}$                                                                            |                       | 7.5                   |                       | $\text{nV}/\sqrt{\text{Hz}}$ |
| $e_n$    | Input-Referred Voltage Noise (l/f)      | $f = 100\text{Hz}$                                                                            |                       | 12.5                  |                       | $\text{nV}/\sqrt{\text{Hz}}$ |
| $i_n$    | Input-Referred Current Noise            | $f = 1\text{kHz}$                                                                             |                       | 0.001                 |                       | $\text{pA}/\sqrt{\text{Hz}}$ |
| THD      | Total Harmonic Distortion               | $f = 1\text{kHz}$ , $A_V = +1$<br>$R_L = 600\Omega$ , $V_{\text{IN}} = 1\text{V}_{\text{PP}}$ |                       | 0.007                 |                       | %                            |

- (1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ .
- (2) All limits are guaranteed by testing or statistical analysis.
- (3) Typical values represent the most likely parametric norm.
- (4) The number specified is the slower of positive and negative slew rates.

## 5.0V DC Electrical Characteristics <sup>(1)</sup>

Unless otherwise specified, all limits are guaranteed for  $T_A = 25^\circ\text{C}$ .  $V^+ = 5.0\text{V}$ ,  $V^- = 0\text{V}$ ,  $V_{CM} = V^+/2$ ,  $V_O = V^+/2$  and  $R_L > 1\text{M}\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol     | Parameter                                                  | Condition                                                                                           | Min<br><sup>(2)</sup> | Typ<br><sup>(3)</sup> | Max<br><sup>(2)</sup> | Units                        |
|------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------|-----------------------|-----------------------|------------------------------|
| $V_{OS}$   | Input Offset Voltage                                       | LMV771                                                                                              |                       | 0.25                  | 0.85<br><b>1.0</b>    | mV                           |
|            |                                                            | LMV772/LMV772Q/LMV774                                                                               |                       | 0.25                  | 1.0<br><b>1.2</b>     |                              |
| $TCV_{OS}$ | Input Offset Voltage Average Drift                         |                                                                                                     |                       | -0.35                 |                       | $\mu\text{V}/^\circ\text{C}$ |
| $I_B$      | Input Bias Current <sup>(4)</sup>                          | $V_{CM} = 1\text{V}$                                                                                |                       | -0.23                 | 100<br><b>250</b>     | pA                           |
| $I_{OS}$   | Input Offset Current <sup>(4)</sup>                        |                                                                                                     |                       | 0.017                 | 100                   | pA                           |
| $I_S$      | Supply Current (Per Amplifier)                             |                                                                                                     |                       | 600                   | 950<br><b>960</b>     | $\mu\text{A}$                |
| CMRR       | Common Mode Rejection Ratio                                | $0.5 \leq V_{CM} \leq 3.5\text{V}$                                                                  | 80<br><b>79</b>       | 90                    |                       | dB                           |
| PSRR       | Power Supply Rejection Ratio                               | $2.7\text{V} \leq V^+ \leq 5\text{V}$                                                               | 82<br><b>76</b>       | 90                    |                       | dB                           |
| $V_{CM}$   | Input Common-Mode Voltage Range                            | For CMRR $\geq 50\text{dB}$                                                                         | 0                     |                       | 4.1                   | V                            |
| $A_V$      | Large Signal Voltage Gain<br><sup>(5)</sup>                | $R_L = 600\Omega$ to $2.5\text{V}$ ,<br>$V_O = 0.2\text{V}$ to $4.8\text{V}$ , <sup>(6)</sup>       | 92<br><b>89</b>       | 100                   |                       | dB                           |
|            |                                                            | $R_L = 2\text{k}\Omega$ to $2.5\text{V}$ ,<br>$V_O = 0.2\text{V}$ to $4.8\text{V}$ , <sup>(7)</sup> | 98<br><b>95</b>       | 100                   |                       |                              |
| $V_O$      | Output Swing                                               | $R_L = 600\Omega$ to $2.5\text{V}$<br>$V_{IN} = \pm 100\text{mV}$ , <sup>(6)</sup>                  | 0.15<br><b>0.23</b>   | 0.112 to<br>4.9       | 4.85<br><b>4.77</b>   | V                            |
|            |                                                            | $R_L = 2\text{k}\Omega$ to $2.5\text{V}$<br>$V_{IN} = \pm 100\text{mV}$ , <sup>(7)</sup>            | 0.06<br><b>0.07</b>   | 0.035 to<br>4.97      | 4.94<br><b>4.93</b>   |                              |
| $I_O$      | Output Short Circuit Current <sup>(4)</sup> <sup>(8)</sup> | Sourcing, $V_O = 0\text{V}$<br>$V_{IN} = 100\text{mV}$                                              | 35<br><b>35</b>       | 75                    |                       | mA                           |
|            |                                                            | Sinking, $V_O = 2.7\text{V}$<br>$V_{IN} = -100\text{mV}$                                            | 35<br><b>35</b>       | 66                    |                       |                              |

- (1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ .
- (2) All limits are guaranteed by testing or statistical analysis.
- (3) Typical values represent the most likely parametric norm.
- (4) Limits guaranteed by design.
- (5)  $R_L$  is connected to mid-supply. The output voltage is set at 200mV from the rails.  $V_O = \text{GND} + 0.2\text{V}$  and  $V_O = V^+ - 0.2\text{V}$
- (6) For LMV772/LMV772Q/LMV774, temperature limits apply to  $-40^\circ\text{C}$  to  $85^\circ\text{C}$ .
- (7) For LMV772/LMV772Q/LMV774, temperature limits apply to  $-40^\circ\text{C}$  to  $85^\circ\text{C}$ . If  $R_L$  is relaxed to  $10\text{k}\Omega$ , then for LMV772/LMV772Q/LMV774 temperature limits apply to  $-40^\circ\text{C}$  to  $125^\circ\text{C}$ .
- (8) Continuous operation of the device with an output short circuit current larger than 35mA may cause permanent damage to the device.

## 5.0V AC Electrical Characteristics <sup>(1)</sup>

Unless otherwise specified, all limits are guaranteed for  $T_A = 25^\circ\text{C}$ .  $V^+ = 5.0\text{V}$ ,  $V^- = 0\text{V}$ ,  $V_{\text{CM}} = V^+/2$ ,  $V_O = V^+/2$  and  $R_L > 1\text{M}\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol   | Parameter                               | Conditions                                                                                    | Min <sup>(2)</sup> | Typ <sup>(3)</sup> | Max <sup>(2)</sup> | Units                        |
|----------|-----------------------------------------|-----------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|------------------------------|
| SR       | Slew Rate <sup>(4)</sup>                | $A_V = +1$ , $R_L = 10\text{k}\Omega$                                                         |                    | 1.4                |                    | $\text{V}/\mu\text{s}$       |
| GBW      | Gain-Bandwidth Product                  |                                                                                               |                    | 3.5                |                    | MHz                          |
| $\Phi_m$ | Phase Margin                            |                                                                                               |                    | 79                 |                    | Deg                          |
| $G_m$    | Gain Margin                             |                                                                                               |                    | -15                |                    | dB                           |
| $e_n$    | Input-Referred Voltage Noise (Flatband) | $f = 10\text{kHz}$                                                                            |                    | 6.5                |                    | $\text{nV}/\sqrt{\text{Hz}}$ |
| $e_n$    | Input-Referred Voltage Noise (l/f)      | $f = 100\text{Hz}$                                                                            |                    | 12                 |                    | $\text{nV}/\sqrt{\text{Hz}}$ |
| $i_n$    | Input-Referred Current Noise            | $f = 1\text{kHz}$                                                                             |                    | 0.001              |                    | $\text{pA}/\sqrt{\text{Hz}}$ |
| THD      | Total Harmonic Distortion               | $f = 1\text{kHz}$ , $A_V = +1$<br>$R_L = 600\Omega$ , $V_{\text{IN}} = 1\text{V}_{\text{PP}}$ |                    | 0.007              |                    | %                            |

- (1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ .
- (2) All limits are guaranteed by testing or statistical analysis.
- (3) Typical values represent the most likely parametric norm.
- (4) The number specified is the slower of positive and negative slew rates.

## Connection Diagrams



**Figure 2. SC70-5  
(Top View)**



**Figure 3. 8-Pin MSOP/SOIC  
(Top View)**



**Figure 4. 14-Pin TSSOP  
(Top View)**

### Typical Performance Characteristics



**Typical Performance Characteristics (continued)**


(1) Continuous operation of the device with an output short circuit current larger than 35mA may cause permanent damage to the device.  
(2) Continuous operation of the device with an output short circuit current larger than 35mA may cause permanent damage to the device.

### Typical Performance Characteristics (continued)

#### Input Voltage Noise

vs.

Frequency



#### Input Bias Current Over Temperature



#### THD+N

vs.

Frequency



#### Input Bias Current Over Temperature



#### Input Bias Current Over Temperature



#### THD+N

vs.

 $V_{OUT}$ 

### Typical Performance Characteristics (continued)

#### Slew Rate



#### Open Loop Frequency Response Over Temperature



#### Open Loop Frequency Response



#### Open Loop Frequency Response



#### Open Loop Gain & Phase with Cap. Loading



#### Open Loop Gain & Phase with Cap. Loading



#### Non-Inverting Small Signal Pulse Response



#### Non-Inverting Large Signal Pulse Response



### Typical Performance Characteristics (continued)

#### Non-Inverting Small Signal Pulse Response



#### Non-Inverting Large Signal Pulse Response



#### Non-Inverting Small Signal Pulse Response



#### Non-Inverting Large Signal Pulse Response



#### Inverting Small Signal Pulse Response



#### Inverting Large Signal Pulse Response



#### Inverting Small Signal Pulse Response



#### Inverting Large Signal Pulse Response



### Typical Performance Characteristics (continued)

#### Inverting Small Signal Pulse Response



#### Inverting Large Signal Pulse Response



#### Stability vs. $V_{CM}$



#### PSRR vs. Frequency



#### Stability vs. $V_{CM}$



#### CMRR vs. Frequency



### Typical Performance Characteristics (continued)



### Application Note

#### LMV771/LMV772/LMV772Q/LMV774

The LMV771/LMV772/LMV772Q/LMV774 are a family of precision amplifiers with very low noise and ultra low offset voltage. LMV771/LMV772/LMV772Q/LMV774's extended temperature range of  $-40^{\circ}\text{C}$  to  $125^{\circ}\text{C}$  enables the user to design this family of products into a variety of applications including automotive.

The LMV771 has a maximum offset voltage of 1mV over the extended temperature range. This makes the LMV771 ideal for applications where precision is important.

The LMV772/LMV772Q/LMV774 have a maximum offset voltage of 1mV at room temperature and 1.2mV over the extended temperature range of  $-40^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ . Care must be taken when the LMV772/LMV772Q/LMV774 are designed into applications with heavy loads under extreme temperature conditions. As indicated in the DC tables, the LMV772/LMV772Q/LMV774's gain and output swing may be reduced at temperatures between  $85^{\circ}\text{C}$  and  $125^{\circ}\text{C}$  with loads heavier than  $2\text{k}\Omega$ .

### INSTRUMENTATION AMPLIFIER

Measurement of very small signals with an amplifier requires close attention to the input impedance of the amplifier, gain of the overall signal on the inputs, and the gain on each input since we are only interested in the difference of the two inputs and the common signal is considered noise. A classic solution is an instrumentation amplifier. Instrumentation amplifiers have a finite, accurate, and stable gain. Also they have extremely high input impedances and very low output impedances. Finally they have an extremely high CMRR so that the amplifier can only respond to the differential signal. A typical instrumentation amplifier is shown in Figure 5.



Figure 5. Instrumentation Amplifier

There are two stages in this amplifier. The last stage, output stage, is a differential amplifier. In an ideal case the two amplifiers of the first stage, input stage, would be set up as buffers to isolate the inputs. However they cannot be connected as followers because of real amplifier's mismatch. That is why there is a balancing resistor between the two. The product of the two stages of gain will give the gain of the instrumentation amplifier. Ideally, the CMRR should be infinite. However the output stage has a small non-zero common mode gain which results from resistor mismatch.

In the input stage of the circuit, current is the same across all resistors. This is due to the high input impedance and low input bias current of the LMV771. With the node equations we have:

$$\text{GIVEN: } I_{R_1} = I_{R_{11}} \quad (2)$$

By Ohm's Law:

$$\begin{aligned} V_{O1} - V_{O2} &= (2R_1 + R_{11}) I_{R_{11}} \\ &= (2a + 1) R_{11} \cdot I_{R_{11}} \\ &= (2a + 1) V_{R_{11}} \end{aligned} \quad (3)$$

However:

$$V_{R_{11}} = V_1 - V_2 \quad (4)$$

So we have:

$$V_{O1} - V_{O2} = (2a + 1) (V_1 - V_2) \quad (5)$$

Now looking at the output of the instrumentation amplifier:

$$\begin{aligned} V_O &= \frac{K R_2}{R_2} (V_{O2} - V_{O1}) \\ &= -K (V_{O1} - V_{O2}) \end{aligned} \quad (6)$$

Substituting from Equation 5:

$$V_O = -K (2a + 1) (V_1 - V_2) \quad (7)$$

This shows the gain of the instrumentation amplifier to be:

$$-K(2a+1) \quad (8)$$

Typical values for this circuit can be obtained by setting:  $a = 12$  and  $K = 4$ . This results in an overall gain of  $-100$ .

Figure 6 shows typical CMRR characteristics of this Instrumentation amplifier over frequency. Three LMV771 amplifiers are used along with 1% resistors to minimize resistor mismatch. Resistors used to build the circuit are:  $R_1 = 21.6\text{k}\Omega$ ,  $R_{11} = 1.8\text{k}\Omega$ ,  $R_2 = 2.5\text{k}\Omega$  with  $K = 40$  and  $a = 12$ . This results in an overall gain of  $-1000$ ,  $-K(2a+1) = -1000$ .



**Figure 6. CMRR vs. Frequency**

## ACTIVE FILTER

Active filters are circuits with amplifiers, resistors, and capacitors. The use of amplifiers instead of inductors, which are used in passive filters, enhances the circuit performance while reducing the size and complexity of the filter.

The simplest active filters are designed using an inverting op amp configuration where at least one reactive element has been added to the configuration. This means that the op amp will provide "frequency-dependent" amplification, since reactive elements are frequency dependent devices.

## LOW PASS FILTER

The following shows a very simple low pass filter.



Figure 7. Lowpass Filter

The transfer function can be expressed as follows:

By KCL:

$$\frac{-V_i}{R_1} - \frac{V_o}{R_1} - \frac{V_o}{R_2} = 0$$

$$\frac{-V_i}{R_1} - \left[ \frac{1}{j\omega C} \right] - \frac{V_o}{R_2} = 0 \quad (9)$$

Simplifying this further results in:

$$V_o = \frac{-R_2}{R_1} \left[ \frac{1}{j\omega C R_2 + 1} \right] V_i \quad (10)$$

or

$$\frac{V_o}{V_i} = \frac{-R_2}{R_1} \left[ \frac{1}{j\omega C R_2 + 1} \right] \quad (11)$$

Now, substituting  $\omega = 2\pi f$ , so that the calculations are in  $f$ (Hz) and not  $\omega$ (rad/s), and setting the DC gain  $H_O = -R_2/R_1$  and  $H = V_o/V_i$

$$H = H_O \left[ \frac{1}{j2\pi f C R_2 + 1} \right] \quad (12)$$

Set:  $f_o = 1/(2\pi R_1 C)$

$$H = H_O \left[ \frac{1}{1 + j(f/f_o)} \right] \quad (13)$$

Low pass filters are known as lossy integrators because they only behave as an integrator at higher frequencies. Just by looking at the transfer function one can predict the general form of the bode plot. When the  $f/f_o$  ratio is small, the capacitor is in effect an open circuit and the amplifier behaves at a set DC gain. Starting at  $f_o$ ,  $-3\text{dB}$  corner, the capacitor will have the dominant impedance and hence the circuit will behave as an integrator and the signal will be attenuated and eventually cut. The bode plot for this filter is shown in the following picture:



**Figure 8. Lowpass Filter Transfer Function**

### HIGH PASS FILTER

In a similar approach, one can derive the transfer function of a high pass filter. A typical first order high pass filter is shown below:



**Figure 9. Highpass Filter**

Writing the KCL for this circuit :

( $V_1$  denotes the voltage between C and  $R_1$ )

$$\frac{V_1 - V_i}{\frac{1}{j\omega C}} = \frac{V_1 - V}{R_1} \quad (14)$$

$$\frac{V + V_1}{R_1} = \frac{V + V_O}{R_2} \quad (15)$$

Solving these two equations to find the transfer function and using:

$$f_0 = \frac{1}{2\pi R_1 C} \quad (16)$$

$$(high\ frequency\ gain)\ H_0 = \frac{-R_2}{R_1} \quad \text{and} \quad H = \frac{V_O}{V_i}$$

Which results:

$$H = H_0 \frac{j(f/f_0)}{1 + j(f/f_0)} \quad (17)$$

Looking at the transfer function, it is clear that when  $f/f_0$  is small, the capacitor is open and hence no signal is getting in to the amplifier. As the frequency increases the amplifier starts operating. At  $f = f_0$  the capacitor behaves like a short circuit and the amplifier will have a constant, high frequency, gain of  $H_0$ . [Figure 10](#) shows the transfer function of this high pass filter:



Figure 10. Highpass Filter Transfer Function

### BAND PASS FILTER



Figure 11. Bandpass Filter

Combining a low pass filter and a high pass filter will generate a band pass filter. In this network the input impedance forms the high pass filter while the feedback impedance forms the low pass filter. Choosing the corner frequencies so that  $f_1 < f_2$ , then all the frequencies in between,  $f_1 \leq f \leq f_2$ , will pass through the filter while frequencies below  $f_1$  and above  $f_2$  will be cut off.

The transfer function can be easily calculated using the same methodology as before.

$$H = H_0 \frac{j(f/f_1)}{[1 + j(f/f_1)][1 + j(f/f_2)]} \quad (18)$$

Where

$$f_1 = \frac{1}{2\pi R_1 C_1}$$

$$f_2 = \frac{1}{2\pi R_2 C_2}$$

$$H_0 = \frac{-R_2}{R_1}$$

(19)

The transfer function is presented in the following figure.



**Figure 12. Bandpass filter Transfer Function**

### STATE VARIABLE ACTIVE FILTER

State variable active filters are circuits that can simultaneously represent high pass, band pass, and low pass filters. The state variable active filter uses three separate amplifiers to achieve this task. A typical state variable active filter is shown in [Figure 13](#). The first amplifier in the circuit is connected as a gain stage. The second and third amplifiers are connected as integrators, which means they behave as low pass filters. The feedback path from the output of the third amplifier to the first amplifier enables this low frequency signal to be fed back with a finite and fairly low closed loop gain. This is while the high frequency signal on the input is still gained up by the open loop gain of the 1st amplifier. This makes the first amplifier a high pass filter. The high pass signal is then fed into a low pass filter. The outcome is a band pass signal, meaning the second amplifier is a band pass filter. This signal is then fed into the third amplifiers input and so, the third amplifier behaves as a simple low pass filter.



**Figure 13. State Variable Active Filter**

The transfer function of each filter needs to be calculated. The derivations will be more trivial if each stage of the filter is shown on its own.

The three components are:





For  $A_1$  the relationship between input and output is:

$$V_{O1} = \frac{-R_4}{R_1} V_0 + \left[ \frac{R_6}{R_5 + R_6} \right] \left[ \frac{R_1 + R_4}{R_1} \right] V_{IN} + \left[ \frac{R_5}{R_5 + R_6} \right] \left[ \frac{R_1 + R_4}{R_1} \right] V_{O2} \quad (20)$$

This relationship depends on the output of all the filters. The input-output relationship for  $A_2$  can be expressed as:

$$V_{O2} = \frac{-1}{s C_2 R_2} V_{O1} \quad (21)$$

And finally this relationship for  $A_3$  is as follows:

$$V_O = \frac{-1}{s C_3 R_3} V_{O2} \quad (22)$$

Re-arranging these equations, one can find the relationship between  $V_O$  and  $V_{IN}$  (transfer function of the lowpass filter),  $V_{O1}$  and  $V_{IN}$  (transfer function of the highpass filter), and  $V_{O2}$  and  $V_{IN}$  (transfer function of the bandpass filter) These relationships are as follows:

### Lowpass Filter

$$\frac{V_O}{V_{IN}} = \frac{\left[ \frac{R_1 + R_4}{R_1} \right] \left[ \frac{R_6}{R_5 + R_6} \right] \left[ \frac{1}{C_2 C_3 R_2 R_3} \right]}{s^2 + s \left[ \frac{1}{C_2 R_2} \right] \left[ \frac{R_5}{R_5 + R_6} \right] \left[ \frac{R_1 + R_4}{R_1} \right] + \left[ \frac{1}{C_2 C_3 R_2 R_3} \right]} \quad (23)$$

### Highpass Filter

$$\frac{V_{O1}}{V_{IN}} = \frac{s^2 \left[ \frac{R_1 + R_4}{R_1} \right] \left[ \frac{R_6}{R_5 + R_6} \right]}{s^2 + s \left[ \frac{1}{C_2 R_2} \right] \left[ \frac{R_5}{R_5 + R_6} \right] \left[ \frac{R_1 + R_4}{R_1} \right] + \left[ \frac{1}{C_2 C_3 R_2 R_3} \right]} \quad (24)$$

### Bandpass Filter

$$\frac{V_{O2}}{V_{IN}} = \frac{s \left[ \frac{1}{C_2 R_2} \right] \left[ \frac{R_1 + R_4}{R_1} \right] \left[ \frac{R_6}{R_5 + R_6} \right]}{s^2 + s \left[ \frac{1}{C_2 R_2} \right] \left[ \frac{R_5}{R_5 + R_6} \right] \left[ \frac{R_1 + R_4}{R_1} \right] + \left[ \frac{1}{C_2 C_3 R_2 R_3} \right]} \quad (25)$$

The center frequency and Quality Factor for all of these filters is the same. The values can be calculated in the following manner:

$$\omega_c = \sqrt{\frac{1}{C_2 C_3 R_2 R_3}}$$

and

$$Q = \sqrt{\frac{C_2 R_2}{C_3 R_3}} \left[ \frac{R_5 + R_6}{R_6} \right] \left[ \frac{R_1}{R_1 + R_4} \right] \quad (26)$$

A design example is shown here:

Designing a bandpass filter with center frequency of 10kHz and Quality Factor of 5.5

To do this, first consider the Quality Factor. It is best to pick convenient values for the capacitors.  $C_2 = C_3 = 1000\text{pF}$ . Also, choose  $R_1 = R_4 = 30\text{k}\Omega$ . Now values of  $R_5$  and  $R_6$  need to be calculated. With the chosen values for the capacitors and resistors, Q reduces to:

$$Q = \frac{11}{2} = \frac{1}{2} \left[ \frac{R_5 + R_6}{R_6} \right] \quad (27)$$

or

$$R_5 = 10R_6 \quad R_6 = 1.5\text{k}\Omega \quad R_5 = 15\text{k}\Omega \quad (28)$$

Also, for  $f = 10\text{kHz}$ , the center frequency is  $\omega_c = 2\pi f = 62.8\text{kHz}$ .

Using the expressions above, the appropriate resistor values will be  $R_2 = R_3 = 16\text{k}\Omega$ .

The following graphs show the transfer function of each of the filters. The DC gain of this circuit is:

$$\text{DC GAIN} = \left[ \frac{R_1 + R_4}{R_1} \right] \left[ \frac{R_6}{R_5 + R_6} \right] = -14.8 \text{ dB}$$

The frequency responses of each stage of the state variable active filter when implemented with the LMV774 are shown in the following figures:



**Figure 14. Lowpass Filter Frequency Response**



**Figure 15. Bandpass Filter Frequency Response**



**Figure 16. Highpass Filter Frequency Response**

**PACKAGING INFORMATION**

| Orderable part number           | Status<br>(1) | Material type<br>(2) | Package   Pins  | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|---------------------------------|---------------|----------------------|-----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| <a href="#">LMV771MG/NOPB</a>   | Active        | Production           | SC70 (DCK)   5  | 1000   SMALL T&R      | Yes         | SN                                   | Level-1-260C-UNLIM                | -40 to 125   | A75                 |
| LMV771MG/NOPB.A                 | Active        | Production           | SC70 (DCK)   5  | 1000   SMALL T&R      | Yes         | SN                                   | Level-1-260C-UNLIM                | -40 to 125   | A75                 |
| <a href="#">LMV771MGX/NOPB</a>  | Active        | Production           | SC70 (DCK)   5  | 3000   LARGE T&R      | Yes         | SN                                   | Level-1-260C-UNLIM                | -40 to 125   | A75                 |
| LMV771MGX/NOPB.A                | Active        | Production           | SC70 (DCK)   5  | 3000   LARGE T&R      | Yes         | SN                                   | Level-1-260C-UNLIM                | -40 to 125   | A75                 |
| <a href="#">LMV772MA/NOPB</a>   | Active        | Production           | SOIC (D)   8    | 95   TUBE             | Yes         | SN                                   | Level-1-260C-UNLIM                | -40 to 125   | LMV7<br>72MA        |
| LMV772MA/NOPB.A                 | Active        | Production           | SOIC (D)   8    | 95   TUBE             | Yes         | SN                                   | Level-1-260C-UNLIM                | -40 to 125   | LMV7<br>72MA        |
| <a href="#">LMV772MAX/NOPB</a>  | Active        | Production           | SOIC (D)   8    | 2500   LARGE T&R      | Yes         | SN                                   | Level-1-260C-UNLIM                | -40 to 125   | LMV7<br>72MA        |
| LMV772MAX/NOPB.A                | Active        | Production           | SOIC (D)   8    | 2500   LARGE T&R      | Yes         | SN                                   | Level-1-260C-UNLIM                | -40 to 125   | LMV7<br>72MA        |
| <a href="#">LMV772MM/NOPB</a>   | Active        | Production           | VSSOP (DGK)   8 | 1000   SMALL T&R      | Yes         | SN                                   | Level-1-260C-UNLIM                | -40 to 125   | A91A                |
| LMV772MM/NOPB.A                 | Active        | Production           | VSSOP (DGK)   8 | 1000   SMALL T&R      | Yes         | SN                                   | Level-1-260C-UNLIM                | -40 to 125   | A91A                |
| <a href="#">LMV772MMX/NOPB</a>  | Active        | Production           | VSSOP (DGK)   8 | 3500   LARGE T&R      | Yes         | SN                                   | Level-1-260C-UNLIM                | -40 to 125   | A91A                |
| LMV772MMX/NOPB.A                | Active        | Production           | VSSOP (DGK)   8 | 3500   LARGE T&R      | Yes         | SN                                   | Level-1-260C-UNLIM                | -40 to 125   | A91A                |
| <a href="#">LMV772QMM/NOPB</a>  | Active        | Production           | VSSOP (DGK)   8 | 1000   SMALL T&R      | Yes         | NIPDAU   SN                          | Level-1-260C-UNLIM                | -40 to 125   | AJ7A                |
| LMV772QMM/NOPB.A                | Active        | Production           | VSSOP (DGK)   8 | 1000   SMALL T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | AJ7A                |
| <a href="#">LMV772QMMX/NOPB</a> | Active        | Production           | VSSOP (DGK)   8 | 3500   LARGE T&R      | Yes         | SN                                   | Level-1-260C-UNLIM                | -40 to 125   | AJ7A                |
| LMV772QMMX/NOPB.A               | Active        | Production           | VSSOP (DGK)   8 | 3500   LARGE T&R      | Yes         | SN                                   | Level-1-260C-UNLIM                | -40 to 125   | AJ7A                |
| <a href="#">LMV774MT/NOPB</a>   | Active        | Production           | TSSOP (PW)   14 | 94   TUBE             | Yes         | NIPDAU   SN                          | Level-1-260C-UNLIM                | -40 to 125   | LMV77<br>4MT        |
| LMV774MT/NOPB.A                 | Active        | Production           | TSSOP (PW)   14 | 94   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | LMV77<br>4MT        |
| <a href="#">LMV774MTX/NOPB</a>  | Active        | Production           | TSSOP (PW)   14 | 2500   LARGE T&R      | Yes         | NIPDAU   SN                          | Level-1-260C-UNLIM                | -40 to 125   | LMV77<br>4MT        |
| LMV774MTX/NOPB.A                | Active        | Production           | TSSOP (PW)   14 | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | LMV77<br>4MT        |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

**(2) Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

**(3) RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

**(4) Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**(5) MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

**(6) Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF LMV772, LMV772-Q1 :**

- Catalog : [LMV772](#)
- Automotive : [LMV772-Q1](#)

**NOTE: Qualified Version Definitions:**

- Catalog - TI's standard catalog product
- Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|-----------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| LMV771MG/NOPB   | SC70         | DCK             | 5    | 1000 | 178.0              | 8.4                | 2.25    | 2.45    | 1.2     | 4.0     | 8.0    | Q3            |
| LMV771MGX/NOPB  | SC70         | DCK             | 5    | 3000 | 178.0              | 8.4                | 2.25    | 2.45    | 1.2     | 4.0     | 8.0    | Q3            |
| LMV772MAX/NOPB  | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.5     | 5.4     | 2.0     | 8.0     | 12.0   | Q1            |
| LMV772MM/NOPB   | VSSOP        | DGK             | 8    | 1000 | 177.8              | 12.4               | 5.3     | 3.4     | 1.4     | 8.0     | 12.0   | Q1            |
| LMV772MMX/NOPB  | VSSOP        | DGK             | 8    | 3500 | 330.0              | 12.4               | 5.3     | 3.4     | 1.4     | 8.0     | 12.0   | Q1            |
| LMV772QMM/NOPB  | VSSOP        | DGK             | 8    | 1000 | 180.0              | 12.4               | 5.3     | 3.4     | 1.4     | 8.0     | 12.0   | Q1            |
| LMV772QMM/NOPB  | VSSOP        | DGK             | 8    | 1000 | 177.8              | 12.4               | 5.3     | 3.4     | 1.4     | 8.0     | 12.0   | Q1            |
| LMV772QMMX/NOPB | VSSOP        | DGK             | 8    | 3500 | 330.0              | 12.4               | 5.3     | 3.4     | 1.4     | 8.0     | 12.0   | Q1            |
| LMV774MTX/NOPB  | TSSOP        | PW              | 14   | 2500 | 330.0              | 12.4               | 6.95    | 5.6     | 1.6     | 8.0     | 12.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMV771MG/NOPB   | SC70         | DCK             | 5    | 1000 | 208.0       | 191.0      | 35.0        |
| LMV771MGX/NOPB  | SC70         | DCK             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| LMV772MAX/NOPB  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LMV772MM/NOPB   | VSSOP        | DGK             | 8    | 1000 | 208.0       | 191.0      | 35.0        |
| LMV772MMX/NOPB  | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |
| LMV772QMM/NOPB  | VSSOP        | DGK             | 8    | 1000 | 213.0       | 191.0      | 35.0        |
| LMV772QMM/NOPB  | VSSOP        | DGK             | 8    | 1000 | 208.0       | 191.0      | 35.0        |
| LMV772QMMX/NOPB | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |
| LMV774MTX/NOPB  | TSSOP        | PW              | 14   | 2500 | 367.0       | 367.0      | 35.0        |

**TUBE**


\*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T ( $\mu$ m) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------------|--------|
| LMV772MA/NOPB   | D            | SOIC         | 8    | 95  | 495    | 8      | 4064         | 3.05   |
| LMV772MA/NOPB.A | D            | SOIC         | 8    | 95  | 495    | 8      | 4064         | 3.05   |
| LMV774MT/NOPB   | PW           | TSSOP        | 14   | 94  | 495    | 8      | 2514.6       | 4.06   |
| LMV774MT/NOPB   | PW           | TSSOP        | 14   | 94  | 530    | 10.2   | 3600         | 3.5    |
| LMV774MT/NOPB.A | PW           | TSSOP        | 14   | 94  | 530    | 10.2   | 3600         | 3.5    |
| LMV774MT/NOPB.A | PW           | TSSOP        | 14   | 94  | 495    | 8      | 2514.6       | 4.06   |

## PACKAGE OUTLINE

**DCK0005A**



## SOT - 1.1 max height

## SMALL OUTLINE TRANSISTOR



4214834/G 11/2024

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Reference JEDEC MO-203.
4. Support pin may differ or may not be present.
5. Lead width does not comply with JEDEC.
6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side

# EXAMPLE BOARD LAYOUT

DCK0005A

SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:18X



4214834/G 11/2024

NOTES: (continued)

7. Publication IPC-7351 may have alternate designs.
8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DCK0005A

SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



SOLDER PASTE EXAMPLE  
BASED ON 0.125 THICK STENCIL  
SCALE:18X

4214834/G 11/2024

NOTES: (continued)

9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
10. Board assembly site may have different recommendations for stencil design.



# PACKAGE OUTLINE

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.

# EXAMPLE BOARD LAYOUT

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:8X



SOLDER MASK DETAILS

4214825/C 02/2019

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



SOLDER PASTE EXAMPLE  
BASED ON .005 INCH [0.125 MM] THICK STENCIL  
SCALE:8X

4214825/C 02/2019

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

# PACKAGE OUTLINE

PW0014A



TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153.

# EXAMPLE BOARD LAYOUT

PW0014A

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE: 10X



4220202/B 12/2023

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

PW0014A

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE: 10X

4220202/B 12/2023

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

# PACKAGE OUTLINE

DGK0008A



VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-187.

# EXAMPLE BOARD LAYOUT

DGK0008A

™ VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



4214862/A 04/2023

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
9. Size of metal pad may vary due to creepage requirement.

# EXAMPLE STENCIL DESIGN

DGK0008A

TM VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



SOLDER PASTE EXAMPLE  
SCALE: 15X

4214862/A 04/2023

NOTES: (continued)

11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
12. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#), [TI's General Quality Guidelines](#), or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2026, Texas Instruments Incorporated

Last updated 10/2025