

Sample &

Buy



#### OPA1662-Q1

SLOS805C - JULY 2012 - REVISED AUGUST 2016

OPA1662-Q1 Dual, 3.3 nV/VHz Noise, 0.00006% THD+N, RRO, Bipolar-Input Audio Operational Amplifier

Technical

Documents

## 1 Features

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results
  - Device Temperature Grade 3: –40°C to 85°C
    Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C3B
- Low Noise: 3.3 nV/√Hz at 1 kHz
- Low Distortion: 0.00006% at 1 kHz
- Low Quiescent Current: 1.5 mA per Channel
- Slew Rate: 17 V/μs
- Wide Gain Bandwidth: 22 MHz (G = 1)
- Unity Gain Stable
- Rail-to-Rail Output
- Wide Supply Range: ±1.5 V to ±18 V, or 3 V to 36 V
- Small Package Sizes: Dual: 8-Pin SOIC and VSSOP

## 2 Applications

- Automotive
- Car Audio
- Premium Audio
- External Audio Amplifiers
- Body Control Modules

#### Input Voltage Noise Density and Input Current Noise Density vs Frequency



## 3 Description

Tools &

Software

The OPA1662-Q1 is a dual, bipolar-input operational amplifier which is well suited for premium audio external amplifier applications in infotainment and cluster systems. In audio systems, the main concern is to ensure a clear, quality output signal which means minimuzing any noise introduced to the signal. The OPA1662-Q1 offers low noise density with an ultra-low distortion of 0.00006% at 1 kHz that maximizes the signal output. Additionally, this op amp offers rail-to-rail output swing to within 600 mV with 2-k $\Omega$  load. The wide headroom ensures that the output signal does not clip, and therefore preserves the audio quality.

Support &

Community

**.**...

the OPA1662-Q1 operates over a very wide supply range of  $\pm 1.5$  V to  $\pm 18$  V, or 3 V to 36 V, on only 1.5 mA of supply current per channel. The wide supply range enables design flexibility for the device as it can be integrated from a power amplifier driven by the battery to being driven from an ADC to DAC for low-power applications. Additionally, this device also has a high-output drive capability of  $\pm 30$  mA and can act as the sole audio amplifier for low-power applications, such as for cluster chimes.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| OPA1662-Q1  | SOIC (8)  | 4.90 mm × 3.91 mm |
|             | VSSOP (8) | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



#### THD+N Ratio vs Frequency

Submit Documentation Feedback

2

## **Table of Contents**

| 1 | Feat | tures 1                                            |
|---|------|----------------------------------------------------|
| 2 | Арр  | lications 1                                        |
| 3 | Des  | cription 1                                         |
| 4 | Rev  | ision History 2                                    |
| 5 | Des  | cription Continued 3                               |
| 6 | Pin  | Configuration and Functions 3                      |
| 7 | Spe  | cifications 3                                      |
|   | 7.1  | Absolute Maximum Ratings 3                         |
|   | 7.2  | ESD Ratings 4                                      |
|   | 7.3  | Recommended Operating Conditions 4                 |
|   | 7.4  | Thermal Information 4                              |
|   | 7.5  | Electrical Characteristics: $V_S = \pm 15 V$ 4     |
|   | 7.6  | Electrical Characteristics: V <sub>S</sub> = 5 V 5 |
|   | 7.7  | Typical Characteristics 7                          |
| 8 | Deta | ailed Description 14                               |
|   | 8.1  | Overview 14                                        |
|   | 8.2  | Functional Block Diagram 14                        |
|   | 8.3  | Feature Description 14                             |
|   |      |                                                    |

|    | 8.4   | Device Functional Modes                         | 19 |
|----|-------|-------------------------------------------------|----|
| 9  | Appl  | lication and Implementation                     | 20 |
|    | 9.1   | Application Information                         | 20 |
|    | 9.2   | Typical Application                             | 20 |
| 10 | Pow   | er Supply Recommendations                       | 22 |
| 11 | Layo  | out                                             | 22 |
|    | 11.1  | Layout Guidelines                               | 22 |
|    | 11.2  | Layout Example                                  | 23 |
|    | 11.3  | Power Dissipation                               | 23 |
| 12 | Devi  | ice and Documentation Support                   | 24 |
|    | 12.1  | Documentation Support                           | 24 |
|    | 12.2  | Receiving Notification of Documentation Updates | 24 |
|    | 12.3  | Community Resources                             | 24 |
|    | 12.4  | Trademarks                                      | 24 |
|    | 12.5  | Electrostatic Discharge Caution                 | 24 |
|    | 12.6  | Glossary                                        | 24 |
| 13 |       | hanical, Packaging, and Orderable               |    |
|    | Infor | mation                                          | 24 |
|    |       |                                                 |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | hanges from Revision B (October 2012) to Revision C                                                                                                                                                                                                                                  | Page |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. |      |
| •  | Removed Ordering Information table, see POA at the end of the data sheet                                                                                                                                                                                                             | 1    |
| •  | Changed the <i>Description</i> section                                                                                                                                                                                                                                               | 1    |
| Cł | hanges from Revision A (September 2012) to Revision B                                                                                                                                                                                                                                | Page |
| •  | Changed top-side marking for OPA1662AIDRQ1 from preview to O1662Q in Ordering Information table                                                                                                                                                                                      |      |

| Cł | hanges from Original (July 2012) to Revision A                                                         | Page |
|----|--------------------------------------------------------------------------------------------------------|------|
| •  | Device going from 2-page preview to production status, full-length document included in this revision. | 1    |

Copyright © 2012–2016, Texas Instruments Incorporated

www.ti.com



### **5** Description Continued

The device also features completely independent circuitry for each of the two channels to enable low crosstalk and freedom from interactions between each channel, even when overdriven or overloaded. This feature enables customers to drive two different audio signals with ease of mind that the signals are not affected by each other.

The OPA1662-Q1 offers a wide bandwidth of 22 MHz and high slew rate of 17 V/µs which is applicable as a high and low side sensing for ripple currents in SMPS devices or motor drives. As a current sensor, the OPA1662-Q1 can be used as peak current mode control, with the op amps offering stability and enabling higher bandwidth for the system. The OPA1662-Q1 is applicable in body control modules and HEV or EV converters where motors typically are used.

#### 6 Pin Configuration and Functions



#### **Pin Functions**

| PIN   | PIN I/O |     | DESCRIPTION                     |  |
|-------|---------|-----|---------------------------------|--|
| NAME  | NO.     | 1/0 | DESCRIPTION                     |  |
| +IN A | 3       | I   | Noninverting input channel A    |  |
| –IN A | 2       | I   | Inverting input channel A       |  |
| +IN B | 5       | I   | Noninverting input channel B    |  |
| –IN B | 6       | I   | Inverting input channel B       |  |
| OUT_A | 1       | 0   | Output, channel A               |  |
| OUT_B | 7       | 0   | Output, channel B               |  |
| V–    | 4       |     | Negative (lowest) power supply  |  |
| V+    | 8       | _   | Positive (highest) power supply |  |

### 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                   | MIN        | MAX        | UNIT |
|---------------------------------------------------|------------|------------|------|
| Supply voltage, (V+) – (V–)                       |            | 40         | V    |
| Input voltage                                     | (V–) – 0.5 | (V+) + 0.5 | V    |
| Input current (all pins except power-supply pins) |            | ±10        | mA   |
| Output short-circuit <sup>(2)</sup>               | Conti      | nuous      |      |
| Operating ambient temperature                     | -40        | 125        | °C   |
| Junction temperature, T <sub>J</sub>              |            | 200        | °C   |
| Storage temperature, T <sub>stg</sub>             | -65        | 150        | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Short-circuit to  $V_S$  / 2 (ground in symmetrical dual supply setups), one amplifier per package.

SLOS805C -JULY 2012-REVISED AUGUST 2016

TEXAS INSTRUMENTS

www.ti.com

### 7.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatio discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V    |
|                    | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011            | ±750  | v    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|    |                               | MIN      | MAX      | UNIT |
|----|-------------------------------|----------|----------|------|
| Vs | Supply voltage, (V+) – (V–)   | 3 (±1.5) | 36 (±18) | V    |
| TA | Operating ambient temperature | -40      | 125      | °C   |

#### 7.4 Thermal Information

|                      |                                              | OPA1662-Q1 |             |      |  |
|----------------------|----------------------------------------------|------------|-------------|------|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | D (SOIC)   | DGK (VSSOP) | UNIT |  |
|                      |                                              | 8 PINS     | 8 PINS      |      |  |
| $R_{\thetaJA}$       | Junction-to-ambient thermal resistance       | 156.3      | 225.4       | °C/W |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 85.5       | 78.8        | °C/W |  |
| $R_{\theta J B}$     | Junction-to-board thermal resistance         | 64.9       | 110.5       | °C/W |  |
| ΨJT                  | Junction-to-top characterization parameter   | 33.8       | 14.6        | °C/W |  |
| Ψјв                  | Junction-to-board characterization parameter | 64.3       | 108.5       | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 7.5 Electrical Characteristics: $V_s = \pm 15 V$

 $T_{A}$  = 25°C,  $V_{CM}$  =  $V_{OUT}$  = midsupply, and  $R_{L}$  = 2  $k\Omega$  (unless otherwise noted)

|         | PARAMETER                           | TES                                                    | T CONDITIONS               | MIN | TYP    | MAX | UNIT             |
|---------|-------------------------------------|--------------------------------------------------------|----------------------------|-----|--------|-----|------------------|
| AUDIO P | ERFORMANCE                          |                                                        | ·                          |     |        |     |                  |
| THD+N   | Total harmonic distortion + noise   |                                                        | 2.)/                       | 0.0 | 00006% |     |                  |
| THD+N   | Total harmonic distortion + noise   | noise $G = 1, f = 1 \text{ kHz}, V_0 = 3 V_{RMS}$ -124 |                            |     | dB     |     |                  |
|         |                                     |                                                        | SMPTE two-tone, 4:1 (60 Hz | 0.0 | 00004% |     |                  |
|         |                                     |                                                        | and 7 kHz)                 |     | -128   |     | dB               |
| IMD     | Intermedulation distortion          | 0 1 1/ 2 1/                                            | DIM 30 (3-kHz square wave  | 0.0 | 00004% |     |                  |
| IND     | Intermodulation distortion          | $G = 1, V_O = 3 V_{RMS}$                               | and 15-kHz sine wave)      |     | -128   |     | dB               |
|         |                                     |                                                        | CCIF twin-tone (19 kHz and | 0.0 | 00004% |     |                  |
|         |                                     |                                                        | 20 kHz)                    |     | -128   |     | dB               |
| FREQUE  | NCY RESPONSE                        | •                                                      |                            |     |        |     |                  |
| GBW     | Gain-bandwidth product              | G = 1                                                  |                            |     | 22     |     | MHz              |
| SR      | Slew rate                           | G = -1                                                 |                            |     | 17     |     | V/µs             |
|         | Full power bandwidth <sup>(1)</sup> | $V_{O} = 1 V_{P}$                                      |                            |     | 2.7    |     | MHz              |
|         | Overload recovery time              | G = -10                                                |                            |     | 1      |     | μs               |
|         | Channel separation (dual and quad)  | f = 1 kHz                                              |                            |     | -120   |     | dB               |
| NOISE   |                                     |                                                        | ·                          |     |        |     |                  |
| en      | Input voltage noise                 | f = 20 Hz to 20 kHz                                    |                            |     | 2.8    |     | μV <sub>PP</sub> |
|         |                                     | f = 1 kHz                                              |                            |     | 3.3    |     | nV/√Hz           |
|         | Input voltage noise density         | f = 100 Hz                                             |                            |     | 5      |     | nV/√Hz           |
|         |                                     | f = 1 kHz                                              |                            |     | 1      |     | pA/√Hz           |
| In      | Input current noise density         | f = 100 Hz                                             |                            |     | 2      |     | pA/√Hz           |

(1) Full-power bandwidth = SR /  $(2\pi \times V_P)$ , where SR = slew rate.



## Electrical Characteristics: V<sub>s</sub> = ±15 V (continued)

 $T_{\text{A}}$  = 25°C,  $V_{\text{CM}}$  =  $V_{\text{OUT}}$  = midsupply, and  $R_{\text{L}}$  = 2 k $\Omega$  (unless otherwise noted)

|                  | PARAMETER                            | TEST CONDITIONS                                                                            | MIN        | TYP         | MAX        | UNIT  |
|------------------|--------------------------------------|--------------------------------------------------------------------------------------------|------------|-------------|------------|-------|
| OFFSET           | VOLTAGE                              |                                                                                            | 1          |             |            |       |
|                  |                                      | $V_{S} = \pm 1.5 V \text{ to } \pm 18 V$                                                   |            | ±0.5        | ±1.5       | mV    |
| V <sub>OS</sub>  | Input offset voltage                 | $V_{\rm S} = \pm 1.5$ V to $\pm 18$ V, $T_{\rm A} = -40^{\circ}$ C to $85^{\circ}{}^{(2)}$ |            | 2           | 8          | µV/⁰C |
| PSRR             | Power-supply rejection ratio         | $V_{S} = \pm 1.5 \text{ V to } \pm 18 \text{ V}$                                           |            | 1           | 3          | μV/V  |
| INPUT B          | IAS CURRENT                          |                                                                                            |            |             |            |       |
| IB               | Input bias current                   | V <sub>CM</sub> = 0 V                                                                      |            | 600         | 1200       | nA    |
| I <sub>OS</sub>  | Input offset current                 | $V_{CM} = 0 V$                                                                             |            | ±25         | ±100       | nA    |
|                  | OLTAGE                               |                                                                                            |            |             |            |       |
| V <sub>CM</sub>  | Common-mode voltage                  |                                                                                            | (V–) + 0.5 |             | (V+) – 1   | V     |
| CMRR             | Common-mode rejection ratio          |                                                                                            | 106        | 114         |            | dB    |
| INPUT IN         | IPEDANCE                             |                                                                                            |            |             |            |       |
|                  | Differential resistance              |                                                                                            |            | 170         |            | kΩ    |
|                  | Differential capacitance             |                                                                                            |            | 2           |            | pF    |
|                  | Common-mode resistance               |                                                                                            |            | 600         |            | kΩ    |
|                  | Common-mode capacitance              |                                                                                            |            | 2.5         |            | pF    |
| OPEN-LO          | DOP GAIN                             |                                                                                            |            |             |            |       |
| A <sub>OL</sub>  | Open-loop voltage gain               | $(V-) + 0.6 V \le V_0 \le (V+) - 0.6 V, R_L = 2 k\Omega$                                   | 106        | 114         |            | dB    |
| OUTPUT           |                                      |                                                                                            |            |             |            |       |
| V <sub>OUT</sub> | Output voltage                       | $R_L = 2 k\Omega$                                                                          | (V–) + 0.6 |             | (V+) – 0.6 | V     |
| I <sub>OUT</sub> | Output current                       |                                                                                            | See Typica | al Characte | ristics    | mA    |
| Zo               | Open-loop output impedance           |                                                                                            | See Typica | al Characte | ristics    | Ω     |
| I <sub>SC</sub>  | Short-circuit current <sup>(3)</sup> |                                                                                            |            | ±50         |            | mA    |
| CLOAD            | Capacitive load drive                |                                                                                            |            | 200         |            | pF    |
| POWER            | SUPPLY                               |                                                                                            |            |             |            |       |
| Vs               | Specified voltage                    |                                                                                            | ±1.5       |             | ±18        | V     |
|                  | Quiescent current                    | I <sub>OUT</sub> = 0 A                                                                     |            | 1.5         | 1.8        | mA    |
| lq               | (per channel)                        | $I_{OUT} = 0 \text{ A}, T_A = -40^{\circ}\text{C to } 85^{\circ}^{(2)}$                    |            |             | 2          | mA    |
| TEMPER           | ATURE                                |                                                                                            |            |             |            |       |
|                  | Specified temperature                |                                                                                            | -40        |             | 85         | °C    |

(2) Specified by design and characterization.(3) One channel at a time.

## 7.6 Electrical Characteristics: $V_s = 5 V$

 $T_{A}$  = 25°C,  $V_{CM}$  =  $V_{OUT}$  = midsupply, and  $R_{L}$  = 2 k $\Omega$  (unless otherwise noted)

|          | PARAMETERTEST                     | C                           | ONDITIONS                                     | MIN     | TYP     | MAX | UNIT |
|----------|-----------------------------------|-----------------------------|-----------------------------------------------|---------|---------|-----|------|
| AUDIO PE | ERFORMANCE                        |                             |                                               |         |         |     |      |
| THD+N    | Total harmonic distortion + noise | $C = 1 f = 1 kH_{7} V_{1}$  | $G = 1, f = 1 \text{ kHz}, V_{O} = 3 V_{RMS}$ |         |         |     |      |
|          |                                   | $G = 1, 1 = 1$ KHZ, $V_0 =$ |                                               | -120    |         | dB  |      |
|          |                                   |                             | SMPTE two-tone, 4:1 (60 Hz                    | 0       | .00004% |     |      |
|          |                                   |                             | and 7 kHz)                                    |         | -128    | dB  | dB   |
| IMD      | Intermodulation distortion        | 0 1 1/ 2 1/                 | DIM 30 (3-kHz square wave                     | 0       | .00004% |     |      |
| IIVID    | Internodulation distortion        | $G = 1, V_O = 3 V_{RMS}$    | and 15-kHz sine wave)                         |         | -128    |     | dB   |
|          |                                   |                             | CCIF twin-tone (19 kHz and 0.00004%           | .00004% |         |     |      |
|          |                                   | 20 kHz)                     | 20 kHz)                                       |         | -128    |     | dB   |

|                   | Channel separation (dual and quad)   | f = 1 kHz                                                                | -120               |            | dB                |
|-------------------|--------------------------------------|--------------------------------------------------------------------------|--------------------|------------|-------------------|
| NOISE             |                                      | •                                                                        | !                  | ł          |                   |
| e <sub>n</sub>    | Input voltage noise                  | f = 20 Hz to 20 kHz                                                      | 3.3                |            | μV <sub>PP</sub>  |
|                   |                                      | f = 1 kHz                                                                | 3.3                |            | nV/√H:            |
|                   | Input voltage noise density          | f = 100 Hz                                                               | 5                  |            | nV/√H             |
|                   |                                      | f = 1 kHz                                                                | 1                  |            | pA/√ <del>H</del> |
| l <sub>n</sub>    | Input current noise density          | f = 100 Hz                                                               | 2                  |            | pA/√ <del>H</del> |
| OFFSET            | VOLTAGE                              |                                                                          |                    |            |                   |
|                   |                                      | $V_{\rm S} = \pm 1.5$ V to $\pm 18$ V                                    | ±0.5               | ±1.5       | mV                |
| V <sub>os</sub>   | Input offset voltage                 | $V_{\rm S}$ = ±1.5 V to ±18 V, $T_{\rm A}$ = -40°C to 85° <sup>(2)</sup> | 2                  | 8          | μV/°C             |
| PSRR              | Power-supply rejection ratio         | $V_{\rm S} = \pm 1.5$ V to $\pm 18$ V                                    | 1                  | 3          | μV/V              |
| INPUT BI          | AS CURRENT                           |                                                                          |                    |            |                   |
| I <sub>B</sub>    | Input bias current                   | V <sub>CM</sub> = 0 V                                                    | 600                | 1200       | nA                |
| l <sub>os</sub>   | Input offset current                 | V <sub>CM</sub> = 0 V                                                    | ±25                | ±100       | nA                |
| INPUT VO          | DLTAGE                               |                                                                          |                    | ļ          |                   |
| V <sub>CM</sub>   | Common-mode voltage                  |                                                                          | (V–) + 0.5         | (V+) – 1   | V                 |
| CMRR              | Common-mode rejection ratio          |                                                                          | 86 100             |            | dB                |
| INPUT IM          | IPEDANCE                             |                                                                          |                    | 4          |                   |
|                   | Differential resistance              |                                                                          | 170                |            | kΩ                |
|                   | Differential capacitance             |                                                                          | 2                  |            | pF                |
|                   | Common-mode resistance               |                                                                          | 600                |            | kΩ                |
|                   | Common-mode capacitance              |                                                                          | 2.5                |            | pF                |
| OPEN-LC           | DOP GAIN                             |                                                                          |                    | 4          |                   |
| A <sub>OL</sub>   | Open-loop voltage gain               | $(V-) + 0.6 V \le V_0 \le (V+) - 0.6 V, R_L = 2 k\Omega$                 | 90 100             |            | dB                |
| OUTPUT            |                                      |                                                                          |                    | 4          |                   |
| V <sub>OUT</sub>  | Output voltage                       | $R_L = 2 k\Omega$                                                        | (V–) + 0.6         | (V+) – 0.6 | V                 |
| I <sub>OUT</sub>  | Output current                       |                                                                          | See \              |            | mA                |
| Zo                | Open-loop output impedance           |                                                                          | See Typical Charac | teristics  | Ω                 |
| I <sub>SC</sub>   | Short-circuit current <sup>(3)</sup> |                                                                          | ±40                |            | mA                |
| C <sub>LOAD</sub> | Capacitive load drive                |                                                                          | 200                |            | pF                |
| POWER             | SUPPLY                               |                                                                          |                    | J          |                   |
| Vs                | Specified voltage                    |                                                                          | ±1.5               | ±18        | V                 |
|                   |                                      | I <sub>OUT</sub> = 0 A                                                   | 1.4                | 1.7        | mA                |
| l <sub>Q</sub>    | Quiescent current (per channel)      | $I_{OUT} = 0 \text{ A}, T_A = -40^{\circ}\text{C to } 85^{\circ}^{(2)}$  |                    | 2          | mA                |
| TEMPER            | ATURE                                |                                                                          | 1                  |            |                   |
|                   | Specified temperature                |                                                                          | -40                | 85         | °C                |

CONDITIONS

Full-power bandwidth = SR /  $(2\pi \times V_P)$ , where SR = slew rate. (1) Specified by design and characterization.

(2) (3) One channel at a time.

PARAMETERTEST

Gain-bandwidth product

Full power bandwidth<sup>(1)</sup>

Overload recovery time

FREQUENCY RESPONSE

Slew rate

GBW

SR

Electrical Characteristics: V<sub>s</sub> = 5 V (continued)

 $T_{\text{A}}$  = 25°C,  $V_{\text{CM}}$  =  $V_{\text{OUT}}$  = midsupply, and  $R_{\text{L}}$  = 2 k $\Omega$  (unless otherwise noted)

G = 1

G = -1

 $V_O = 1 V_P$ 

G = -10



EXAS

MAX

MIN

ТҮР

20

13

2

1

www.ti.com

UNIT

MHz

V/µs

MHz

μs



### 7.7 Typical Characteristics



OPA1662-Q1 SLOS805C – JULY 2012 – REVISED AUGUST 2016

www.ti.com

### **Typical Characteristics (continued)**





### **Typical Characteristics (continued)**

At T\_A = 25°C, V\_S = ±15 V, and R\_L = 2 k\Omega (unless otherwise noted)



## **Typical Characteristics (continued)**





#### **Typical Characteristics (continued)**



OPA1662-Q1 SLOS805C –JULY 2012–REVISED AUGUST 2016



www.ti.com

### **Typical Characteristics (continued)**





#### **Typical Characteristics (continued)**





### 8 Detailed Description

#### 8.1 Overview

The OPA1662-Q1 operational amplifier achieves a low 3.3 nV/ $\sqrt{\text{Hz}}$  noise density with an ultra-low distortion of 0.00006% at 1 kHz that makes the device suitable for audio application. This device has a wide supply range with excellent PSRR, making it a suitable option for applications that are battery powered without regulation.

#### 8.2 Functional Block Diagram



Figure 43. OPA1662-Q1 Simplified Schematic

#### 8.3 Feature Description

#### 8.3.1 Operating Voltage

The OPA1662-Q1 op amp operates from  $\pm 1.5$ -V to  $\pm 18$ -V supplies while maintaining excellent performance. The OPA1662-Q1 can operate with as little as 3 V between the supplies and up to 36 V between the supplies. However, some applications do not require equal positive and negative output voltage swing. With the OPA1662-Q1 device, power-supply voltages do not need to be equal. For example, the positive supply could be set to 25 V with the negative supply at -5 V.

In all cases, the common-mode voltage must be maintained within the specified range. In addition, key parameters are assured over the specified temperature of  $T_A = -40$ °C to 85°C. Parameters that vary significantly with operating voltage or temperature are shown in the *Typical Characteristics*.



#### Feature Description (continued)

#### 8.3.2 Input Protection

The input terminals of the OPA1662-Q1 are protected from excessive differential voltage with back-to-back diodes, as Figure 44 illustrates. In most circuit applications, the input protection circuitry has no consequence. However, in low-gain or G = 1 circuits, fast ramping input signals can forward bias these diodes because the output of the amplifier cannot respond rapidly enough to the input ramp. If the input signal is fast enough to create this forward bias condition, the input signal current must be limited to 10 mA or less. If the input signal current is not inherently limited, an input series resistor ( $R_I$ ) or a feedback resistor ( $R_F$ ) can be used to limit the signal input current. This resistor degrades the low-noise performance of the OPA1662-Q1 and is examined in *Noise Performance*. Figure 44 shows an example configuration when both current-limiting input and feedback resistors are used.



Figure 44. Pulsed Operation

#### 8.3.3 Noise Performance

Figure 45 shows the total circuit noise for varying source impedances with the op amp in a unity-gain configuration (no feedback resistor network, and therefore no additional noise contributions).

The OPA1662-Q1 (GBW = 22 MHz, G = 1) is shown with total circuit noise calculated. The op amp itself contributes both a voltage noise component and a current noise component. The voltage noise is commonly modeled as a time-varying component of the offset voltage. The current noise is similarly modeled as the time-varying component of the input bias current and reacts with the source resistance to create a voltage component of noise. Therefore, the lowest noise op amp for a given application depends on the source impedance. For low source impedance, current noise is negligible, and voltage noise generally dominates. The low voltage noise of the OPA1662-Q1 op amp makes them a better choice for low source impedances of less than 1 k $\Omega$ .



The equation calculates total circuit noise, where:

- e<sub>n</sub> is the voltage noise
- i<sub>n</sub> is the current noise
- R<sub>S</sub> is the source impedance
- k is Boltzmann's constant = 1.38 × 10<sup>-23</sup> J/K
- T is the temperature in Kelvins (K)

#### Figure 45. Noise Performance of the OPA1662-Q1 in Unity-Gain Buffer Configuration

#### Feature Description (continued)

#### 8.3.4 Basic Noise Calculations

Design of low-noise op amp circuits requires careful consideration of a variety of possible noise contributors: noise from the signal source, noise generated in the op amp, and noise from the feedback network resistors. The total noise of the circuit is the root-sum-square combination of all noise components.

The resistive portion of the source impedance produces thermal noise proportional to the square root of the resistance. Figure 45 plots this equation. The source impedance is usually fixed; consequently, select the op amp and the feedback resistors to minimize the respective contributions to the total noise.

Figure 46 illustrates both inverting and noninverting op amp circuit configurations with gain. In circuit configurations with gain, the feedback network resistors also contribute noise. The current noise of the op amp reacts with the feedback resistors to create additional noise components. The feedback resistor values can generally be chosen to make these noise sources negligible. The equations for total noise are shown for both configurations.

A) Noise in Noninverting Gain Configuration

Noise at the output:



 $E_{O}^{2} = \left[1 + \frac{R_{2}}{R_{1}}\right]^{2} e_{n}^{2} + \left[\frac{R_{2}}{R_{1}}\right]^{2} e_{1}^{2} + e_{2}^{2} + \left[1 + \frac{R_{2}}{R_{1}}\right]^{2} e_{s}^{2}$ 

Where  $e_s = \sqrt{4kTR_s}$  = thermal noise of  $R_s$  $e_1 = \sqrt{4kTR_1}$  = thermal noise of  $R_1$  $e_2 = \sqrt{4kTR_2}$  = thermal noise of  $R_2$ 

B) Noise in Inverting Gain Configuration

Noise at the output:



 $E_{O}^{2} = \left[1 + \frac{R_{2}}{R_{1} + R_{S}}\right]^{2} e_{n}^{2} + \left[\frac{R_{2}}{R_{1} + R_{S}}\right]^{2} e_{1}^{2} + e_{2}^{2} + \left[\frac{R_{2}}{R_{1} + R_{S}}\right]^{2} e_{s}^{2}$ 

Where 
$$e_s = \sqrt{4kTR_s}$$
 = thermal noise of  $R_s$   
 $e_1 = \sqrt{4kTR_1}$  = thermal noise of  $R_1$   
 $e_2 = \sqrt{4kTR_2}$  = thermal noise of  $R_2$ 

For the OPA1662-Q1 op amp at 1 kHz,  $e_n = 3.3 \text{ nV}/\sqrt{\text{Hz}}$ .

#### Figure 46. Noise Calculation in Gain Configurations

#### 8.3.5 Total Harmonic Distortion Measurements

The OPA1662-Q1 op amp has excellent distortion characteristics. THD + noise is below 0.0006% (G = 1,  $V_O = 3 V_{RMS}$ , BW = 80 kHz) throughout the audio frequency range, 20 Hz to 20 kHz, with a 2-k $\Omega$  load (see Figure 7 for characteristic performance).

The distortion produced by the OPA1662-Q1 op amp is below the measurement limit of many commercially available distortion analyzers. However, a special test circuit (such as Figure 47 shows) can be used to extend the measurement capabilities.



Op amp distortion can be considered an internal error source that can be referred to the input. Figure 47 shows a circuit that causes the op amp distortion to be gained up (see the table in Figure 47 for the distortion gain factor for various signal gains). The addition of  $R_3$  to the otherwise standard noninverting amplifier configuration alters the feedback factor or noise gain of the circuit. The closed-loop gain is unchanged, but the feedback available for error correction is reduced by the distortion gain factor, thus extending the resolution by the same amount. The input signal and load applied to the op amp are the same as with conventional feedback without  $R_3$ . The value of  $R_3$  must be kept small to minimize its effect on the distortion measurements.

The validity of this technique can be verified by duplicating measurements at high gain or high frequency where the distortion is within the measurement capability of the test equipment. Measurements for this data sheet were made with an Audio Precision System Two distortion and noise analyzer, which greatly simplifies such repetitive measurements. The measurement technique can, however, be performed with manual distortion measurement instruments.

#### 8.3.6 Capacitive Loads

The dynamic characteristics of the OPA1662-Q1 have been optimized for commonly encountered gains, loads, and operating conditions. The combination of low closed-loop gain and high capacitive loads decreases the phase margin of the amplifier and can lead to gain peaking or oscillations. As a result, heavier capacitive loads must be isolated from the output. The simplest way to achieve this isolation is to add a small resistor ( $R_s$  equal to 50  $\Omega$ , for example) in series with the output.

This small series resistor also prevents excess power dissipation if the output of the device becomes shorted. Figure 25 illustrates a graph of *Small-Signal Overshoot vs Capacitive Load* for several values of R<sub>S</sub>. Also see *Applications Bulletin: Feedback Plots Define Op Amp AC Performance* for details of analysis techniques and application circuits.



| SIGNAL<br>GAIN | DISTORTION<br>GAIN | R <sub>1</sub> | R <sub>2</sub> | R₃     |
|----------------|--------------------|----------------|----------------|--------|
| +1             | 101                | 8              | 1 kΩ           | 10 Ω   |
| -1             | 101                | 4.99 kΩ        | 4.99 kΩ        | 49.9 Ω |
| +10            | 110                | 549 Ω          | 4.99 kΩ        | 49.9 Ω |

(1) For measurement bandwidth, see Figure 7 through Figure 12.



#### 8.3.7 Electrical Overstress

Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress. These questions tend to focus on the device inputs, but may involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly.

It is helpful to have a good understanding of this basic ESD circuitry and its relevance to an electrical overstress event. Figure 48 illustrates the ESD circuits contained in the OPA1662-Q1 (indicated by the dashed line area). The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power-supply lines, where they meet at an absorption device internal to the operational amplifier. This protection circuitry is intended to remain inactive during normal circuit operation.

Copyright © 2012–2016, Texas Instruments Incorporated



An ESD event produces a short duration, high-voltage pulse that is transformed into a short duration, highcurrent pulse as it discharges through a semiconductor device. The ESD protection circuits are designed to provide a current path around the operational amplifier core to prevent it from being damaged. The energy absorbed by the protection circuitry is then dissipated as heat.

When an ESD voltage develops across two or more of the amplifier device pins, current flows through one or more of the steering diodes. Depending on the path that the current takes, the absorption device may activate. The absorption device internal to the OPA1662-Q1 triggers when a fast ESD voltage pulse is impressed across the supply pins. Once triggered, it quickly activates, clamping the ESD pulse to a safe voltage level.

When the operational amplifier connects into a circuit such as that illustrated in Figure 48, the ESD protection components are intended to remain inactive and not become involved in the application circuit operation. However, circumstances may arise where an applied voltage exceeds the operating voltage range of a given pin. If this condition occurs, there is a risk that some of the internal ESD protection circuits may be biased on, and conduct current. Any such current flow occurs through steering diode paths and rarely involves the absorption device.

Figure 48 depicts a specific example where the input voltage,  $V_{IN}$ , exceeds the positive supply voltage (+V<sub>S</sub>) by 500 mV or more. Much of what happens in the circuit depends on the supply characteristics. If +V<sub>S</sub> can sink the current, one of the upper input steering diodes conducts and directs current to +V<sub>S</sub>. Excessively high current levels can flow with increasingly higher V<sub>IN</sub>. As a result, TI recommends that applications limit the input current to 10 mA.

If the supply is not capable of sinking the current,  $V_{IN}$  may begin sourcing current to the operational amplifier, and then take over as the source of positive supply voltage. The danger in this case is that the voltage can rise to levels that exceed the operational amplifier absolute maximum ratings. In extreme but rare cases, the absorption device triggers on while  $+V_S$  and  $-V_S$  are applied. If this event happens, a direct current path is established between the  $+V_S$  and  $-V_S$  supplies. The power dissipation of the absorption device is quickly exceeded, and the extreme internal heating destroys the operational amplifier.

Another common question involves what happens to the amplifier if an input signal is applied to the input while the power supplies  $+V_S$  or  $-V_S$  are at 0 V. Again, it depends on the supply characteristic while at 0 V, or at a level below the input signal amplitude. If the supplies appear as high impedance, then the operational amplifier supply current may be supplied by the input source through the current steering diodes. This state is not a normal bias condition; the amplifier most likely will not operate normally. If the supplies are low impedance, then the current through the steering diodes can become quite high. The current level depends on the ability of the input source to deliver current, and any resistance in the input path.

If there is an uncertainty about the ability of the supply to absorb this current, external Zener diodes may be added to the supply pins as shown in Figure 48.

The Zener voltage must be selected such that the diode does not turn on during normal operation. However, its Zener voltage must be low enough so that the Zener diode conducts if the supply pin begins to rise above the safe operating supply voltage level.





(1)  $V_{IN} = +V_S + 500 \text{ mV}.$ 

# Figure 48. Equivalent Internal ESD Circuitry and Its Relation to a Typical Circuit Application (Single Channel Shown)

### 8.4 Device Functional Modes

The OPA1662-Q1 has a single functional mode and is operational when the power-supply voltage is greater than  $3 V (\pm 1.5 V)$ . The maximum power supply voltage for the OPA1662-Q1 is  $36 V (\pm 18 V)$ .



### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The OPA1662-Q1 is a unity-gain stable, precision dual op amp with very low noise. Applications with noisy or high-impedance power supplies require decoupling capacitors close to the device pins. In most cases,  $0.1-\mu$ F capacitors are adequate. Figure 43 shows a simplified schematic of the OPA1662-Q1 (one channel shown) while Figure 49 shows an additional application idea.

#### 9.2 Typical Application



Copyright © 2016, Texas Instruments Incorporated

#### Figure 49. Audio DAC Current to Voltage Converter and Output Filter



#### **Typical Application (continued)**

#### 9.2.1 Design Requirements

Table 1 lists the design parameters for this example.

| PARAMETER                   | EXAMPLE VALUE   |  |  |  |  |  |  |  |
|-----------------------------|-----------------|--|--|--|--|--|--|--|
| Supply voltage              | ±15 V to ±36 V  |  |  |  |  |  |  |  |
| Differential input currents | 0 mA to 30 mA   |  |  |  |  |  |  |  |
| Resistors value tolerance   | 1%              |  |  |  |  |  |  |  |
| Ceramic capacitor           | XR5 or XR7 50 V |  |  |  |  |  |  |  |

#### **Table 1. Design Parameters**

#### 9.2.2 Detailed Design Procedure

This circuit is designed for converting differential input current into a single ended output voltage. The resistor values are chosen to be relatively low for minimizing the total circuit noise. The filtering capacitors are chosen to maintain adequate bandwidth from 10 Hz to 20 kHz for audio signals.

The first stage converts the audio DAC output current into a voltage with a gain calculated by Equation 1:

R

1+RCS

where

R = 820 Ω •

C = 2200 pF

S is Laplace variable

RC filters the audio DAC output ripple and cutoff frequency =  $2\pi RC$  = 80 KHz

The second differential stage transfer function is calculated by Equation 2:

$$\frac{R3}{R1} \left( \frac{1}{1 + \frac{R2R3}{R1/R2/R3} C2S + 2R2R3C1C2S^2}} \right)$$
(2)

The denominator of this transfer function  $1 + \frac{72.00}{R1/R2/R3}C2S + 2R2R3C1C2S^2$  is a quadratic equation and the general form is calculated by Equation 3:

$$1 + \frac{S}{Q\omega o} + \frac{S^2}{Q\omega o^2}$$

where

- $\omega o = 2\pi Fo$  is the resonance frequency
- and Q is the quality factor

The gain peak depends on the quality factor in Equation 4:

$$Q = R1 / R2 / R3 \sqrt{2 \frac{1}{R2R3} \times \frac{C1}{C2}}$$
(4)

The resonance frequency is calculated by Equation 5:

$$\omega o = 2\pi F o = \sqrt{\frac{1}{2R2R3C1C2}}$$
(5)

These equations help to maintain adequate bandwidth and keep the differential gain flat so the guality factor is from 0.7 to 1. The resonance frequency must be at least twice the desired bandwidth.

The chosen components give a quality factor of 0.89 and a resonance frequency of 53 KHz.

21

Submit Documentation Feedback

(3)

(1)



The overall transfer function is shown in Equation 6:

$$\frac{vo}{loutL + - loutL -} = \frac{R}{1 + RCS} \times \frac{R3}{R1} \times \frac{1}{1 + \frac{R2R3}{R1/R2/R3}C2S + 2R2R3C1C2S^2}}$$
(6)

The  $DC \ gain = \frac{RR3}{R1}$  and is 398 mV/mA.

The poles are at 53 KHz and 80 KHz.

#### 9.2.3 Application Curves



### **10** Power Supply Recommendations

The OPA1662-Q1 is specified for operation from 3 V to 36 V ( $\pm$ 1.5 V to 18 V) and at an ambient operating temperature from  $-40^{\circ}$ C to 85°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in *Typical Characteristics*.

## 11 Layout

#### 11.1 Layout Guidelines

The OPA1662-Q1 is a unity-gain stable, precision dual op amp with very low noise. To realize the full operational performance of the device, good high-frequency printed-circuit board (PCB) layout practices are required. Low-loss, 0.1-µF bypass capacitors must be connected between each supply pin and ground as close to the device as possible. The bypass capacitor traces must be designed for minimum inductance.



#### 11.2 Layout Example



Figure 52. Layout Recommendation

#### 11.3 Power Dissipation

The OPA1662-Q1 op amp is capable of driving  $2-k\Omega$  loads with a power-supply voltage up to ±18 V and full operating temperature range. Internal power dissipation increases when operating at high supply voltages. Copper leadframe construction used in the OPA1662-Q1 op amp improves heat dissipation compared to conventional materials. Circuit board layout can also help minimize junction temperature rise. Wide copper traces help dissipate the heat by acting as an additional heat sink. Temperature rise can be further minimized by soldering the devices to the circuit board rather than using a socket.

TEXAS INSTRUMENTS

www.ti.com

## 12 Device and Documentation Support

## 12.1 Documentation Support

## 12.1.1 Related Documentation

For related documentation see the following:

- Applications Bulletin: Feedback Plots Define Op Amp AC Performance (SBOA015)
- A High-Power High-Fidelity Headphone Amplifier for Current Output Audio DACs Reference Design (TIDU672)

## 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

## All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| OPA1662AIDGKRQ1  | ACTIVE        | VSSOP        | DGK                | 8    | 2500           | RoHS & Green    | NIPDAUAG                             | Level-2-260C-1 YEAR  | -40 to 85    | OUUI                    | Samples |
| OPA1662AIDRQ1    | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | O1662Q                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### OTHER QUALIFIED VERSIONS OF OPA1662-Q1 :

Catalog: OPA1662

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product



Texas

www.ti.com

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| OPA1662AIDGKRQ1             | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA1662AIDRQ1               | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



## PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA1662AIDGKRQ1 | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| OPA1662AIDRQ1   | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |

## D0008A



## **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



## D0008A

## **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

## **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## **DGK0008A**



## **PACKAGE OUTLINE**

## VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



## DGK0008A

## **EXAMPLE BOARD LAYOUT**

## <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown

on this view. It is recommended that vias under paste be filled, plugged or tented.

9. Size of metal pad may vary due to creepage requirement.



## DGK0008A

## **EXAMPLE STENCIL DESIGN**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated