

www.ti.com

SBOS489-DECEMBER 2011

# **Sound** AUDIO OPERATIONAL AMPLIFIERS

Check for Samples: OPA1662, OPA1664

#### **FEATURES**

- Low Noise: 3.3 nV/VHz at 1 kHz
- Low Distortion: 0.00006% at 1 kHz
- Low Quiescent Current:
  1.5 mA per Channel
- Slew Rate: 17 V/µs
- Wide Gain Bandwidth: 22 MHz (G = +1)
- Unity Gain Stable
- Rail-to-Rail Output
- Wide Supply Range: ±1.5 V to ±18 V, or +3 V to +36 V
- Dual and Quad Versions Available
- Small Package Sizes: Dual: SO-8 and MSOP-8 Quad: SO-14 and TSSOP-14

### **APPLICATIONS**

- USB and Firewire Audio Systems
- Analog and Digital Mixers
- Portable Recording Systems
- Audio Effects Processors
- High-End A/V Receivers
- High-End DVD and Blu-Ray<sup>™</sup> Players
- HIGH-End Car Audio

#### DESCRIPTION

The OPA1662 (dual) and OPA1664 (quad) series of bipolar-input operational amplifiers achieve a low 3.3 nV/ $\sqrt{Hz}$  noise density with an ultralow distortion of 0.00006% at 1 kHz. The OPA1662 and OPA1664 series of op amps offer rail-to-rail output swing to within 600 mV with 2-k $\Omega$  load, which increases headroom and maximizes dynamic range. These devices also have a high output drive capability of ±30 mA.

These devices operate over a very wide supply range of  $\pm 1.5$  V to  $\pm 18$  V, or  $\pm 3$  V to  $\pm 36$  V, on only 1.5 mA of supply current per channel. The OPA1662 and OPA1664 op amps are unity-gain stable and provide excellent dynamic behavior over a wide range of load conditions.

These devices also feature completely independent circuitry for lowest crosstalk and freedom from interactions between channels, even when overdriven or overloaded.

The OPA1662 and OPA1664 are specified from  $-40^{\circ}$ C to  $+85^{\circ}$ C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SoundPlus is a trademark of Texas Instruments Incorporated. Blu-Ray is a trademark of Blu-Ray Disc Association. All other trademarks are the property of their respective owners.



#### SBOS489-DECEMBER 2011

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

| PRODUCT | PACKAGE-LEAD | PACKAGE DESIGNATOR | PACKAGE MARKING |  |  |  |  |  |  |
|---------|--------------|--------------------|-----------------|--|--|--|--|--|--|
| 0041663 | SO-8         | D                  | OP1662          |  |  |  |  |  |  |
| OPA1662 | MSOP-8       | DGK                | OUQI            |  |  |  |  |  |  |
| 0044664 | SO-14        | D                  | OP1664          |  |  |  |  |  |  |
| OPA1664 | TSSOP-14     | PW                 | OP1664          |  |  |  |  |  |  |

#### PACKAGE INFORMATION<sup>(1)</sup>

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com.

#### **ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>**

Over operating free-air temperature range (unless otherwise noted).

|                      |                               | OPA1662, OPA1664         | UNIT |  |  |  |
|----------------------|-------------------------------|--------------------------|------|--|--|--|
| Supply voltage, Vs   | $S_{3} = (V+) - (V-)$         | 40                       | V    |  |  |  |
| Input voltage        |                               | (V–) – 0.5 to (V+) + 0.5 | V    |  |  |  |
| Input current (all p | ins except power-supply pins) | ±10                      | mA   |  |  |  |
| Output short-circui  | t <sup>(2)</sup>              | Continuous               |      |  |  |  |
| Operating tempera    | ature range                   | -55 to +125              | °C   |  |  |  |
| Storage temperatu    | ire range                     | -65 to +150              | °C   |  |  |  |
| Junction temperate   | ure                           | 200                      | °C   |  |  |  |
|                      | Human body model (HBM)        | 2                        | kV   |  |  |  |
| ESD ratings          | Charged device model (CDM)    | 1                        | kV   |  |  |  |
|                      | Machine model (MM)            | 200                      | V    |  |  |  |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported.

(2) Short-circuit to  $V_{\rm S}/2$  (ground in symmetrical dual supply setups), one amplifier per package.

#### **PIN CONFIGURATIONS**









SBOS489-DECEMBER 2011

www.ti.com

### ELECTRICAL CHARACTERISTICS: $V_s = \pm 15 V$

At  $T_A = +25^{\circ}C$  and  $R_L = 2 \text{ k}\Omega$ , unless otherwise noted.  $V_{CM} = V_{OUT}$  = midsupply, unless otherwise noted.

|                   |                                      |                                |                                                      | OPA16      | 62, OPA1664      |            |              |
|-------------------|--------------------------------------|--------------------------------|------------------------------------------------------|------------|------------------|------------|--------------|
|                   | PARAMETER                            |                                | CONDITIONS                                           | MIN        | ТҮР              | MAX        | UNIT         |
| AUDIO             | PERFORMANCE                          | -                              |                                                      |            |                  |            |              |
|                   | Total harmonic distortion + noise    | G = +1 f = 1 k                 | KHz, V <sub>O</sub> = 3 V <sub>RMS</sub>             |            | 0.00006          |            | %            |
|                   |                                      | 0 = 11,1 = 11                  | 112, VO = 0 VRMS                                     |            | -124             |            | dB           |
|                   |                                      |                                | SMPTE/DIN two-tone, 4:1                              |            | 0.00004          |            | %            |
|                   |                                      |                                | (60 Hz and 7 kHz)                                    |            | -128             |            | dB           |
|                   | Intermedulation distortion           | G = +1,                        | DIM 30                                               |            | 0.00004          |            | %            |
| IMD               | Intermodulation distortion           | $V_O = 3 V_{RMS}$              | (3-kHz square wave and<br>15-kHz sine wave)          |            | -128             |            | dB           |
|                   |                                      |                                | CCIF twin-tone                                       |            | 0.00004          |            | %            |
|                   |                                      |                                | (19 kHz and 20 kHz)                                  |            | -128             |            | dB           |
| FREQU             | ENCY RESPONSE                        |                                |                                                      |            |                  |            |              |
| GBW               | Gain-bandwidth product               | G = +1                         |                                                      |            | 22               |            | MHz          |
| SR                | Slew rate                            | G = -1                         |                                                      |            | 17               |            | V/µs         |
|                   | Full power bandwidth <sup>(1)</sup>  | $V_{O} = 1 V_{P}$              |                                                      |            | 2.7              |            | MHz          |
|                   | Overload recovery time               | G = -10                        | = -10                                                |            | 1                |            | μs           |
|                   | Channel separation (dual and quad)   | f = 1 kHz                      | 1 kHz                                                |            | -120             |            |              |
| NOISE             |                                      |                                |                                                      |            |                  |            |              |
| e <sub>n</sub>    | Input voltage noise                  | f = 20 Hz to 20                | ) kHz                                                |            | 2.8              |            | $\mu V_{PP}$ |
|                   | Input voltage poice density          | f = 1 kHz                      |                                                      |            | 3.3              |            | nV/√Hz       |
|                   | Input voltage noise density          | f = 100 Hz                     | f = 100 Hz                                           |            | 5                |            | nV/√Hz       |
|                   | Input current noise density          | f = 1 kHz                      |                                                      |            | 1                |            | pA/√Hz       |
| l <sub>n</sub>    | input current noise density          | f = 100 Hz                     |                                                      |            | 2                |            | pA/√Hz       |
| OFFSET            | VOLTAGE                              |                                |                                                      |            |                  |            |              |
| V <sub>os</sub>   | Input offset voltage                 | $V_S = \pm 1.5 V$ to           | ±18 V                                                |            | ±0.5             | ±1.5       | mV           |
| VOS               | input onset voltage                  | $V_{S} = \pm 1.5 \text{ V to}$ | ±18 V, $T_A = -40^{\circ}C$ to +85° <sup>(2)</sup>   |            | 2                | 8          | µV/°C        |
| PSRR              | Power-supply rejection ratio         | $V_{S} = \pm 1.5 \text{ V to}$ | ±18 V                                                |            | 1                | 3          | μV/V         |
| INPUT E           | BIAS CURRENT                         | T                              |                                                      |            |                  |            |              |
| I <sub>B</sub>    | Input bias current                   | $V_{CM} = 0 V$                 |                                                      |            | 600              | 1200       | nA           |
| l <sub>os</sub>   | Input offset current                 | $V_{CM} = 0 V$                 |                                                      |            | ±25              | ±100       | nA           |
| INPUT \           | OLTAGE RANGE                         |                                |                                                      |            |                  |            |              |
| V <sub>CM</sub>   | Common-mode voltage range            |                                |                                                      | (V–) +0.5  |                  | (V+) – 1   | V            |
| CMRR              | Common-mode rejection ratio          |                                |                                                      | 106        | 114              |            | dB           |
| INPUT I           | MPEDANCE                             | 1                              |                                                      |            |                  |            |              |
|                   | Differential                         |                                |                                                      |            | 170    2         |            | kΩ    pF     |
|                   | Common-mode                          |                                |                                                      |            | 600    2.5       |            | MΩ    pF     |
| OPEN-L            | OOP GAIN                             | 1                              |                                                      |            |                  |            |              |
| A <sub>OL</sub>   | Open-loop voltage gain               | (V–) + 0.6 V ≤                 | $V_{\rm O} \leq (V+) - 0.6~V,~R_{\rm L} = 2~k\Omega$ | 106        | 114              |            | dB           |
| OUTPU             |                                      |                                |                                                      |            |                  |            |              |
| V <sub>OUT</sub>  | Output voltage                       | $R_L = 2 k\Omega$              |                                                      | (V–) + 0.6 |                  | (V+) – 0.6 | V            |
| I <sub>OUT</sub>  | Output current                       |                                |                                                      |            | al Characteristi |            | mA           |
| Zo                | Open-loop output impedance           |                                |                                                      | See Typic  | al Characteristi | cs         | Ω            |
| I <sub>SC</sub>   | Short-circuit current <sup>(3)</sup> |                                |                                                      |            | ±50              |            | mA           |
| C <sub>LOAD</sub> | Capacitive load drive                |                                |                                                      |            | 200              |            | pF           |

(1) Full-power bandwidth =  $SR/(2\pi \times V_P)$ , where SR = slew rate. (2) Specified by design and characterization.

(2) (3)

One channel at a time.

XAS TRUMENTS

SBOS489-DECEMBER 2011

www.ti.com

### ELECTRICAL CHARACTERISTICS: $V_s = \pm 15 V$ (continued)

At  $T_A = +25^{\circ}C$  and  $R_L = 2 \text{ k}\Omega$ , unless otherwise noted.  $V_{CM} = V_{OUT}$  = midsupply, unless otherwise noted.

|                     |                         |                                                                        | OPA16 | OPA1662, OPA1664 |      |    |  |
|---------------------|-------------------------|------------------------------------------------------------------------|-------|------------------|------|----|--|
| PARAMETER           |                         | CONDITIONS                                                             | MIN   | MIN TYP          |      |    |  |
| POW                 | ER SUPPLY               |                                                                        |       |                  |      |    |  |
| Vs                  | Specified voltage range |                                                                        | ±1.5  |                  | ±18  | V  |  |
| . Quiescent current | I <sub>OUT</sub> = 0 A  |                                                                        | 1.5   | 1.8              | mA   |    |  |
| Q                   | (per channel)           | $I_{OUT} = 0$ A, $T_A = -40^{\circ}$ C to $+85^{\circ}$ <sup>(4)</sup> |       |                  | 2    | mA |  |
| ТЕМР                | PERATURE                |                                                                        |       |                  |      |    |  |
|                     | Specified range         |                                                                        | -40   |                  | +85  | °C |  |
|                     | Operating range         |                                                                        | -55   |                  | +125 | °C |  |

(4) Specified by design and characterization.

### ELECTRICAL CHARACTERISTICS: $V_s = +5 V$

At  $T_A = +25^{\circ}C$  and  $R_L = 2 \text{ k}\Omega$ , unless otherwise noted.  $V_{CM} = V_{OUT} = \text{midsupply}$ , unless otherwise noted. OPA1662, OPA1664

|                 |                                     |                                |                                                           | OPA16     | 62, OPA1664 | L .      |              |
|-----------------|-------------------------------------|--------------------------------|-----------------------------------------------------------|-----------|-------------|----------|--------------|
|                 | PARAMETER                           |                                | CONDITIONS                                                | MIN       | TYP         | MAX      | UNIT         |
| AUDIO I         | PERFORMANCE                         | 1                              |                                                           | •         |             |          |              |
| איטח            | Total harmonic distortion + noise   | $G = \pm 1 f = 1 h$            | κHz, V <sub>O</sub> = 3 V <sub>RMS</sub>                  |           | 0.0001      |          | %            |
| ΠDŦΝ            |                                     | G = +1, 1 = 1 F                | $v_0 = 3 v_{RMS}$                                         |           | -120        |          | dB           |
|                 |                                     |                                | SMPTE/DIN two-tone, 4:1                                   |           | 0.00004     |          | %            |
|                 |                                     |                                | (60 Hz and 7 kHz)                                         |           | -128        |          | dB           |
|                 |                                     | G = +1,                        | DIM 30                                                    |           | 0.00004     |          | %            |
| IMD             | Intermodulation distortion          | $V_0 = 3 V_{RMS}$              | (3-kHz square wave and<br>15-kHz sine wave)               |           | -128        |          | dB           |
|                 |                                     |                                | CCIF twin-tone                                            |           | 0.00004     |          | %            |
|                 |                                     |                                | (19 kHz and 20 kHz)                                       |           | -128        |          | dB           |
| FREQUI          | ENCY RESPONSE                       | •                              | +                                                         |           |             |          |              |
| GBW             | Gain-bandwidth product              | G = +1                         |                                                           |           | 20          |          | MHz          |
| SR              | Slew rate                           | G = -1                         |                                                           |           | 13          |          | V/µs         |
|                 | Full power bandwidth <sup>(1)</sup> | $V_O = 1 V_P$                  |                                                           |           | 2           |          | MHz          |
|                 | Overload recovery time              | G = -10                        |                                                           |           | 1           |          | μs           |
|                 | Channel separation (dual and quad)  | f = 1 kHz                      |                                                           |           | -120        |          | dB           |
| NOISE           |                                     | <u>!</u>                       |                                                           |           |             |          |              |
| e <sub>n</sub>  | Input voltage noise                 | f = 20 Hz to 20                | 0 kHz                                                     |           | 3.3         |          | $\mu V_{PP}$ |
|                 |                                     | f = 1 kHz                      |                                                           |           | 3.3         |          | nV/√H        |
|                 | Input voltage noise density         | f = 100 Hz                     |                                                           |           | 5           |          | nV/√Hz       |
|                 |                                     | f = 1 kHz                      |                                                           |           | 1           |          | pA/√Hz       |
| l <sub>n</sub>  | Input current noise density         | f = 100 Hz                     |                                                           |           | 2           |          | pA/√Hz       |
| OFFSET          | VOLTAGE                             |                                |                                                           |           |             |          |              |
| V               | Innut offect veltere                | $V_{\rm S} = \pm 1.5$ V to     | 9 ±18 V                                                   |           | ±0.5        | ±1.5     | mV           |
| V <sub>OS</sub> | Input offset voltage                | $V_{\rm S} = \pm 1.5$ V to     | $\pm 18$ V, T <sub>A</sub> = -40°C to +85° <sup>(2)</sup> |           | 2           | 8        | µV/°C        |
| PSRR            | Power-supply rejection ratio        | $V_{S} = \pm 1.5 \text{ V to}$ | 9 ±18 V                                                   |           | 1           | 3        | μV/V         |
| INPUT E         | BIAS CURRENT                        |                                |                                                           |           |             |          |              |
| I <sub>B</sub>  | Input bias current                  | $V_{CM} = 0 V$                 |                                                           |           | 600         | 1200     | nA           |
| los             | Input offset current                | $V_{CM} = 0 V$                 |                                                           |           | ±25         | ±100     | nA           |
|                 | OLTAGE RANGE                        |                                |                                                           |           |             |          |              |
| V <sub>CM</sub> | Common-mode voltage range           |                                |                                                           | (V–) +0.5 |             | (V+) – 1 | V            |
| CMRR            | Common-mode rejection ratio         |                                |                                                           | 86        | 100         |          | dB           |
| INPUT I         | MPEDANCE                            | <b>T</b>                       |                                                           |           |             |          |              |
|                 | Differential                        |                                |                                                           |           | 170    2    |          | kΩ    pł     |
|                 | Common-mode                         |                                |                                                           |           | 600    2.5  | T        | MΩ    p      |

Full-power bandwidth = SR/( $2\pi \times V_P$ ), where SR = slew rate. Specified by design and characterization. (1)

(2)



SBOS489-DECEMBER 2011

www.ti.com

### ELECTRICAL CHARACTERISTICS: V<sub>s</sub> = +5 V (continued)

At  $T_A = +25^{\circ}C$  and  $R_L = 2 \text{ k}\Omega$ , unless otherwise noted.  $V_{CM} = V_{OUT}$  = midsupply, unless otherwise noted.

|                  |                                      |                                                                                                     | OPA16                       | 62, OPA1664        |      |  |
|------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------------|--------------------|------|--|
|                  | PARAMETER                            | CONDITIONS                                                                                          | MIN                         | TYP MAX            | UNIT |  |
| OPEN-I           | LOOP GAIN                            |                                                                                                     |                             |                    |      |  |
| A <sub>OL</sub>  | Open-loop voltage gain               | $(V-) + 0.6 \ V \le V_0 \le (V+) - 0.6 \ V, \ R_L = 2 \ k\Omega$                                    | 90                          | 100                | dB   |  |
| OUTPU            | т                                    |                                                                                                     |                             |                    |      |  |
| V <sub>OUT</sub> | Output voltage                       | $R_L = 2 k\Omega$                                                                                   | (V–) + 0.6                  | (V+) – 0.6         | V    |  |
| I <sub>OUT</sub> | Output current                       |                                                                                                     | See Typic                   | al Characteristics | mA   |  |
| Zo               | Open-loop output impedance           |                                                                                                     | See Typical Characteristics |                    |      |  |
| I <sub>SC</sub>  | Short-circuit current <sup>(3)</sup> |                                                                                                     | ±40                         |                    |      |  |
| CLOAD            | Capacitive load drive                |                                                                                                     |                             | 200                | pF   |  |
| POWER            | R SUPPLY                             |                                                                                                     |                             |                    |      |  |
| Vs               | Specified voltage range              |                                                                                                     | ±1.5                        | ±18                | V    |  |
|                  | Quiescent current                    | I <sub>OUT</sub> = 0 A                                                                              |                             | 1.4 1.7            | mA   |  |
| IQ               | (per channel)                        | $I_{OUT} = 0 \text{ A},  \text{T}_{\text{A}} = -40^{\circ}\text{C} \text{ to } +85^{\circ}{}^{(2)}$ |                             | 2                  | mA   |  |
| TEMPE            | RATURE                               | · · · · · · · · · · · · · · · · · · ·                                                               |                             |                    |      |  |
|                  | Specified range                      |                                                                                                     | -40                         | +85                | °C   |  |
|                  | Operating range                      |                                                                                                     | -55                         | +125               | °C   |  |

(3) One channel at a time.

#### **THERMAL INFORMATION: OPA1662**

|                    |                                              | OP     |            |       |  |
|--------------------|----------------------------------------------|--------|------------|-------|--|
|                    | THERMAL METRIC <sup>(1)</sup>                | D (SO) | DGK (MSOP) | UNITS |  |
|                    |                                              | 8 PINS | 8 PINS     |       |  |
| $\theta_{JA}$      | Junction-to-ambient thermal resistance       | 156.3  | 225.4      |       |  |
| θ <sub>JCtop</sub> | Junction-to-case (top) thermal resistance    | 85.5   | 78.8       |       |  |
| $\theta_{JB}$      | Junction-to-board thermal resistance         | 64.9   | 110.5      | °C/W  |  |
| $\Psi_{JT}$        | Junction-to-top characterization parameter   | 33.8   | 14.6       | C/VV  |  |
| $\Psi_{JB}$        | Junction-to-board characterization parameter | 64.3   | 108.5      |       |  |
| $\theta_{JCbot}$   | Junction-to-case (bottom) thermal resistance | N/A    | N/A        |       |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### **THERMAL INFORMATION:OPA1664**

|                    |                                              | OP      | OPA1664    |        |  |  |  |
|--------------------|----------------------------------------------|---------|------------|--------|--|--|--|
|                    | THERMAL METRIC <sup>(1)</sup>                | D (SO)  | PW (TSSOP) | UNITS  |  |  |  |
|                    |                                              | 14 PINS | 14 PINS    |        |  |  |  |
| $\theta_{JA}$      | Junction-to-ambient thermal resistance       | 78.6    | 125.8      |        |  |  |  |
| θ <sub>JCtop</sub> | Junction-to-case (top) thermal resistance    | 37.0    | 45.2       |        |  |  |  |
| θ <sub>JB</sub>    | Junction-to-board thermal resistance         | 24.9    | 57.5       | °C / M |  |  |  |
| Ψ <sub>JT</sub>    | Junction-to-top characterization parameter   | 9.7     | 5.5        | °C/W   |  |  |  |
| Ψ <sub>JB</sub>    | Junction-to-board characterization parameter | 24.6    | 56.7       |        |  |  |  |
| $\theta_{JCbot}$   | Junction-to-case (bottom) thermal resistance | N/A     | N/A        |        |  |  |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

100

10

1

0.1

10k

1k

100

10

140

120

100

80

60

40

20

0

-20

10

Gain (dB)

Voltage Noise (nV/-/Hz)

Voltage Noise (nV/4Hz)

SBOS489-DECEMBER 2011

**Texas NSTRUMENTS** 

www.ti.com













THD+N RATIO vs FREQUENCY







Figure 11.

SBOS489-DECEMBER 2011

-80



www.ti.com

#### **TYPICAL CHARACTERISTICS (continued)**

At  $T_A = +25^{\circ}$ C,  $V_S = \pm 15$  V, and  $R_L = 2$  k $\Omega$ , unless otherwise noted.





**INTERMODULATION DISTORTION vs** 

Figure 14.

CMRR AND PSRR vs FREQUENCY (Referred to Input)



SMALL-SIGNAL STEP RESPONSE



 $V_{OUT} = 3 V_{RMS}$ Gain = +1 V/V-100

**CHANNEL SEPARATION vs FREQUENCY** 







Copyright © 2011, Texas Instruments Incorporated



SBOS489-DECEMBER 2011



### **TYPICAL CHARACTERISTICS (continued)**













LARGE-SIGNAL STEP RESPONSE







LARGE-SIGNAL STEP RESPONSE



LARGE-SIGNAL STEP RESPONSE



Copyright © 2011, Texas Instruments Incorporated

Texas **INSTRUMENTS** 

SBOS489-DECEMBER 2011





SBOS489-DECEMBER 2011



### **TYPICAL CHARACTERISTICS (continued)**











**OPEN-LOOP GAIN vs TEMPERATURE** 4  $R_L = 10 \ k\Omega$ 3.5  $R_L = 2 k\Omega$ 3  $R_L = 600 \Omega$ 2.5 2 A<sub>OL</sub> (µV) 1.5 1 0.5 0 -0.5 -1 -40 -15 10 35 60 85 110 135 Temperature (°C) G022



I<sub>B</sub> AND I<sub>OS</sub> vs COMMON-MODE VOLTAGE



#### SUPPLY CURRENT vs SUPPLY VOLTAGE



Texas Instruments

www.ti.com







#### **APPLICATION INFORMATION**

The OPA1662 and OPA1664 are unity-gain stable, precision dual and quad op amps with very low noise. Applications with noisy or high-impedance power supplies require decoupling capacitors close to the device pins. In most cases,  $0.1-\mu$ F capacitors are adequate. Figure 43 shows a simplified schematic of the OPA166x (one channel shown).

#### **OPERATING VOLTAGE**

The OPA166x series op amps operate from  $\pm 1.5$  V to  $\pm 18$  V supplies while maintaining excellent performance. The OPA166x series can operate with as little as  $\pm 3$  V between the supplies and with up to  $\pm 36$  V between the supplies. However, some

applications do not require equal positive and negative output voltage swing. With the OPA166x series, power-supply voltages do not need to be equal. For example, the positive supply could be set to +25 V with the negative supply at -5 V.

In all cases, the common-mode voltage must be maintained within the specified range. In addition, key parameters are assured over the specified temperature range of  $T_A = -40^{\circ}$ C to  $+85^{\circ}$ C. Parameters that vary significantly with operating voltage or temperature are shown in the Typical Characteristics.



Figure 43. OPA166x Simplified Schematic

#### SBOS489-DECEMBER 2011

#### INPUT PROTECTION

The input terminals of the OPA1662 and OPA1664 are protected from excessive differential voltage with back-to-back diodes, as Figure 44 illustrates. In most circuit applications, the input protection circuitry has no consequence. However, in low-gain or G = +1circuits, fast ramping input signals can forward bias these diodes because the output of the amplifier cannot respond rapidly enough to the input ramp. If the input signal is fast enough to create this forward bias condition, the input signal current must be limited to 10 mA or less. If the input signal current is not inherently limited, an input series resistor (R<sub>1</sub>) and/or a feedback resistor (R<sub>F</sub>) can be used to limit the signal input current. This resistor degrades the low-noise performance of the OPA166x and is examined in the following Noise Performance section. Figure 44 shows an example configuration when both current-limiting input and feeback resistors are used.



Figure 44. Pulsed Operation

#### NOISE PERFORMANCE

Figure 45 shows the total circuit noise for varying source impedances with the op amp in a unity-gain configuration (no feedback resistor network, and therefore no additional noise contributions).

The OPA166x (GBW = 22 MHz, G = +1) is shown with total circuit noise calculated. The op amp itself contributes both a voltage noise component and a current noise component. The voltage noise is commonly modeled as a time-varying component of the offset voltage. The current noise is modeled as the time-varying component of the input bias current and reacts with the source resistance to create a voltage component of noise. Therefore, the lowest noise op amp for a given application depends on the source impedance. For low source impedance, current noise is negligible, and voltage noise generally dominates. The low voltage noise of the OPA166x series op amps makes them a better choice for low source impedances of less than 1 k $\Omega$ .



The equation in Figure 45 shows the calculation of the total circuit noise, with these parameters:

- e<sub>n</sub> = Voltage noise
- i<sub>n</sub> = Current noise
- R<sub>S</sub> = Source impedance
- k = Boltzmann's constant = 1.38 × 10<sup>-23</sup> J/K
- T = Temperature in Kelvins (K)



Figure 45. Noise Performance of the OPA166x in Unity-Gain Buffer Configuration

#### BASIC NOISE CALCULATIONS

Design of low-noise op amp circuits requires careful consideration of a variety of possible noise contributors: noise from the signal source, noise generated in the op amp, and noise from the feedback network resistors. The total noise of the circuit is the root-sum-square combination of all noise components.

The resistive portion of the source impedance produces thermal noise proportional to the square root of the resistance. Figure 45 plots this equation. The source impedance is usually fixed; consequently, select the op amp and the feedback resistors to minimize the respective contributions to the total noise.

Figure 46 illustrates both inverting and noninverting op amp circuit configurations with gain. In circuit configurations with gain, the feedback network resistors also contribute noise. The current noise of the op amp reacts with the feedback resistors to create additional noise components. The feedback resistor values can generally be chosen to make these noise sources negligible. The equations for total noise are shown for both configurations.



#### www.ti.com

#### SBOS489-DECEMBER 2011



Note: For the OPA166x series of op amps at 1 kHz,  $e_n = 3.3 \text{ nV}/\sqrt{\text{Hz}}$ .

#### Figure 46. Noise Calculation in Gain Configurations

SBOS489-DECEMBER 2011

# TOTAL HARMONIC DISTORTION MEASUREMENTS

The OPA166x series op amps have excellent distortion characteristics. THD + noise is below 0.0006% (G = +1,  $V_O = 3 V_{RMS}$ , BW = 80kHz) throughout the audio frequency range, 20 Hz to 20 kHz, with a 2-k $\Omega$  load (see Figure 7 for characteristic performance).

The distortion produced by the OPA166x series op amps is below the measurement limit of many commercially available distortion analyzers. However, a special test circuit (such as Figure 47 shows) can be used to extend the measurement capabilities.

Op amp distortion can be considered an internal error source that can be referred to the input. Figure 47 shows a circuit that causes the op amp distortion to be gained up (refer to the table in Figure 47 for the distortion gain factor for various signal gains). The addition of  $R_3$  to the otherwise standard noninverting amplifier configuration alters the feedback factor or noise gain of the circuit. The closed-loop gain is unchanged, but the feedback available for error correction is reduced by the distortion gain factor, thus extending the resolution by the same amount. Note that the input signal and load applied to the op amp are the same as with conventional feedback without  $R_3$ . The value of  $R_3$  should be kept small to minimize its effect on the distortion measurements.



www.ti.com

The validity of this technique can be verified by duplicating measurements at high gain and/or high frequency where the distortion is within the measurement capability of the test equipment. Measurements for this data sheet were made with an Audio Precision System Two distortion/noise analyzer, which greatly simplifies such repetitive measurements. The measurement technique can, however, be performed with manual distortion measurement instruments.

#### CAPACITIVE LOADS

The dynamic characteristics of the OPA1662 and OPA1664 have been optimized for commonly encountered gains, loads, and operating conditions. The combination of low closed-loop gain and high capacitive loads decreases the phase margin of the amplifier and can lead to gain peaking or oscillations. As a result, heavier capacitive loads must be isolated from the output. The simplest way to achieve this isolation is to add a small resistor ( $R_s$  equal to 50  $\Omega$ , for example) in series with the output.

This small series resistor also prevents excess power dissipation if the output of the device becomes shorted. Figure 25 illustrates a graph of *Small-Signal Overshoot vs Capacitive Load* for several values of  $R_s$ . Also, refer to Applications Bulletin AB-028 (literature number SBOA015, available for download from the TI web site) for details of analysis techniques and application circuits.



(1) For measurement bandwidth, see Figure 7 through Figure 12.

Figure 47. Distortion Test Circuit



#### www.ti.com

#### POWER DISSIPATION

The OPA1662 and OPA1664 series op amps are capable of driving 2-k $\Omega$  loads with a power-supply voltage up to ±18 V and full operating temperature range. Internal power dissipation increases when operating at high supply voltages. Copper leadframe construction used in the OPA166x series op amps improves heat dissipation compared to conventional materials. Circuit board layout can also help minimize junction temperature rise. Wide copper traces help dissipate the heat by acting as an additional heat sink. Temperature rise can be further minimized by soldering the devices to the circuit board rather than using a socket.

#### ELECTRICAL OVERSTRESS

Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress. These questions tend to focus on the device inputs, but may involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by voltage breakdown characteristics the of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly.

It is helpful to have a good understanding of this basic ESD circuitry and its relevance to an electrical overstress event. Figure 48 illustrates the ESD circuits contained in the OPA166x (indicated by the dashed line area). The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power-supply lines, where they meet at an absorption device internal to the operational amplifier. This protection circuitry is intended to remain inactive during normal circuit operation.

An ESD event produces a short duration, high-voltage pulse that is transformed into a short duration, high-current pulse as it discharges through a semiconductor device. The ESD protection circuits are designed to provide a current path around the operational amplifier core to prevent it from being damaged. The energy absorbed by the protection circuitry is then dissipated as heat.

When an ESD voltage develops across two or more of the amplifier device pins, current flows through one or more of the steering diodes. Depending on the path that the current takes, the absorption device may activate. The absorption device internal to the OPA166x triggers when a fast ESD voltage pulse is impressed across the supply pins. Once triggered, it quickly activates, clamping the ESD pulse to a safe voltage level.

#### SBOS489-DECEMBER 2011

When the operational amplifier connects into a circuit such as that illustrated in Figure 48, the ESD protection components are intended to remain inactive and not become involved in the application circuit operation. However, circumstances may arise where an applied voltage exceeds the operating voltage range of a given pin. Should this condition occur, there is a risk that some of the internal ESD protection circuits may be biased on, and conduct current. Any such current flow occurs through steering diode paths and rarely involves the absorption device.

Figure 48 depicts a specific example where the input voltage,  $V_{IN}$ , exceeds the positive supply voltage  $(+V_S)$  by 500 mV or more. Much of what happens in the circuit depends on the supply characteristics. If  $+V_S$  can sink the current, one of the upper input steering diodes conducts and directs current to  $+V_S$ . Excessively high current levels can flow with increasingly higher  $V_{IN}$ . As a result, the datasheet specifications recommend that applications limit the input current to 10 mA.

If the supply is not capable of sinking the current,  $V_{IN}$  may begin sourcing current to the operational amplifier, and then take over as the source of positive supply voltage. The danger in this case is that the voltage can rise to levels that exceed the operational amplifier absolute maximum ratings. In extreme but rare cases, the absorption device triggers on while  $+V_S$  and  $-V_S$  are applied. If this event happens, a direct current path is established between the  $+V_S$  and  $-V_S$  supplies. The power dissipation of the absorption device is quickly exceeded, and the extreme internal heating destroys the operational amplifier.

Another common question involves what happens to the amplifier if an input signal is applied to the input while the power supplies  $+V_S$  and/or  $-V_S$  are at 0 V. Again, it depends on the supply characteristic while at 0 V, or at a level below the input signal amplitude. If the supplies appear as high impedance, then the operational amplifier supply current may be supplied by the input source via the current steering diodes. This state is not a normal bias condition; the amplifier most likely will not operate normally. If the supplies are low impedance, then the current through the steering diodes can become quite high. The current level depends on the ability of the input source to deliver current, and any resistance in the input path.

Copyright © 2011, Texas Instruments Incorporated



#### SBOS489-DECEMBER 2011

If there is an uncertainty about the ability of the supply to absorb this current, external zener diodes may be added to the supply pins as shown in Figure 48.

The zener voltage must be selected such that the diode does not turn on during normal operation. However, its zener voltage should be low enough so that the zener diode conducts if the supply pin begins to rise above the safe operating supply voltage level.



(1)  $V_{IN} = +V_S + 500 \text{mV}.$ 

Figure 48. Equivalent Internal ESD Circuitry and Its Relation to a Typical Circuit Application (Single Channel Shown)



SBOS489-DECEMBER 2011

www.ti.com

#### **APPLICATION CIRCUIT**

An additional application idea is shown in Figure 49.



Figure 49. Audio DAC I/V Converter and Output Filter



#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  | . ,    |              |                    |      |                |                 | (6)                           |                     |              |                         |         |
| OPA1662AID       | ACTIVE | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | OP1662                  | Samples |
| OPA1662AIDGK     | ACTIVE | VSSOP        | DGK                | 8    | 80             | RoHS & Green    | NIPDAUAG                      | Level-1-260C-UNLIM  | -40 to 85    | OUQI                    | Samples |
| OPA1662AIDGKR    | ACTIVE | VSSOP        | DGK                | 8    | 2500           | RoHS & Green    | NIPDAU   SN<br>  NIPDAUAG     | Level-1-260C-UNLIM  | -40 to 85    | OUQI                    | Samples |
| OPA1662AIDR      | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | OP1662                  | Samples |
| OPA1664AID       | ACTIVE | SOIC         | D                  | 14   | 50             | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | OPA1664                 | Samples |
| OPA1664AIDR      | ACTIVE | SOIC         | D                  | 14   | 2500           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | OPA1664                 | Samples |
| OPA1664AIPW      | ACTIVE | TSSOP        | PW                 | 14   | 90             | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | OPA1664                 | Samples |
| OPA1664AIPWR     | ACTIVE | TSSOP        | PW                 | 14   | 2000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | OPA1664                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF OPA1662 :

• Automotive : OPA1662-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



www.ti.com

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |       |                    |    |      | 0                        |                          |            |            |            | r.         |           |                  |
|-----------------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | -     | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| OPA1662AIDGKR               | VSSOP | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA1662AIDR                 | SOIC  | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA1664AIDR                 | SOIC  | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| OPA1664AIPWR                | TSSOP | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

25-Sep-2024



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA1662AIDGKR | VSSOP        | DGK             | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| OPA1662AIDR   | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| OPA1664AIDR   | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| OPA1664AIPWR  | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |

### TEXAS INSTRUMENTS

www.ti.com

25-Sep-2024

#### TUBE



### - B - Alignment groove width

#### \*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| OPA1662AID   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA1662AIDGK | DGK          | VSSOP        | 8    | 80  | 274    | 6.55   | 500    | 2.88   |
| OPA1664AID   | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| OPA1664AIPW  | PW           | TSSOP        | 14   | 90  | 530    | 10.2   | 3600   | 3.5    |

## **D0014A**



## **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



## D0014A

## **EXAMPLE BOARD LAYOUT**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0014A

## **EXAMPLE STENCIL DESIGN**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## D0008A



## **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



## D0008A

## **EXAMPLE BOARD LAYOUT**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



### D0008A

## **EXAMPLE STENCIL DESIGN**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## **PW0014A**



## **PACKAGE OUTLINE**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



### PW0014A

## **EXAMPLE BOARD LAYOUT**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



### PW0014A

## **EXAMPLE STENCIL DESIGN**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## **DGK0008A**



## **PACKAGE OUTLINE**

### VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



## DGK0008A

## **EXAMPLE BOARD LAYOUT**

## <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



## DGK0008A

## **EXAMPLE STENCIL DESIGN**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated