





Support & training

<span id="page-0-0"></span>

**[OPA627](https://www.ti.com/product/OPA627), [OPA637](https://www.ti.com/product/OPA637)** [SBOS165B](https://www.ti.com/lit/pdf/SBOS165) – SEPTEMBER 2000 – REVISED APRIL 2024

# **OPA6x7 Precision, High-Speed JFET Operational Amplifiers**

# **1 Features**

- Very low noise: 4.5nV/√Hz at 10kHz
- Fast settling time:
- OPA627: 550ns to 0.01%
	- OPA637: 450ns to 0.01%
- Low  $V_{OS}$ : 100µV maximum
- Low drift: 0.8µV/°C maximum
- Low  $I_B$ : 5pA maximum
- Gain options:
	- OPA627: Unity-gain stable
	- OPA637: Stable in gain ≥ 5

# **2 Applications**

- Precision instrumentation
- Fast data acquisition
- DAC output amplifier
- **Optoelectronics**
- Sonar, ultrasound
- High-impedance sensor amps
- High-performance audio circuitry
- **Active filters**



**OPA627 Low-Pass Filter**

# **3 Description**

The OPA627 and OPA637 (OPA6x7) operational amplifiers (op amps) provide a new level of performance in a precision FET operational amplifier. When compared to the popular [OPA111](https://www.ti.com/product/OPA111) op amp, the OPA6x7 have lower noise, lower offset voltage, and higher speed. The OPA6x7 are useful in a broad range of precision and high-speed analog circuitry.

The OPA6x7 is fabricated on a high-speed, dielectrically-isolated, complementary NPN/PNP process. The OPA6x7 operate over a wide powersupply voltage range of ±4.5V to ±18V. Laser-trimmed input circuitry provides high accuracy and low-noise performance comparable with the best bipolar-input op amps.

High-frequency complementary transistors allow increased circuit bandwidth, attaining dynamic performance not possible with previous precision FET op amps. The OPA627 is unity-gain stable. The OPA637 is stable in gains ≥ 5.

State-of-the-art, precision FET transistors achieve extremely low input bias currents without compromising input voltage noise performance. Low input bias current is maintained over a wide input common-mode voltage range with unique cascode circuitry.

The OPA6x7 are available in SOIC-8 and TO-99 packages. Industrial temperature range models are available.



#### **Device Information**

(1) For more information, see [Section 10.](#page-33-0)

(2) OPA627BU is preview information (not Production Data).





# **Table of Contents**





<span id="page-2-0"></span>

# **4 Pin Configuration and Functions**





#### **Table 4-1. Pin Functions: D (SOIC) Package**













# <span id="page-3-0"></span>**5 Specifications**

## **5.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) $(1)$ 



(1) Operation outside the *Absolute Maximum Ratings* may cause permanent device damage. *Absolute Maximum Ratings* do not imply functional operation of the device at these or any other conditions beyond those listed under *Recommended Operating Conditions*. If used outside the Recommended Operating Conditions but within the *Absolute Maximum Ratings*, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## **5.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

### **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



<span id="page-4-0"></span>

# **5.4 Thermal Information: OPA627**



(1) For more information about traditional and new thermal metrics, see the *[Semiconductor and IC Package Thermal Metrics](https://www.ti.com/lit/pdf/SPRA953)* application report.

# **5.5 Thermal Information: OPA637**



(1) For more information about traditional and new thermal metrics, see the *[Semiconductor and IC Package Thermal Metrics](https://www.ti.com/lit/pdf/SPRA953)* application report.



# <span id="page-5-0"></span>**5.6 Electrical Characteristics: OPA627BU, OPA627AU**

at T<sub>A</sub> = 25°C, V<sub>S</sub> = ±15V, V<sub>CM</sub> = V<sub>OUT</sub> = midsupply, and R<sub>L</sub> = 10k $\Omega$  connected to V<sub>S</sub> / 2 (unless otherwise noted)



<span id="page-6-0"></span>

# **5.6 Electrical Characteristics: OPA627BU, OPA627AU (continued)**





(1) The offset voltage is measured when the device is fully warmed-up.<br>(2) High-speed test at  $T_J = 25^{\circ}C$ . See Typical Characteristics for warme (2) High-speed test at T<sub>J</sub> = 25°C. See *Typical Characteristics* for warmed-up performance.



# <span id="page-7-0"></span>**5.7 Electrical Characteristics: OPA627AM, OPA627BM, OPA627SM**

at T<sub>A</sub> = 25°C, V<sub>S</sub> = ±15V, V<sub>CM</sub> = V<sub>OUT</sub> = midsupply, and R<sub>L</sub> = 10k $\Omega$  connected to V<sub>S</sub> / 2 (unless otherwise noted)



<span id="page-8-0"></span>

#### **5.7 Electrical Characteristics: OPA627AM, OPA627BM, OPA627SM (continued)**

at T<sub>A</sub> = 25°C, V<sub>S</sub> = ±15V, V<sub>CM</sub> = V<sub>OUT</sub> = midsupply, and R<sub>L</sub> = 10k $\Omega$  connected to V<sub>S</sub> / 2 (unless otherwise noted)



(1) The offset voltage is measured when the device is fully warmed-up.

(2) High-speed test at T<sub>J</sub> = 25°C. See *Typical Characteristics* for warmed-up performance.



## <span id="page-9-0"></span>**5.8 Electrical Characteristics: OPA637**

at T<sub>A</sub> = 25°C, V<sub>S</sub> = ±15V, V<sub>CM</sub> = V<sub>OUT</sub> = midsupply, and R<sub>L</sub> = 10k $\Omega$  connected to V<sub>S</sub> / 2 (unless otherwise noted)





# **5.8 Electrical Characteristics: OPA637 (continued)**





# <span id="page-11-0"></span>**5.8 Electrical Characteristics: OPA637 (continued)**





(1) The offset voltage is measured when the device is fully warmed-up.

(2) High-speed test at T<sub>J</sub> = 25°C. See *Typical Characteristics* for warmed-up performance.

<span id="page-12-0"></span>

# **5.9 Typical Characteristics**



















# <span id="page-17-0"></span>**6 Detailed Description**

## **6.1 Overview**

The OPA6x7 op amps provide a new level of performance in a precision FET operational amplifier. When compared to the popular OPA111 operational amplifier, the OPA6x7 have lower noise, lower offset voltage, and higher speed. The OPA6x7 are useful in a broad range of precision and high-speed analog circuitry.

The OPA6x7 operate over the wide power-supply voltage range of ±4.5V to ±18V. Laser-trimmed input circuitry provides high accuracy and low-noise performance comparable with the best bipolar-input operational amplifiers.

High-frequency transistors allow increased circuit bandwidth, attaining dynamic performance not possible with previous precision FET operational amplifiers. The OPA627 is unity-gain stable. The OPA637 is stable in gains equal to or greater than 5.

The OPA6x7 achieve extremely low input bias currents without compromising input voltage noise performance. Low input bias current is maintained over a wide input common-mode voltage range with unique cascode circuitry.

The OPA6x7 are available in SOIC-8 and metal TO-99 packages. Industrial temperature-range models are available.

#### **6.2 Functional Block Diagram**





<span id="page-18-0"></span>

#### **6.3 Feature Description**

The OPA627 is unity-gain stable. The OPA637 achieves higher speed and bandwidth in circuits with noise gain greater than 5. Noise gain refers to the closed-loop gain of a circuit, as if the noninverting operational amplifier (op amp) input were being driven. For example, the OPA637 can be used in a noninverting amplifier with gain greater than 5, or an inverting amplifier of gain greater than 4.

When choosing between the OPA627 or OPA637, consider the high frequency noise gain of the circuit configuration. Circuits with a feedback capacitor (see Figure 6-1) place the operational amplifier in unity noisegain at high frequency. These applications must use the OPA627 for proper stability. An exception is the circuit in Figure 6-2, where a small feedback capacitance is used to compensate for the input capacitance at the inverting input of the operational amplifier. In this case, the closed-loop noise gain remains constant with frequency, so if the closed-loop gain is equal to 5 or greater, the OPA637 can be used.



**Figure 6-1. Circuits With Noise Gain Less Than 5 Require the OPA627 for Proper Stability**



**Figure 6-2. Circuits With Noise Gain Equal to or Greater Than 5 Can Use the OPA637** 



#### <span id="page-19-0"></span>**6.3.1 Offset Voltage Adjustment**

The OPA6x7 are laser-trimmed for low offset voltage and drift, so many circuits do not require external adjustment. The OPA6x7 offer input offset voltage as low as ±125μV and drift as low as ±0.3μV/°C, enabling applications operating over the entire industrial temperature range.

Figure 6-3 shows the optional connection of an external potentiometer to adjust offset voltage. This circuit is applicable to TO-99 packages only. Do not use this adjustment to compensate for offsets created elsewhere in a system, such as in later amplification stages or in an analog-to-digital converter (ADC).



**Figure 6-3. Optional Offset Voltage Trim Circuit**

#### **6.3.2 Noise Performance**

Some bipolar op amps provide lower voltage noise performance, but both voltage noise and bias current noise contribute to the total noise of a system. The OPA6x7 provide both low voltage noise and low current noise. These features provide excellent noise performance over a wide range of sources, including a reactive-source impedance. The excellent noise performance can be seen in the performance curve showing the noise of a source resistor combined with the noise of an OPA627. Greater than a 2kΩ source resistance, the op amp contributes little additional noise. Less than 1kΩ, op-amp noise dominates over the resistor noise, but compares favorably with precision bipolar op amps.



#### **6.3.3 Input Bias Current**

The OPA6x7 provide low input bias current. Because the gate current of a FET doubles approximately every 10°C, to achieve lowest input bias current, keep the die temperature as low as possible. The high speed, and therefore higher quiescent current, of the OPA6x7 can lead to higher chip temperature. Proper layout techniques help dissipate heat and reduce chip temperature, thereby lowering  $I_B$ .

A simple press-on heat sink such as the Burr-Brown model 807HS (TO-99 metal package) can reduce chip temperature by approximately 15°C, lowering the  $I_B$  to one-third of the warmed-up value. The 807HS heat sink can also reduce low-frequency voltage noise caused by air currents and thermoelectric effects.

Temperature rise in the SOIC packages can be minimized by soldering the device to the circuit board. Wide copper traces also help dissipate heat.

The OPA6x7 can also operate at reduced power supply voltage, to minimize power dissipation and temperature rise. Using ±5V power supplies reduces power dissipation to one-third of that at ±15V.

Leakage currents between printed circuit board (PCB) traces can easily exceed the input bias current of the OPA6x7. A circuit board *guard* pattern reduces leakage effects. By surrounding critical high impedance input circuitry with a low impedance circuit connection at the same potential, leakage current can flow harmlessly to the low-impedance node (see Figure 6-4). The case (TO-99 metal package only) is internally connected to  $-V<sub>S</sub>$ .

Input bias current can also be degraded by improper handling or cleaning. Contamination from handling parts and circuit boards can be removed with cleaning solvents and deionized water. Follow each rinsing operation by a 30-minute bake at 85°C.

Many FET input operational amplifiers exhibit large changes in input bias current with changes in input voltage. Input stage cascode circuitry makes the input bias current of the OPA6x7 virtually constant with wide commonmode voltage changes. The OPA6x7 are a great choice for accurate, high input-impedance buffer applications.



**Figure 6-4. Connection of Input Guard for Lowest I<sub>B</sub>** 



#### **6.3.4 Phase-Reversal Protection**

The OPA6x7 have internal phase-reversal protection. Many FET-input op amps exhibit a phase reversal when the input is driven beyond the linear common-mode range. This issue is most often encountered in noninverting circuits when the input is driven below –12V, causing the output to reverse into the positive rail. The input circuitry of the OPA6x7 does not induce phase reversal with excessive common-mode voltage, so the output limits into the appropriate rail.

#### **6.3.5 Output Overload**

When the inputs to the OPA6x7 are overdriven, the output voltage of the OPA6x7 smoothly limits at approximately 2.5V from the positive and negative power supplies. If driven to the negative swing limit, recovery takes approximately 500ns. When the output is driven into the positive limit, recovery takes approximately 6µs. Output recovery of the OPA627 can be improved using the output clamp circuit shown in Figure 6-5. Placing diodes at the inverting input prevent degradation of input bias current.



**Figure 6-5. Clamp Circuit for Improved Overload Recovery**

#### **6.3.6 Capacitive Loads**

As with any high-speed operational amplifier, best dynamic performance can be achieved by minimizing the capacitive load. Because a load capacitance presents a decreasing impedance at higher frequency, a load capacitance which is easily driven by a slow op amp can cause a high-speed op amp to perform poorly. See the typical curves showing settling times as a function of capacitive load. The lower bandwidth makes the OPA627 a better choice for driving large capacitive loads. Figure 6-6 shows a circuit for driving very large load capacitance. The two-pole response of this circuit can also be used to sharply limit system bandwidth, often useful in reducing the noise of systems which do not require the full bandwidth of the OPA627.





<span id="page-22-0"></span>

#### **6.3.7 Input Protection**

The inputs of the OPA6x7 are protected for voltages from  $+V_S + 0.5V$  to  $-V_S - 0.5V$ . If the input voltage can exceed these limits, protect the amplifier by limiting the current into the input pins. The diode clamps shown in (a) in Figure 6-7 prevent the input voltage from exceeding one forward diode voltage drop beyond the power supplies, which is well within the safe limits. If the input source can deliver current in excess of the maximum forward current of the protection diodes, use a series resistor,  $R<sub>S</sub>$ , to limit the current. Be aware that adding resistance to the input increases noise. The 4nV/√Hz theoretical thermal noise of a 1kΩ resistor adds to the 4.5nV/√Hz noise of the OPA6x7 (by the square-root of the sum of the squares), producing a total noise of 6nV/ $\sqrt{Hz}$ . Resistors less than 100 $\Omega$  add negligible noise.

Leakage current in the protection diodes can increase the total input bias current of the circuit. The specified maximum leakage current for commonly used diodes such as the 1N4148 is approximately 25nA, more than a thousand times larger than the input bias current of the OPA6x7. Leakage current of these diodes is typically much lower and can be adequate in many applications. Light falling on the junction of the protection diodes can dramatically increase leakage current, so shield common glass-packaged diodes from ambient light. Very low leakage can be achieved by using a diode-connected FET as shown. The 2N4117A is specified at 1pA and the metal case shields the junction from light.

Sometimes input protection is required on I/V converters of inverting amplifiers; see (b) in Figure 6-7. Although in normal operation, the voltage at the summing junction is near zero (equal to the offset voltage of the amplifier), large input transients can cause this node to exceed 0.5V beyond the power supplies. In this case, protect the summing junction with diode clamps connected to ground. Even with the low voltage present at the summing junction, common signal diodes can have excessive leakage current. Because the reverse voltage on these diodes is clamped, a diode-connected signal transistor can act as an inexpensive low leakage diode; see (b) in Figure 6-7.



**Figure 6-7. Input Protection Circuits**



#### <span id="page-23-0"></span>**6.3.8 EMI Rejection Ratio (EMIRR)**

The electromagnetic interference (EMI) rejection ratio, or EMIRR, describes the EMI immunity of operational amplifiers. An adverse effect that is common to many operational amplifiers is a change in the offset voltage as a result of RF signal rectification. An operational amplifier that is more efficient at rejecting this change in offset as a result of EMI has a higher EMIRR and is quantified by a decibel value. Measuring EMIRR can be performed in many ways, but this report provides the EMIRR IN+, which specifically describes the EMIRR performance when the RF signal is applied to the noninverting input pin of the operational amplifier. In general, only the noninverting input is tested for EMIRR for the following three reasons:

- Operational amplifier input pins are known to be the most sensitive to EMI, and typically rectify RF signals better than the supply or output pins.
- The noninverting and inverting operational amplifier inputs have symmetrical physical layouts and exhibit nearly matching EMIRR performance.
- EMIRR is easier to measure on noninverting pins than on other pins because the noninverting input terminal can be isolated on a printed-circuit-board (PCB). This isolation allows the RF signal to be applied directly to the noninverting input terminal with no complex interactions from other components or connecting PCB traces.

A more formal discussion of the EMIRR IN+ definition and test method is provided in the *[EMI Rejection Ratio of](https://www.ti.com/lit/pdf/SBOA128) [Operational Amplifiers](https://www.ti.com/lit/pdf/SBOA128)* application note, available for download at [www.ti.com](https://www.ti.com).

The EMIRR IN+ of the OPA627 is plotted versus frequency (see Figure 6-8). If available, any dual and quad op amp device versions have nearly similar EMIRR IN+ performance. The OPA627 (SOIC package) unity-gain bandwidth is 45MHz. EMIRR performance below this frequency denotes interfering signals that fall within the operational amplifier bandwidth.



**Figure 6-8. OPA627 (SOIC packages) EMIRR IN+ vs Frequency**

Table 6-1 shows the EMIRR IN+ values for the OPA627 (SOIC package) at particular frequencies commonly encountered in real-world applications. Applications listed in Table 6-1 can be centered on or operated near the particular frequency shown. This information can be of special interest to designers working with these types of applications, or working in other fields likely to encounter RF interference from broad sources, such as the industrial, scientific, and medical (ISM) radio band.



#### **Table 6-1. OPA627 (SOIC packages) EMIRR IN+ for Frequencies of Interest**

<span id="page-24-0"></span>

#### *6.3.8.1 EMIRR IN+ Test Configuration*

Figure 6-9 shows the circuit configuration for testing the EMIRR IN+. An RF source is connected to the op amp noninverting input terminal using a transmission line. The op amp is configured in a unity gain buffer topology with the output connected to a low-pass filter (LPF) and a digital multimeter (DMM). A large impedance mismatch at the op amp input causes a voltage reflection; however, this effect is characterized and accounted for when determining the EMIRR IN+. The resulting DC offset voltage is sampled and measured by the multimeter. The LPF isolates the multimeter from residual RF signals that can interfere with multimeter accuracy. See also the *[EMI Rejection Ratio of Operational Amplifiers](https://www.ti.com/lit/pdf/SBOA128)* application note.



**Figure 6-9. EMIRR IN+ Test Configuration Schematic**

#### **6.3.9 Settling Time**

The OPA627 and OPA637 have fast settling times, as low as 110ns. Figure 6-10 illustrates the circuit used to measure settling time for the OPA627 and OPA637.



**Figure 6-10. Settling Time and Slew Rate Test Circuit**

### **6.4 Device Functional Modes**

The OPA627 and OPA637 have a single functional mode and are operational when the power-supply voltage is greater than 9V (±4.5V). The maximum power supply voltage for the OPA627 and OPA637 are 36V (±18V).



## <span id="page-25-0"></span>**7 Application and Implementation**

**Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### **7.1 Application Information**

The OPA627 and OPA637 are an excellent choice to use as input amplifiers in instrumentation amplifier configurations requiring high speed, fast settling and high input impedance.







Differential Voltage Gain = (1 + 2 $R_F/R_G$ ) • 10





This composite amplifier uses the OPA603 current-feedback op amp to provide extended bandwidth and slew rate at high closed-loop gain. The feedback loop is closed around the composite amp, preserving the precision input characteristics of the OPA627/637. Use separate power supply bypass capacitors for each op amp.

+ ∗Minimize capacitance at this node.



NOTE: (1) Closest 1/2% value.









**OPA627**

When used as a unity-gain buffer, large common-mode input voltage steps produce transient variations in input-stage currents. This causes the rising edge to be slower and falling edges to be faster than nominal slew rates observed in higher-gain circuits.





**Figure 7-5. OPA627 Dynamic Performance, G = –1**

#### <span id="page-27-0"></span>**[OPA627,](https://www.ti.com/product/OPA627) [OPA637](https://www.ti.com/product/OPA637)** [SBOS165B](https://www.ti.com/lit/pdf/SBOS165) – SEPTEMBER 2000 – REVISED APRIL 2024 **[www.ti.com](https://www.ti.com)**





**Figure 7-6. OPA637 Dynamic Response, G = 5**

# **7.2 Typical Application**

Low-pass filters are commonly employed in signal processing applications to reduce noise and prevent aliasing. The OPA627 and OPA637 are an excellent choice to construct high speed, high precision active filters. Figure 7-7 illustrates a second order low pass filter commonly encountered in signal processing applications.



**Figure 7-7. Second Order Low Pass Filter**

### **7.2.1 Design Requirements**

Use the following parameters for this design example:

- Gain = 5V/V (inverting gain)
- Low pass cutoff frequency = 25kHz
- Second order Chebyshev filter response with 3dB gain peaking in the pass band



#### **7.2.2 Detailed Design Procedure**

The infinite-gain multiple-feedback circuit for a low-pass network function is shown in [Figure 7-7.](#page-27-0) Use Equation 1 to calculate the voltage transfer function.

$$
\frac{\text{Output}}{\text{Input}}(s) = \frac{-1/R_1R_3C_2C_5}{s^2 + (s/C_2)(1/R_1 + 1/R_3 + 1/R_4) + 1/R_3R_4C_2C_5}
$$
\n(1)

This circuit produces a signal inversion. For this circuit the gain at DC and the low pass cutoff frequency can be calculated using Equation 2.

Gain = 
$$
\frac{R_4}{R_1}
$$
  
f<sub>C</sub> =  $\frac{1}{2\pi} \sqrt{(1/R_3R_4C_2C_5)}$  (2)

Software tools are readily available to simplify filter design. Available as a web-based tool from the [Design tools](https://www.ti.com/design-resources/design-tools-simulation.html) [and simulation](https://www.ti.com/design-resources/design-tools-simulation.html) web page, the [Analog Filter Designer](http://www.ti.com/lsds/ti/analog/webench/webench-filters.page) allows the user to design, optimize, and simulate complete multistage active filter solutions within minutes.

#### **7.2.3 Application Curve**



**Figure 7-8. OPA627 2nd Order 25kHz, Chebyshev, Low-Pass Filter**



### <span id="page-29-0"></span>**7.3 Power Supply Recommendations**

The OPA6x7 are specified for operation from 9V to 36V (±4.5V to ±18V); many specifications apply from –25°C to +85°C (OPA6x7AU, OPA627BU, OPA6x7AM, and OPA6x7BM) and –55°C to +125°C (OPA6x7SM). Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the *[Section 5.9](#page-12-0)*.

# **7.4 Layout**

## **7.4.1 Layout Guidelines**

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit and directly through the operational amplifier. Bypass capacitors help to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
	- Connect low-ESR, 0.1µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
	- The OPA6x7 is capable of high-output current (in excess of 45mA). Applications with low impedance loads or capacitive loads with fast transient signals demand large currents from the power supplies. Larger bypass capacitors such as 1µF solid tantalum capacitors can improve dynamic performance in these applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds paying attention to the flow of the ground current.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better as opposed to in parallel with the noisy trace.
- Place the external components as close to the device as possible. As shown in [Figure 7-10](#page-30-0), keeping RF and RG close to the inverting input minimizes parasitic capacitance.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.
- The case (TO-99 metal package only) is internally connected to the negative power supply, as with most common operational amplifiers.
- Pin 1, 5, and 8 of the SOIC packages have no internal connection. Pin 8 of the TO-99 packages has no internal connection.
- Cleaning the PCB following board assembly is recommended for best performance.
- Any precision integrated circuit can experience performance shifts due to moisture ingress into the plastic package. Following any aqueous PCB cleaning process, baking the PCB assembly is recommended to remove moisture introduced into the device packaging during the cleaning process. A low temperature, post cleaning bake at 85°C for 30 minutes is sufficient for most circumstances.

<span id="page-30-0"></span>

#### **7.4.2 Layout Example**



## **Figure 7-9. OPA627 Layout Example for the Noninverting Configuration (Schematic Representation)**



**Figure 7-10. OPA627 Layout Example for the Noninverting Configuration**



# <span id="page-31-0"></span>**8 Device and Documentation Support**

### **8.1 Device Support**

#### **8.1.1 Development Support**

#### *8.1.1.1 TINA-TI™ Simulation Software (Free Download)*

TINA-TI™ simulation software is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI simulation software is a free, fully-functional version of the TINA™ software, preloaded with a library of macromodels, in addition to a range of both passive and active models. TINA-TI simulation software provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities.

Available as a [free download](http://www.ti.com/tool/tina-ti) from the [Design tools and simulation](https://www.ti.com/design-resources/design-tools-simulation.html) web page, TINA-TI simulation software offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool.

#### **Note**

These files require that either the TINA software or TINA-TI software be installed. Download the free TINA-TI simulation software from the [TINA-TI™ software folder.](http://www.ti.com/tool/tina-ti)

#### *8.1.1.2 Analog Filter Designer*

Available as a web-based tool from the [Design tools and simulation](https://www.ti.com/design-resources/design-tools-simulation.html) web page, the [Analog Filter Designer](http://www.ti.com/lsds/ti/analog/webench/webench-filters.page) allows the user to design, optimize, and simulate complete multistage active filter solutions within minutes.

#### *8.1.1.3 TI Reference Designs*

TI reference designs are analog solutions created by TI's precision analog applications experts. TI reference designs offer the theory of operation, component selection, simulation, complete PCB schematic and layout, bill of materials, and measured performance of many useful circuits. TI reference designs are available online at [https://www.ti.com/reference-designs](https://www.ti.com/reference-designs/).

#### **8.2 Documentation Support**

#### **8.2.1 Related Documentation**

For related documentation see the following:

- Texas Instruments, *[Compensate Transimpedance Amplifiers Intuitively](https://www.ti.com/lit/pdf/SBOA055)*
- Texas Instruments, *[Noise Analysis for High Speed op Amps](https://www.ti.com/lit/pdf/SBOA066)*

#### **8.3 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on [ti.com.](https://www.ti.com) Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **8.4 Support Resources**

TI E2E™ [support forums](https://e2e.ti.com) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use.](https://www.ti.com/corp/docs/legal/termsofuse.shtml)

### **8.5 Trademarks**

Bluetooth™ is a trademark of Bluetooth SIG, Inc. TINA-TI™ and TI E2E™ are trademarks of Texas Instruments. TINA™ is a trademark of DesignSoft, Inc.

All trademarks are the property of their respective owners.

<span id="page-32-0"></span>

### **8.6 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### **8.7 Glossary**

[TI Glossary](https://www.ti.com/lit/pdf/SLYZ022) This glossary lists and explains terms, acronyms, and definitions.

# **9 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.





#### <span id="page-33-0"></span>**Changes from Revision \* (September 2000) to Revision A (April 2015) Page**



# **10 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.



# **PACKAGE OPTION ADDENDUM**

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



**TEXAS** 

## **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**









www.ti.com 5-Dec-2023

# **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal



# **TEXAS INSTRUMENTS**

www.ti.com 5-Dec-2023

# **TUBE**



# **B - Alignment groove width**



#### Pack Materials-Page 3



# **PACKAGE OUTLINE**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# **EXAMPLE BOARD LAYOUT**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



LMC (O-MBCY-W8)

# METAL CYLINDRICAL PACKAGE



- This drawing is subject to change without notice. **B.** 
	- C. Leads in true position within 0.010 (0,25) R @ MMC at seating plane.
	- D. Pin numbers shown for reference only. Numbers may not be marked on package.
	- E. Falls within JEDEC MO-002/TO-99.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated