









PCMD3180-Q1 SBASAU3A - MAY 2023 - REVISED JANUARY 2024

# PCMD3180-Q1 Octal-Channel, PDM Input to TDM or I<sup>2</sup>S Output Converter

#### 1 Features

- 8-channel PDM microphones simultaneous conversion
- PDM input to TDM or I<sup>2</sup>S output converter performance:
  - 127dB dynamic range (DR) with high performance 5th order PDM input
  - 117dB dynamic range (DR) with high performance 4th order PDM input
- Channel summing mode, DR performance with high performance 4<sup>th</sup> order PDM input:
  - 120dB, 2-channel summing
  - 123dB, 4-channel summing
- Programmable PDM clock output:
  - 768kHz to 6.144MHz
- Programmable output sample rate (f<sub>S</sub>):
  - 8kHz to 768kHz
- Programmable channel settings:
  - Digital volume control: -100dB to 27dB
  - Gain calibration with 0.1dB resolution
  - Phase calibration with 163ns resolution
- Microphone bias or supply voltage generation
- Low-latency signal processing filter selection
- Programmable HPF and biquad digital filters
- I<sup>2</sup>C or SPI controls
- Integrated high-performance audio PLL
- Automatic clock divider setting configurations
- Audio serial data interface:
  - Format: TDM, I<sup>2</sup>S, or left-justified (LJ)
  - Word length: 16 bits, 20 bits, 24 bits, or 32 bits
  - Controller or target interface
- Single-supply operation: 3.3V or 1.8V
- I/O-supply operation: 3.3V or 1.8V
- Power consumption for 1.8V supply:
  - 2.9mW/channel at 16kHz sample rate
  - 2.5mW/channel at 48kHz sample rate

### 2 Applications

- Video doorbell
- Smart speakers
- **Building security gateway**
- IP network cameras
- GPS personal navigation device
- Video conference systems

## 3 Description

The PCMD3180-Q1 is a high-performance, pulsedensity-modulation (PDM) input to time-division multiplexing (TDM) or I<sup>2</sup>S output converter that supports simultaneous sampling of up to eight digital channels for the PDM microphone input. The device integrates programmable digital volume control, a microphone bias voltage, a phase-locked loop (PLL), a programmable high-pass filter (HPF), biquad filters, low-latency filter modes, and allows for output sample rates up to 768kHz. The device supports time-division multiplexing (TDM), I<sup>2</sup>S, or left-justified (LJ) audio formats, and can be controlled with either the I2C or SPI interface. Additionally, the PCMD3180-Q1 supports controller and target mode selection for the audio bus interface operation. These integrated highperformance features, along with the ability to be powered from a single-supply of 3.3V or 1.8V, make the device an excellent choice for space-constrained audio systems in far-field microphone recording applications.

The PCMD3180-Q1 is specified from -40°C to 125°C and is offered in a 24-pin WQFN package.

#### **Package Information**

| PART<br>NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) |
|----------------|------------------------|-----------------|
| PCMD3180-Q1    | RGE (VQFN, 24)         | 4.00mm × 4.00mm |
|                | RTW (WQFN, 24)         | 4.00mm × 4.00mm |

- For more information, see Section 13. (1)
- The package size (length × width) is a nominal value and includes pins, where applicable.



Simplified Block Diagram



## **Table of Contents**

| 6.3 Feature Description16                                |
|----------------------------------------------------------|
| 6.4 Device Functional Modes49                            |
| 6.5 Programming50                                        |
| 7 Register Maps55                                        |
| 7.1 Device Configuration Registers55                     |
| 7.2 Programmable Coefficient Registers91                 |
| 8 Application and Implementation99                       |
| 8.1 Application Information99                            |
| 8.2 Typical Applications99                               |
| 8.3 What to Do and What Not to Do103                     |
| 9 Power Supply Recommendations104                        |
| 10 Layout105                                             |
| 10.1 Layout Guidelines105                                |
| 10.2 Layout Example106                                   |
| 11 Device and Documentation Support107                   |
| 11.1 Documentation Support107                            |
| 11.2 Receiving Notification of Documentation Updates 107 |
| 11.3 Support Resources107                                |
| 11.4 Trademarks107                                       |
| 11.5 Electrostatic Discharge Caution107                  |
| 11.6 Glossary107                                         |
| 12 Revision History108                                   |
| 13 Mechanical, Packaging, and Orderable                  |
| Information108                                           |
|                                                          |
|                                                          |

# **4 Pin Configuration and Functions**



Figure 4-1. RTW Package 24-Pin WQFN With Exposed Thermal Pad Top View



## **Table 4-1. Pin Functions**

|             | PIN               |                |                                                                                                                                                                                                         |
|-------------|-------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.         | NAME              | TYPE           | DESCRIPTION                                                                                                                                                                                             |
| 1           | AVDD              | Analog supply  | Analog power (1.8 V or 3.3 V, nominal)                                                                                                                                                                  |
| 2           | AREG              | Analog supply  | Analog on-chip regulator output voltage for analog supply (1.8 V, nominal) or external analog power (1.8 V, nominal). Connect a 10 μF and 0.1 μF low ESR capacitors in parallel to analog ground (AVSS) |
| 3           | VREF              | Analog         | Analog reference voltage filter output. Connect a 1 µF to analog ground (AVSS)                                                                                                                          |
| 4           | AVSS              | Analog supply  | Analog ground. Short this pin directly to the board ground plane.                                                                                                                                       |
| 5           | MICBIAS           | Analog         | MICBIAS output. Connect a 1 μF to analog ground (AVSS)                                                                                                                                                  |
| 6           | PDMDIN1_GPI1      | Digital input  | PDM microphone data input 1 or general-purpose digital input 1 (multipurpose functions such as digital microphone data, PLL input clock source, and so forth)                                           |
| 7           | PDMCLK1_GPO1      | Digital output | PDM microphone clock output 1 or general-purpose digital output 1 (multipurpose functions such as digital microphone clock, interrupt, and so forth)                                                    |
| 8           | PDMDIN2_GPI2      | Digital input  | PDM microphone data input 2 or general-purpose digital input 2 (multipurpose functions such as digital microphone data, PLL input clock source, and so forth)                                           |
| 9           | PDMCLK2_GPO2      | Digital output | PDM microphone clock output 2 or general-purpose digital output 2 (multipurpose functions such as digital microphone clock, interrupt, and so forth)                                                    |
| 10          | PDMDIN3_GPI3      | Digital input  | PDM microphone data input 3 or general-purpose digital input 3 (multipurpose functions such as digital microphone data, PLL input clock source, and so forth)                                           |
| 11          | PDMCLK3_GPO3      | Digital output | PDM microphone clock output 3 or general-purpose digital output 3 (multipurpose functions such as digital microphone clock, interrupt, and so forth)                                                    |
| 12          | PDMDIN4_GPI4      | Digital input  | PDM microphone data input 4 or general-purpose digital input 4 (multipurpose functions such as digital microphone data, PLL input clock source, and so forth)                                           |
| 13          | PDMCLK4_GPO4      | Digital output | PDM microphone clock output 4 or general-purpose digital output 4 (multipurpose functions such as digital microphone clock, interrupt, and so forth)                                                    |
| 14          | SHDNZ             | Digital input  | Device hardware shutdown and reset (active low)                                                                                                                                                         |
| 15          | ADDR1_MISO        | Digital I/O    | For I <sup>2</sup> C operation: I <sup>2</sup> C target address A1 pin<br>For SPI operation: SPI target output pin                                                                                      |
| 16          | ADDR0_SCLK        | Digital input  | For I <sup>2</sup> C operation: I <sup>2</sup> C target address A0 pin For SPI operation: SPI serial bit clock                                                                                          |
| 17          | SCL_MOSI          | Digital input  | For I <sup>2</sup> C operation: clock pin for I <sup>2</sup> C control bus For SPI operation: SPI target input pin                                                                                      |
| 18          | SDA_SSZ           | Digital I/O    | For I <sup>2</sup> C operation: data pin for I <sup>2</sup> C control bus<br>For SPI operation: SPI target-select pin                                                                                   |
| 19          | IOVDD             | Digital supply | Digital I/O power supply (1.8 V or 3.3 V, nominal)                                                                                                                                                      |
| 20          | GPIO1             | Digital I/O    | General-purpose digital input/output 1 (multipurpose functions such as digital microphones clock or data, PLL input clock source, interrupt, and so forth)                                              |
| 21          | SDOUT             | Digital output | Audio serial data interface bus output                                                                                                                                                                  |
| 22          | BCLK              | Digital I/O    | Audio serial data interface bus bit clock                                                                                                                                                               |
| 23          | FSYNC             | Digital I/O    | Audio serial data interface bus frame synchronization signal                                                                                                                                            |
| 24          | DREG              | Digital supply | Digital regulator output voltage for digital core supply (1.5 V, nominal). Connect a 10 $\mu$ F and 0.1 $\mu$ F low ESR capacitors in parallel to device ground (VSS)                                   |
| Thermal Pad | Thermal Pad (VSS) | Ground supply  | Thermal pad shorted to internal device ground. Short the thermal pad directly to the board ground plane.                                                                                                |



## **5 Specifications**

## 5.1 Absolute Maximum Ratings

over the operating ambient temperature range (unless otherwise noted)(1)

|                            |                                                                     | MIN  | MAX         | UNIT |  |
|----------------------------|---------------------------------------------------------------------|------|-------------|------|--|
|                            | AVDD to AVSS                                                        | -0.3 | 3.9         |      |  |
| Supply voltage             | AREG to AVSS                                                        | -0.3 | 2.0         | V    |  |
|                            | IOVDD to VSS (thermal pad)                                          | -0.3 | 3.9         |      |  |
| Ground voltage differences | AVSS to VSS (thermal pad)                                           | -0.3 | 0.3         | V    |  |
| Digital input valtage      | Digital input except PDMDINx_GPIx pins voltage to VSS (thermal pad) | -0.3 | IOVDD + 0.3 | V    |  |
| Digital input voltage      | Digital input PDMDINx_GPIx pins voltage to VSS (thermal pad)        | -0.3 | AVDD + 0.3  | V    |  |
|                            | Operating ambient, T <sub>A</sub>                                   | -40  | 125         |      |  |
| Temperature                | Junction, T <sub>J</sub>                                            | -40  | 150         | °C   |  |
|                            | Storage, T <sub>stg</sub>                                           | -65  | 150         |      |  |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 5.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> |                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# **5.3 Recommended Operating Conditions**

|                     |                                                                                                          | MIN  | NOM | MAX    | UNIT |
|---------------------|----------------------------------------------------------------------------------------------------------|------|-----|--------|------|
| POWER               |                                                                                                          |      |     | •      |      |
| AVDD,               | Analog supply voltage AVDD to AVSS (AREG is generated using onchip regulator) - AVDD 3.3-V operation     | 3.0  | 3.3 | 3.6    | V    |
| AREG <sup>(1)</sup> | Analog supply voltage AVDD and AREG to AVSS (AREG internal regulator is shutdown) - AVDD 1.8-V operation | 1.7  | 1.8 | 1.9    | V    |
| IOVDD               | IO supply voltage to VSS (thermal pad) - IOVDD 3.3-V operation                                           | 3.0  | 3.3 | 3.6    | V    |
| טטעטטו              | IO supply voltage to VSS (thermal pad) - IOVDD 1.8-V operation                                           | 1.65 | 1.8 | 1.95   | V    |
| INPUTS              |                                                                                                          |      |     |        |      |
|                     | Digital input except PDMDINx_GPIx pins voltage to VSS (thermal pad)                                      | 0    |     | IOVDD  | V    |
|                     | Digital input PDMDINx_GPIx pins voltage to VSS (thermal pad)                                             | 0    |     | AVDD   | V    |
| TEMPERA             | TURE                                                                                                     |      |     | '      |      |
| T <sub>A</sub>      | Operating ambient temperature                                                                            | -40  |     | 125    | °C   |
| OTHERS              | '                                                                                                        |      |     | '      |      |
|                     | GPIOx or GPIx (used as MCLK input) clock frequency                                                       |      |     | 36.864 | MHz  |
| Cb                  | SCL and SDA bus capacitance for I <sup>2</sup> C interface supports standard-mode and fast-mode          |      |     | 400    | pF   |
|                     | SCL and SDA bus capacitance for I <sup>2</sup> C interface supports fast-mode plus                       |      |     | 550    | -    |
| CL                  | Digital output load capacitance                                                                          |      | 20  | 50     | pF   |

(1) AVSS and VSS (thermal pad): all ground pins must be tied together and must not differ in voltage by more than 0.2 V.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### **5.4 Thermal Information**

|                       |                                              | PCMD3180-Q1 |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RTW (WQFN)  | UNIT |
|                       |                                              | 24 PINS     |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 32.6        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 25.0        | °C/W |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance         | 11.9        | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 0.2         | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 11.9        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.9         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## **5.5 Electrical Characteristics**

at  $T_A$  = 25°C, AVDD = 3.3 V, IOVDD = 3.3 V,  $f_{IN}$  = 1-kHz sinusoidal signal,  $f_S$  = 48 kHz, PDMCLKx = 64 ×  $f_{S_i}$  32-bit audio data, BCLK = 256 ×  $f_{S_i}$  TDM slave mode, PLL on (unless otherwise noted)

|                               | PARAMETER                                        | TEST CONDITIONS                                                                                   | MIN             | TYP MAX         | UNIT  |
|-------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------|-----------------|-------|
| PERFORM                       | ANCE FOR PDM INPUT CONV                          | ERSION                                                                                            |                 |                 |       |
| SNR                           | Signal-to-noise ratio, A-                        | No signal, input generated using 5 <sup>th</sup> order PDM modulator                              |                 | 128             | dB    |
| SINK                          | weighted <sup>(1)</sup> (2) (3)                  | No signal, input generated using 4 <sup>th</sup> order PDM modulator                              |                 | 118             | ав    |
| DR                            | Dynamic range, A-                                | -60-dB full-scale signal input, input generated using 5 <sup>th</sup> order PDM modulator         |                 | 127             | dB    |
| DIX                           | weighted <sup>(2) (3)</sup>                      | -60-dB full-scale signal input, input generated using 4 <sup>th</sup> order PDM modulator         |                 | 117             | db db |
| OTHER PA                      | RAMETERS                                         |                                                                                                   |                 |                 |       |
|                               | Digital volume control range                     | Programmable 0.5-dB steps                                                                         | -100            | 27              | dB    |
|                               | PDMCLKx output rate                              | Programmable                                                                                      | 0.7056          | 6.144           | MHz   |
|                               | Output data sample rate                          | Programmable                                                                                      | 7.35            | 768             | kHz   |
|                               | Output data sample word length                   | Programmable                                                                                      | 16              | 32              | Bits  |
|                               | Digital high-pass filter cutoff frequency        | First-order IIR filter with programmable coefficients, –3-dB point (default setting)              |                 | 12              | Hz    |
|                               | MICBIAS voltage                                  | MICBIAS programmed to VREF and VREF programmed to either 2.75 V, 2.5 V, or 1.375 V                |                 | VREF            | V     |
|                               |                                                  | Bypass to AVDD with 20-mA load                                                                    |                 | AVDD – 0.2      |       |
| DIGITAL I/C                   | )                                                |                                                                                                   |                 |                 |       |
| $V_{\text{IL}(\text{SHDNZ})}$ | Low-level digital input logic voltage threshold  | SHDNZ pin                                                                                         | -0.3            | 0.25 ×<br>IOVDD | V     |
| V <sub>IH(SHDNZ)</sub>        | High-level digital input logic voltage threshold | SHDNZ pin                                                                                         | 0.75 ×<br>IOVDD | IOVDD + 0.3     | V     |
| V                             | Low-level digital input logic                    | All digital pins except PDMDINx_GPIx, SDA and SCL, IOVDD 1.8-V operation                          | -0.3            | 0.35 ×<br>IOVDD | V     |
| V <sub>IL</sub>               | voltage threshold                                | All digital pins except PDMDINx_GPIx, SDA and SCL, IOVDD 3.3-V operation                          | -0.3            | 0.8             | , v   |
| V                             | High-level digital input logic                   | All digital pins except PDMDINx_GPIx, SDA and SCL, IOVDD 1.8-V operation                          | 0.65 ×<br>IOVDD | IOVDD + 0.3     | V     |
| V <sub>IH</sub>               | voltage threshold                                | All digital pins except PDMDINx_GPIx, SDA and SCL, IOVDD 3.3-V operation                          | 2               | IOVDD + 0.3     | ]     |
| W                             | Low-level digital output                         | All digital pins except PDMCLKx_GPOx, SDA and SCL, I <sub>OL</sub> = –2 mA, IOVDD 1.8-V operation |                 | 0.45            | V     |
| V <sub>OL</sub>               | voltage                                          | All digital pins except PDMCLKx_GPOx, SDA and SCL, I <sub>OL</sub> = –2 mA, IOVDD 3.3-V operation |                 | 0.4             | V     |



at  $T_A$  = 25°C, AVDD = 3.3 V, IOVDD = 3.3 V,  $f_{IN}$  = 1-kHz sinusoidal signal,  $f_S$  = 48 kHz, PDMCLKx = 64 ×  $f_{S,}$  32-bit audio data, BCLK = 256 ×  $f_{S,}$  TDM slave mode, PLL on (unless otherwise noted)

|                       | PARAMETER                                                                              | TEST CONDITIONS                                                                                  | MIN             | TYP MAX     | UNIT |
|-----------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------|-------------|------|
| /он                   | High-level digital output                                                              | All digital pins except PDMCLKx_GPOx, SDA and SCL, $I_{\rm OH}$ = 2 mA, IOVDD 1.8-V operation    | IOVDD –<br>0.45 |             | V    |
| OH                    | voltage                                                                                | All digital pins except PDMCLKx_GPOx, SDA and SCL, I <sub>OH</sub> = 2 mA, IOVDD 3.3-V operation | 2.4             |             | V    |
| IL(I2C)               | Low-level digital input logic voltage threshold                                        | SDA and SCL                                                                                      | -0.5            | 0.3 x IOVDI | V    |
| / <sub>IH(I2C)</sub>  | High-level digital input logic voltage threshold                                       | SDA and SCL                                                                                      | 0.7 x IOVDD     | IOVDD + 0.  | 5 V  |
| / <sub>OL1(I2C)</sub> | Low-level digital output voltage                                                       | SDA, I <sub>OL(I2C)</sub> = -3 mA, IOVDD > 2 V                                                   |                 | 0.4         | 1 V  |
| / <sub>OL2(I2C)</sub> | Low-level digital output voltage                                                       | SDA, $I_{OL(I2C)} = -2$ mA, $IOVDD \le 2$ V                                                      |                 | 0.2 x IOVDI | V    |
| oL(I2C)               | Low-level digital output                                                               | SDA, V <sub>OL(I2C)</sub> = 0.4 V, standard-mode or fast-mode                                    | 3               |             | 4    |
| OL(I2C)               | current                                                                                | SDA, V <sub>OL(I2C)</sub> = 0.4 V, fast-mode plus                                                | 20              |             | mA   |
| IL                    | Input logic-low leakage for digital inputs                                             | All digital pins except PDMDINx_GPIx pins, input = 0 V                                           | -5              | 0.1         | pΑ   |
| IH                    | Input logic-high leakage for digital inputs                                            | All digital pins except PDMDINx_GPIx pins, input = IOVDD                                         | -5              | 0.1         | 5 µA |
| ,                     | Low-level digital input logic                                                          | All PDMDINx_GPIx digital pins, AVDD 1.8-V operation                                              | -0.3            | 0.35 × AVDI |      |
| IL(GPIx)              | voltage threshold                                                                      | All PDMDINx_GPIx digital pins, AVDD 3.3-V operation                                              | -0.3            | 0.0         | V    |
|                       | High-level digital input logic                                                         | All PDMDINx_GPIx digital pins, AVDD 1.8-V operation                                              | 0.65 × AVDD     | AVDD + 0.3  | 3    |
| / <sub>IH(GPIx)</sub> | voltage threshold                                                                      | All PDMDINx_GPIx digital pins, AVDD 3.3-V operation                                              | 2               | AVDD + 0.3  | V 3  |
|                       | Low-level digital output voltage                                                       | All PDMCLKx_GPOx digital pins, I <sub>OL</sub> = –2 mA, AVDD 1.8-V operation                     |                 | 0.4         | 1    |
| V <sub>OL(GPOx)</sub> |                                                                                        | All PDMCLKx_GPOx digital pins, I <sub>OL</sub> = -2 mA, AVDD 3.3-V operation                     |                 | 0.4         | 1 V  |
| VOH(CBOX)             | High-level digital output                                                              | All PDMCLKx_GPOx digital pins, I <sub>OH</sub> = 2 mA, AVDD 1.8-V operation                      | AVDD – 0.45     |             | V    |
| V <sub>OH(GPOx)</sub> | voltage                                                                                | All PDMCLKx_GPOx digital pins, I <sub>OH</sub> = 2 mA, AVDD 3.3-V operation                      | 2.4             |             | v    |
| IL(GPIx)              | Input logic-high leakage for digital inputs                                            | All PDMDINx_GPIx digital pins, input = 0 V                                                       | -5              | 0.1         | рΑ   |
| IH(GPIx)              | Input logic-high leakage for digital inputs                                            | All PDMDINx_GPIx digital pins, input = AVDD                                                      | -5              | 0.1         | рΑ   |
| C <sub>IN</sub>       | Input capacitance for digital inputs                                                   | All digital pins                                                                                 |                 | 5           | pF   |
| R <sub>PD</sub>       | Pulldown resistance for digital I/O pins when asserted on                              |                                                                                                  |                 | 20          | kΩ   |
| TYPICAL SU            | JPPLY CURRENT CONSUMP                                                                  | TION                                                                                             |                 |             |      |
| AVDD                  |                                                                                        | SHDNZ = 0, AVDD = 3.3 V                                                                          |                 | 1           |      |
| AVDD                  | Current consumption in                                                                 | SHDNZ = 0, AVDD = 1.8 V, external AREG supply (AREG shorted to AVDD)                             |                 | 1           | μА   |
| IOVDD                 | hardware shutdown mode                                                                 | SHDNZ = 0, all external clocks stopped, IOVDD = 3.3 V                                            |                 | 0.1         | 7 '  |
| IOVDD                 |                                                                                        | SHDNZ = 0, all external clocks stopped, IOVDD = 1.8 V                                            |                 | 0.1         | 1    |
| AVDD                  |                                                                                        | All external clocks stopped, AVDD = 3.3 V                                                        | ·               |             |      |
| AVDD                  | Current consumption in sleep mode (software                                            | All external clocks stopped, AVDD = 1.8 V, external AREG supply (AREG shorted to AVDD)           |                 | 5           | μА   |
| IOVDD                 | shutdown mode)                                                                         | All external clocks stopped, IOVDD = 3.3 V                                                       |                 | 0.1         | "'   |
| IOVDD                 |                                                                                        | All external clocks stopped, IOVDD = 1.8 V                                                       |                 | 0.1         | 1    |
| AVDD                  |                                                                                        | AVDD = 3.3 V                                                                                     |                 | 11.9        |      |
| AVDD                  | Current consumption with<br>8-channel PDM input<br>recording, f <sub>S</sub> = 48 kHz, | AVDD = 1.8 V, external AREG supply (AREG shorted to AVDD)                                        |                 | 11.3        | mA   |
| IOVDD                 | PDMCLKx = 64 × f <sub>S</sub> , PLL                                                    | IOVDD = 3.3 V                                                                                    |                 | 0.7         | 1    |
| I <sub>IOVDD</sub>    | on and BCLK = 256 × f <sub>S</sub>                                                     | IOVDD = 1.8 V                                                                                    |                 | 0.4         | +    |

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

www.ti.com

at  $T_A$  = 25°C, AVDD = 3.3 V, IOVDD = 3.3 V,  $f_{IN}$  = 1-kHz sinusoidal signal,  $f_S$  = 48 kHz, PDMCLKx = 64 ×  $f_{S_1}$  32-bit audio data, BCLK = 256 ×  $f_{S_2}$  TDM slave mode, PLL on (unless otherwise noted)

|                    | PARAMETER                                                                 | TEST CONDITIONS                                           | MIN | TYP | MAX | UNIT |
|--------------------|---------------------------------------------------------------------------|-----------------------------------------------------------|-----|-----|-----|------|
| I <sub>AVDD</sub>  | Current consumption with                                                  | AVDD = 3.3 V                                              |     | 7.2 |     |      |
| I <sub>AVDD</sub>  | 4-channel PDM input recording, f <sub>S</sub> = 16 kHz,                   | AVDD = 1.8 V, external AREG supply (AREG shorted to AVDD) |     | 6.5 |     | mA   |
| I <sub>IOVDD</sub> | PDMCLKx = 96 × f <sub>S</sub> , PLL<br>on and BCLK = 256 × f <sub>S</sub> | IOVDD = 3.3 V                                             |     | 0.2 |     |      |
| I <sub>IOVDD</sub> | OII and BOLK - 200 ^ IS                                                   | IOVDD = 1.8 V                                             |     | 0.1 |     |      |

- (1) Ratio of output level with 1-kHz full-scale sine-wave input, to the output level with no signal, measured A-weighted over a 20-Hz to 20-kHz bandwidth using an audio analyzer.
- (2) All performance measurements done with 20-kHz low-pass filter and, where noted, A-weighted filter. Failure to use such a filter may result in higher THD and lower SNR and dynamic range readings than shown in the Electrical Characteristics. The low-pass filter removes out-of-band noise, which, although not audible, may affect dynamic specification values.
- (3) The device performance parameters, SNR, DR and THD+N, are mainly limited by single-bit PDM modulator generated data output. The THD+N performance for single-bit PDM modulator output itself is generally not so good for signal above –10-dB full-scale. The datasheet measured numbers are with using audio equipments consist of high performance PDM modulator output generator.

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback



# 5.6 Timing Requirements: I<sup>2</sup>C Interface

at T<sub>A</sub> = 25°C, IOVDD = 3.3 V or 1.8 V (unless otherwise noted); see Figure 1 for timing diagram

|                     |                                                                                              | MIN                        | NOM MAX | UNIT |
|---------------------|----------------------------------------------------------------------------------------------|----------------------------|---------|------|
| STANDARD-N          | MODE                                                                                         |                            |         |      |
| f <sub>SCL</sub>    | SCL clock frequency                                                                          | 0                          | 100     | kHz  |
| t <sub>HD;STA</sub> | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | 4                          |         | μs   |
| t <sub>LOW</sub>    | Low period of the SCL clock                                                                  | 4.7                        |         | μs   |
| t <sub>HIGH</sub>   | High period of the SCL clock                                                                 | 4                          |         | μs   |
| t <sub>SU;STA</sub> | Setup time for a repeated START condition                                                    | 4.7                        |         | μs   |
| t <sub>HD;DAT</sub> | Data hold time                                                                               | 0                          | 3.45    | μs   |
| t <sub>SU;DAT</sub> | Data setup time                                                                              | 250                        |         | ns   |
| t <sub>r</sub>      | SDA and SCL rise time                                                                        |                            | 1000    | ns   |
| t <sub>f</sub>      | SDA and SCL fall time                                                                        |                            | 300     | ns   |
| t <sub>SU;STO</sub> | Setup time for STOP condition                                                                | 4                          |         | μs   |
| t <sub>BUF</sub>    | Bus free time between a STOP and START condition                                             | 4.7                        |         | μs   |
| FAST-MODE           |                                                                                              |                            |         |      |
| f <sub>SCL</sub>    | SCL clock frequency                                                                          | 0                          | 400     | kHz  |
| t <sub>HD;STA</sub> | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | 0.6                        |         | μs   |
| t <sub>LOW</sub>    | Low period of the SCL clock                                                                  | 1.3                        |         | μs   |
| t <sub>HIGH</sub>   | High period of the SCL clock                                                                 | 0.6                        |         | μs   |
| t <sub>SU;STA</sub> | Setup time for a repeated START condition                                                    | 0.6                        |         | μs   |
| t <sub>HD;DAT</sub> | Data hold time                                                                               | 0                          | 0.9     | μs   |
| t <sub>SU;DAT</sub> | Data setup time                                                                              | 100                        |         | ns   |
| t <sub>r</sub>      | SDA and SCL rise time                                                                        | 20                         | 300     | ns   |
| t <sub>f</sub>      | SDA and SCL fall time                                                                        | 20 ×<br>(IOVDD / 5.5<br>V) | 300     | ns   |
| t <sub>SU;STO</sub> | Setup time for STOP condition                                                                | 0.6                        |         | μs   |
| t <sub>BUF</sub>    | Bus free time between a STOP and START condition                                             | 1.3                        |         | μs   |
| FAST-MODE           | PLUS                                                                                         |                            |         |      |
| f <sub>SCL</sub>    | SCL clock frequency                                                                          | 0                          | 1000    | kHz  |
| t <sub>HD;STA</sub> | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | 0.26                       |         | μs   |
| t <sub>LOW</sub>    | Low period of the SCL clock                                                                  | 0.5                        |         | μs   |
| t <sub>HIGH</sub>   | High period of the SCL clock                                                                 | 0.26                       |         | μs   |
| t <sub>SU;STA</sub> | Setup time for a repeated START condition                                                    | 0.26                       |         | μs   |
| t <sub>HD;DAT</sub> | Data hold time                                                                               | 0                          |         | μs   |
| t <sub>SU;DAT</sub> | Data setup time                                                                              | 50                         |         | ns   |
| t <sub>r</sub>      | SDA and SCL rise time                                                                        |                            | 120     | ns   |
| t <sub>f</sub>      | SDA and SCL fall time                                                                        | 20 ×<br>(IOVDD / 5.5<br>V) | 120     | ns   |
| t <sub>su;sто</sub> | Setup time for STOP condition                                                                | 0.26                       |         | μs   |
| t <sub>BUF</sub>    | Bus free time between a STOP and START condition                                             | 0.5                        |         | μs   |



# 5.7 Switching Characteristics: I<sup>2</sup>C Interface

at  $T_A = 25$ °C, IOVDD = 3.3 V or 1.8 V (unless otherwise noted); see Figure 1 for timing diagram

|                     | PARAMETER        | TEST CONDITIONS | MIN | TYP MAX | UNIT |
|---------------------|------------------|-----------------|-----|---------|------|
|                     |                  | Standard-mode   | 250 | 1250    |      |
| t <sub>d(SDA)</sub> | SCL to SDA delay | Fast-mode       | 250 | 850     | ns   |
|                     |                  | Fast-mode plus  |     | 400     |      |

## 5.8 Timing Requirements: SPI Interface

at T<sub>A</sub> = 25°C, IOVDD = 3.3 V or 1.8 V and 20-pF load on all outputs (unless otherwise noted); see Figure 2 for timing diagram

|                        |                           |                     | MII | N NOM | MAX | UNIT |
|------------------------|---------------------------|---------------------|-----|-------|-----|------|
| t <sub>(SCLK)</sub>    | SCLK period               |                     | 4   | 0     |     | ns   |
| t <sub>H(SCLK)</sub>   | SCLK high pulse duration  |                     | 1   | 8     |     | ns   |
| t <sub>L(SCLK)</sub>   | SCLK low pulse duration   |                     | 1   | 8     |     | ns   |
| t <sub>LEAD</sub>      | Enable lead time          |                     | 1   | 6     |     | ns   |
| t <sub>TRAIL</sub>     | Enable trail time         |                     | 1   | 6     |     | ns   |
| t <sub>DSEQ</sub>      | Sequential transfer delay |                     | 2   | 0     |     | ns   |
| t <sub>SU(MOSI)</sub>  | MOSI data setup time      |                     |     | 8     |     | ns   |
| t <sub>HLD(MOSI)</sub> | MOSI data hold time       |                     |     | 8     |     | ns   |
| t <sub>r(SCLK)</sub>   | SCLK rise time            | 10% - 90% rise time |     |       | 6   | ns   |
| t <sub>f(SCLK)</sub>   | SCLK fall time            | 90% - 10% fall time |     |       | 6   | ns   |

## 5.9 Switching Characteristics: SPI Interface

at  $T_A = 25$ °C, IOVDD = 3.3 V or 1.8 V and 20-pF load on all outputs (unless otherwise noted); see Figure 2 for timing diagram

| at the control of the |                    |                            |     |     |     |      |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------------|-----|-----|-----|------|--|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | PARAMETER          | TEST CONDITIONS            | MIN | TYP | MAX | UNIT |  |
| t <sub>a(MISO)</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | MISO access time   |                            |     |     | 16  | ns   |  |
| t <sub>d(MISO)</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | SCLK to MISO delay | 50% of SCLK to 50% of MISO |     |     | 16  | ns   |  |
| t <sub>dis(MISO)</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | MISO disable time  |                            |     |     | 20  | ns   |  |

# 5.10 Timing Requirements: TDM, I<sup>2</sup>S or LJ Interface

at T<sub>A</sub> = 25°C, IOVDD = 3.3 V or 1.8 V and 20-pF load on all outputs (unless otherwise noted); see Figure 3 for timing diagram

|                         |                               |                     | MIN | NOM MAX | UNIT |
|-------------------------|-------------------------------|---------------------|-----|---------|------|
| t <sub>(BCLK)</sub>     | BCLK period                   |                     | 40  |         | ns   |
| t <sub>H(BCLK)</sub>    | BCLK high pulse duration (1)  |                     | 18  |         | ns   |
| t <sub>L(BCLK)</sub>    | BCLK low pulse duration (1)   |                     | 18  |         | ns   |
| t <sub>SU(FSYNC)</sub>  | FSYNC setup time              |                     | 8   |         | ns   |
| t <sub>HLD(FSYNC)</sub> | FSYNC hold time               |                     | 8   |         | ns   |
| t <sub>r(BCLK)</sub>    | BCLK rise time <sup>(2)</sup> | 10% - 90% rise time |     | 10      | ns   |
| t <sub>f(BCLK)</sub>    | BCLK fall time <sup>(2)</sup> | 90% - 10% fall time |     | 10      | ns   |

<sup>(1)</sup> The BCLK minimum high or low pulse duration must be higher than 25 ns (to meet the timing specifications), if the SDOUT data line is latched on the opposite BCLK edge polarity than the edge used by the device to transmit SDOUT data.

Copyright © 2024 Texas Instruments Incorporated

<sup>(2)</sup> The BCLK maximum rise and fall time can be relaxed to 13 ns if the BCLK frequency used in the system is below 20 MHz. Relaxing the BCLK rise and fall time can cause noise to increase because of higher clock jitter.

## 5.11 Switching Characteristics: TDM, I<sup>2</sup>S or LJ Interface

at T<sub>A</sub> = 25°C, IOVDD = 3.3 V or 1.8 V and 20-pF load on all outputs (unless otherwise noted); see Figure 3 for timing diagram

|                            | PARAMETER                                                                | TEST CONDITIONS              | MIN | TYP MAX | UNIT |
|----------------------------|--------------------------------------------------------------------------|------------------------------|-----|---------|------|
| t <sub>d(SDOUT-BCLK)</sub> | BCLK to SDOUT delay                                                      | 50% of BCLK to 50% of SDOUT  |     | 18      | ns   |
| $t_{d(SDOUT	ext{-}FSYNC)}$ | FSYNC to SDOUT delay in TDM or LJ mode (for MSB data with TX_OFFSET = 0) | 50% of FSYNC to 50% of SDOUT |     | 18      | ns   |
| f <sub>(BCLK)</sub>        | BCLK output clock frequency: controller mode (1)                         |                              |     | 24.576  | MHz  |
| t <sub>H(BCLK)</sub>       | BCLK high pulse duration: controller mode                                |                              | 14  |         | ns   |
| t <sub>L(BCLK)</sub>       | BCLK low pulse duration: controller mode                                 |                              | 14  |         | ns   |
| t <sub>d(FSYNC)</sub>      | BCLK to FSYNC delay: controller mode                                     | 50% of BCLK to 50% of FSYNC  |     | 18      | ns   |
| t <sub>r(BCLK)</sub>       | BCLK rise time: controller mode                                          | 10% - 90% rise time          |     | 8       | ns   |
| t <sub>f(BCLK)</sub>       | BCLK fall time: controller mode                                          | 90% - 10% fall time          |     | 8       | ns   |

<sup>(1)</sup> The BCLK output clock frequency must be lower than 18.5 MHz (to meet the timing specifications), if the SDOUT data line is latched on the opposite BCLK edge polarity than the edge used by the device to transmit SDOUT data.

## 5.12 Timing Requirements: PDM Digital Microphone Interface

at T<sub>A</sub> = 25°C, IOVDD = 3.3 V or 1.8 V and 20-pF load on all outputs (unless otherwise noted); see Figure 4 for timing diagram

|                           |                    | MIN | NOM MAX | UNIT |
|---------------------------|--------------------|-----|---------|------|
| t <sub>SU(PDMDINx)</sub>  | PDMDINx setup time | 30  |         | ns   |
| t <sub>HLD(PDMDINx)</sub> | PDMDINx hold time  | 0   |         | ns   |

### 5.13 Switching Characteristics: PDM Digial Microphone Interface

at T<sub>A</sub> = 25°C, IOVDD = 3.3 V or 1.8 V and 20-pF load on all outputs (unless otherwise noted); see Figure 4 for timing diagram

| / /                    |                            |                     | ,,    | •       | 0 0  |
|------------------------|----------------------------|---------------------|-------|---------|------|
|                        | PARAMETER                  | TEST CONDITIONS     | MIN   | TYP MAX | UNIT |
| f <sub>(PDMCLK)</sub>  | PDMCLK clock frequency     |                     | 0.768 | 6.144   | MHz  |
| t <sub>H(PDMCLK)</sub> | PDMCLK high pulse duration |                     | 72    |         | ns   |
| t <sub>L(PDMCLK)</sub> | PDMCLK low pulse duration  |                     | 72    |         | ns   |
| t <sub>r(PDMCLK)</sub> | PDMCLK rise time           | 10% - 90% rise time |       | 18      | ns   |
| t <sub>f(PDMCLK)</sub> | PDMCLK fall time           | 90% - 10% fall time |       | 18      | ns   |



Figure 5-1. I<sup>2</sup>C Interface Timing Diagram

Product Folder Links: PCMD3180-Q1

Submit Document Feedback



Figure 5-2. SPI Interface Timing Diagram



Figure 5-3. TDM (With BCLK\_POL = 1), I<sup>2</sup>S, and LJ Interface Timing Diagram



Figure 5-4. PDM Digital Microphone Interface Timing Diagram



## 5.14 Typical Characteristics

at  $T_A$  = 25°C, AVDD = 3.3 V, IOVDD = 3.3 V,  $f_{IN}$  = 1-kHz sinusoidal signal,  $f_S$  = 48 kHz, PDMCLKx = 64 ×  $f_S$ , 32-bit audio data, BCLK = 256 ×  $f_S$ , TDM slave mode, PLL on, and linear phase decimation filter (unless otherwise noted); all performance measurements are done with a 20-kHz, low-pass filter and an A-weighted filter (unless otherwise noted). All measurements are done by feeding the device PDM digital input signal using audio precision





Fourth order PDM modulator with PDMCLKx = 3.072 MHz

Figure 5-9. THD+N vs Input Amplitude



Fourth order PDM modulator with PDMCLKx = 3.072 MHz

Figure 5-10. THD+N vs Input Frequency With a – 20-dBr Input



Fourth order PDM modulator with PDMCLKx = 3.072 MHz

Channel-1
Channel-2
Channel-3
Channel-3
Channel-5
Channel-5
Channel-5
Channel-6
Channel-7
Channel-7
Channel-8
Channel-8
Channel-8
Channel-8
Channel-8
Channel-8
Physical Research (Page 1997)
Frequency (Hz)

Fourth order PDM modulator with PDMCLKx = 3.072 MHz

Figure 5-12. FFT With a -60-dBr Input

Figure 5-11. Frequency Response With a -20-dBr Input



Figure 5-13. THD+N vs Input Amplitude



Fourth order PDM modulator with PDMCLKx = 1.536 MHz

Figure 5-14. THD+N vs Input Frequency With a – 20-dBr Input

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback

13





Channel-1
Channel-2
Channel-3
Channel-3
Channel-6
Channel-6
Channel-6
Channel-7
Channel-8
Fourth order PDM modulator with PDMCLKx = 1.536 MHz

Figure 5-15. Frequency Response With a -20-dBr Input

Figure 5-16. FFT With a -60-dBr Input

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



# 6 Detailed Description

#### 6.1 Overview

The PCMD3180-Q1 is a high-performance, low-power, flexible, 8-channel, pulse-density-modulation (PDM) input to time-division multiplexing (TDM) or I<sup>2</sup>S audio output converter with extensive feature integration. This device is intended for applications in voice-activated systems, portable computing, communication, and entertainment applications. The low power consumption makes this device suitable for battery-powered portable audio systems. This device integrates a host of features that reduces cost, board space, and power consumption in space-constrained, battery-powered, consumer, home, and industrial applications.

The PCMD3180-Q1 consists of the following blocks:

- Eight-channel, pulse density modulation (PDM) digital microphone interface with high-performance decimation filter
- Low-noise, microphone bias output to power the digital microphone
- · Programmable decimation filters with linear-phase or low-latency filter
- Programmable digital volume control, biquad filters for each channel
- · Programmable phase and gain calibration with fine resolution for each channel
- · Programmable high-pass filter (HPF), and digital channel mixer
- · Integrated low-jitter phase-locked loop (PLL) supporting a wide range of system clocks
- Integrated digital and analog voltage regulators to support single-supply operation

Communication to the PCMD3180-Q1 to configure the control registers is supported using an I<sup>2</sup>C or SPI interface. The device supports a highly flexible audio serial interface [time-division multiplexing (TDM), I<sup>2</sup>S, or left-justified (LJ)] to transmit audio data seamlessly in the system across devices.

The device can support multiple devices by sharing the common I<sup>2</sup>C and TDM buses across devices. Moreover, the device includes a daisy-chain feature and a secondary audio serial output data pin. These features relax the shared TDM bus timing requirements and board design complexities when operating multiple devices for applications requiring high audio data bandwidth.

Table 6-1 lists the reference abbreviations used throughout this document to registers that control the device.

Table 6-1. Abbreviations for Register References

| REFERENCE                    | ABBREVIATION | DESCRIPTION                                                    | EXAMPLE                                       |
|------------------------------|--------------|----------------------------------------------------------------|-----------------------------------------------|
| Page y, register z, bit k    | Py_Rz_Dk     | Single data bit. The value of a single bit in a register.      | Page 4, register 36, bit 0 = P4_R36_D0        |
| Page y, register z, bits k-m | Py_Rz_D[k:m] | Range of data bits. A range of data bits (inclusive).          | Page 4, register 36, bits 3-0 = P4_R36_D[3:0] |
| Page y, register z           | Py_Rz        | One entire register. All eight bits in the register as a unit. | Page 4, register 36 = P4_R36                  |
| Page y, registers z-n        | Py_Rz-Rn     | Range of registers. A range of registers in the same page.     | Page 4, registers 36, 37, 38 = P4_R36-R38     |

### 6.2 Functional Block Diagram



### **6.3 Feature Description**

#### 6.3.1 Serial Interfaces

This device has two serial interfaces: control and audio data. The control serial interface is used for device configuration. The audio data serial interface is used for transmitting audio data to the host device.

## 6.3.1.1 Control Serial Interfaces

The device contains configuration registers and programmable coefficients that can be set to the desired values for a specific system and application use. All these registers can be accessed using either I<sup>2</sup>C or SPI communication to the device. For more information, see the *Section 6.5* section.

#### 6.3.1.2 Audio Serial Interfaces

Digital audio data flows between the host processor and the PCMD3180-Q1 on the digital audio serial interface (ASI), or audio bus. This highly flexible ASI bus includes a TDM mode for multichannel operation, support for I<sup>2</sup>S or left-justified protocols format, programmable data length options, very flexible controller-target configurability for bus clock lines and the ability to communicate with multiple devices within a system directly.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



The bus protocol TDM, I<sup>2</sup>S, or left-justified (LJ) format can be selected by using the ASI\_FORMAT[1:0], P0\_R7\_D[7:6] register bits. As shown in Table 6-2 and Table 6-3, these modes are all most significant byte (MSB)-first, pulse code modulation (PCM) data format, with the output channel data word-length programmable as 16, 20, 24, or 32 bits by configuring the ASI\_WLEN[1:0], P0\_R7\_D[5:4] register bits.

Table 6-2. Audio Serial Interface Format

| P0_R7_D[7:6] : ASI_FORMAT[1:0] | AUDIO SERIAL INTERFACE FORMAT          |
|--------------------------------|----------------------------------------|
| 00 (default)                   | Time division multiplexing (TDM) mode  |
| 01                             | Inter IC sound (I <sup>2</sup> S) mode |
| 10                             | Left-justified (LJ) mode               |
| 11                             | Reserved (do not use this setting)     |

Table 6-3. Audio Output Channel Data Word-Length

| P0_R7_D[5:4] : ASI_WLEN[1:0] | AUDIO OUTPUT CHANNEL DATA WORD-LENGTH          |
|------------------------------|------------------------------------------------|
| 00                           | Output channel data word-length set to 16 bits |
| 01                           | Output channel data word-length set to 20 bits |
| 10                           | Output channel data word-length set to 24 bits |
| 11 (default)                 | Output channel data word-length set to 32 bits |

The frame sync pin, FSYNC, is used in this audio bus protocol to define the beginning of a frame and has the same frequency as the output data sample rates. The bit clock pin, BCLK, is used to clock out the digital audio data across the serial bus. The number of bit-clock cycles in a frame must accommodate multiple device active output channels with the programmed data word length.

A frame consists of multiple time-division channel slots (up to 64) to allow all output channel audio data transmissions to complete on the audio bus by a device or multiple PCMD3180-Q1 devices sharing the same audio bus. The device supports up to eight output channels that can be configured to place their audio data on bus slot 0 to slot 63. Table 6-4 lists the output channel slot configuration settings. In I<sup>2</sup>S and LJ mode, the slots are divided into two sets, left-channel slots and right-channel slots, as described in the *Section 6.3.1.2.2* and *Section 6.3.1.2.3* sections.

**Table 6-4. Output Channel Slot Assignment Settings** 

| P0_R11_D[5:0] : CH1_SLOT[5:0] | OUTPUT CHANNEL 1 SLOT ASSIGNMENT                           |
|-------------------------------|------------------------------------------------------------|
| 00 0000 = 0d (default)        | Slot 0 for TDM or left slot 0 for I <sup>2</sup> S, LJ.    |
| 00 0001 = 1d                  | Slot 1 for TDM or left slot 1 for I <sup>2</sup> S, LJ.    |
|                               |                                                            |
| 01 1111 = 31d                 | Slot 31 for TDM or left slot 31 for I <sup>2</sup> S, LJ.  |
| 10 0000 = 32d                 | Slot 32 for TDM or right slot 0 for I <sup>2</sup> S, LJ.  |
|                               |                                                            |
| 11 1110 = 62d                 | Slot 62 for TDM or right slot 30 for I <sup>2</sup> S, LJ. |
| 11 1111 = 63d                 | Slot 63 for TDM or right slot 31 for I <sup>2</sup> S, LJ. |

Similarly, the slot assignment setting for output channel 2 to channel 8 can be done using the CH2\_SLOT (P0\_R12) to CH8\_SLOT (P0\_R18) registers, respectively.

The slot word length is the same as the output channel data word length set for the device. The output channel data word length must be set to the same value for all PCMD3180-Q1 devices if all devices share the same ASI bus in a system. The maximum number of slots possible for the ASI bus in a system is limited by the available bus bandwidth, which depends upon the BCLK frequency, output data sample rate used, and the channel data word length configured.

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback



The device also includes a feature that offsets the start of the slot data transfer with respect to the frame sync by up to 31 cycles of the bit clock. Table 6-5 lists the programmable offset configuration settings.

Table 6-5. Programmable Offset Settings for the ASI Slot Start

| P0_R8_D[4:0] : TX_OFFSET[4:0] | PROGRAMMABLE OFFSET SETTING FOR SLOT DATA TRANSMISSION START                                                                                                                                                     |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 0000 = 0d (default)         | The device follows the standard protocol timing without any offset.                                                                                                                                              |
| 0 0001 = 1d                   | Slot start is offset by one BCLK cycle, as compared to standard protocol timing. For I <sup>2</sup> S or LJ, the left and right slot start is offset by one BCLK cycle, as compared to standard protocol timing. |
|                               |                                                                                                                                                                                                                  |
| 1 1110 = 30d                  | Slot start is offset by 30 BCLK cycles, as compared to standard protocol timing. For I <sup>2</sup> S or LJ, the left and right slot start is offset by 30 BCLK cycles, as compared to standard protocol timing. |
| 1 1111 = 31d                  | Slot start is offset by 31 BCLK cycles, as compared to standard protocol timing. For I <sup>2</sup> S or LJ, the left and right slot start is offset by 31 BCLK cycles, as compared to standard protocol timing. |

The device also features the ability to invert the polarity of the frame sync pin, FSYNC, used to transfer the audio data as compared to the default FSYNC polarity used in standard protocol timing. This feature can be set using the FSYNC\_POL, P0\_R7\_D3 register bit. Similarly, the device can invert the polarity of the bit clock pin, BCLK, which can be set using the BCLK\_POL, P0\_R7\_D2 register bit.

#### 6.3.1.2.1 Time Division Multiplexed Audio (TDM) Interface

In TDM mode, also known as DSP mode, the rising edge of FSYNC starts the data transfer with the slot 0 data first. Immediately after the slot 0 data transmission, the remaining slot data are transmitted in order. FSYNC and each data bit (except the MSB of slot 0 when TX\_OFFSET equals 0) is transmitted on the rising edge of BCLK. Figure 6-1 to Figure 6-4 illustrate the protocol timing for TDM operation with various configurations.



Figure 6-1. TDM Mode Standard Protocol Timing (TX OFFSET = 0)



Figure 6-2. TDM Mode Protocol Timing (TX\_OFFSET = 2)



Figure 6-3. TDM Mode Protocol Timing (No Idle BCLK Cycles, TX\_OFFSET = 2)



Figure 6-4. TDM Mode Protocol Timing (TX\_OFFSET = 0 and BCLK\_POL = 1)

For proper operation of the audio bus in TDM mode, the number of bit clocks per frame must be greater than or equal to the number of active output channels times the programmed word length of the output channel data. The device supports FSYNC as a pulse with a 1-cycle-wide bit clock, but also supports multiples as well. For a higher BCLK frequency operation, using TDM mode with a TX\_OFFSET value higher than 0 is recommended.

#### 6.3.1.2.2 Inter IC Sound (I2S) Interface

The standard I<sup>2</sup>S protocol is defined for only two channels: left and right. The device extends the same protocol timing for multichannel operation. In I<sup>2</sup>S mode, the MSB of the left slot 0 is transmitted on the falling edge of BCLK in the second cycle after the *falling* edge of FSYNC. Immediately after the left slot 0 data transmission, the remaining left slot data are transmitted in order. The MSB of the right slot 0 is transmitted on the falling edge of BCLK in the second cycle after the *rising* edge of FSYNC. Immediately after the right slot 0 data transmission, the remaining right slot data are transmitted in order. FSYNC and each data bit is transmitted on the falling edge of BCLK. Figure 6-5 to Figure 6-8 illustrate the protocol timing for I<sup>2</sup>S operation with various configurations.



Figure 6-5. I<sup>2</sup>S Mode Standard Protocol Timing (TX OFFSET = 0)





Figure 6-8. I<sup>2</sup>S Protocol Timing (TX\_OFFSET = 0 and BCLK\_POL = 1)

For proper operation of the audio bus in I<sup>2</sup>S mode, the number of bit clocks per frame must be greater than or equal to the number of active output channels (including left and right slots) times the programmed word length of the output channel data. The device FSYNC low pulse must be a number of BCLK cycles wide that is greater than or equal to the number of active left slots times the data word length configured. Similarly, the FSYNC high pulse must be a number of BCLK cycles wide that is greater than or equal to the number of active right slots times the data word length configured.

## 6.3.1.2.3 Left-Justified (LJ) Interface

The standard LJ protocol is defined for only two channels: left and right. The device extends the same protocol timing for multichannel operation. In LJ mode, the MSB of the left slot 0 is transmitted in the same BCLK cycle after the *rising* edge of FSYNC. Each subsequent data bit is transmitted on the falling edge of BCLK. Immediately after the left slot 0 data transmission, the remaining left slot data are transmitted in order. The MSB of the right slot 0 is transmitted in the same BCLK cycle after the *falling* edge of FSYNC. Each subsequent data bit is transmitted on the falling edge of BCLK. Immediately after the right slot 0 data transmission, the remaining right slot data are transmitted in order. FSYNC is transmitted on the falling edge of BCLK. Figure 6-9 to Figure 6-12 illustrate the protocol timing for LJ operation with various configurations.



Figure 6-12. LJ Protocol Timing (TX\_OFFSET = 1 and BCLK\_POL = 1)

For proper operation of the audio bus in LJ mode, the number of bit clocks per frame must be greater than or equal to the number of active output channels (including left and right slots) times the programmed word length of the output channel data. The device FSYNC high pulse must be a number of BCLK cycles wide that is greater than or equal to the number of active left slots times the data word length configured. Similarly, the FSYNC low pulse must be number of BCLK cycles wide that is greater than or equal to the number of active right slots times the data word length configured. For a higher BCLK frequency operation, using LJ mode with a TX\_OFFSET value higher than 0 is recommended.

#### 6.3.1.3 Using Multiple Devices With Shared Buses

The device has many supported features and flexible options that can be used in the system to seamlessly connect multiple PCMD3180-Q1 devices by sharing a single common I<sup>2</sup>C control bus and an audio serial interface bus. This architecture enables multiple applications to be applied to a system that require a microphone array for beam-forming operation, audio conferencing, noise cancellation, and so forth. Figure 6-13 shows a diagram of multiple PCMD3180-Q1 devices in a configuration where the control and audio data buses are shared.



Figure 6-13. Multiple PCMD3180-Q1 Devices With Shared Control and Audio Data Buses

The PCMD3180-Q1 consists of the following features to enable seamless connection and interaction of multiple devices using a shared bus:

- Supports up to four pin-programmable I<sup>2</sup>C slave addresses
- I<sup>2</sup>C broadcast simultaneously writes to (or triggers) all PCMD3180-Q1 devices
- Supports up to 64 configuration output channel slots for the audio serial interface
- · Tri-state feature (with enable and disable) for the unused audio data slots of the device
- Supports a bus-holder feature (with enable and disable) to keep the last driven value on the audio bus
- The GPIO1 or GPOx pin can be configured as a secondary output data lane for the audio serial interface
- The GPIO1 or GPIx pin can be used in a daisy-chain configuration of multiple PCMD3180-Q1 devices
- Supports one BCLK cycle data latching timing to relax the timing requirement for the high-speed interface
- Programmable master and slave options for the audio serial interface
- Ability to synchronize the multiple devices for the simultaneous sampling requirement across devices

The system can also connect multiple PCMD3180-Q1 devices in combination with TLV320ADCx140 devices by sharing a single common I<sup>2</sup>C control bus and an audio serial interface bus. See the *Multiple TLV320ADCx140 Devices With Shared TDM and I<sup>2</sup>C Bus* application report for further details.

## 6.3.2 Phase-Locked Loop (PLL) and Clock Generation

The device has a smart auto-configuration block to generate all necessary internal clocks required for the PDM clock generation and the digital filter engine used for signal processing. This configuration is done by monitoring the frequency of the FSYNC and BCLK signal on the audio bus.

The device supports the various output data sample rates (of the FSYNC signal frequency) and the BCLK to FSYNC ratio to configure all clock dividers, including the PLL configuration, internally without host programming. Table 6-6 and Table 6-7 list the supported FSYNC and BCLK frequencies.

Table 6-6. Supported FSYNC (Multiples or Submultiples of 48 kHz) and BCLK Frequencies

| BCLK TO        |                  | •                 | ,                 | •                 | BCLK (MHz)        | ,                 |                    | ·                  |                    |
|----------------|------------------|-------------------|-------------------|-------------------|-------------------|-------------------|--------------------|--------------------|--------------------|
| FSYNC<br>RATIO | FSYNC<br>(8 kHz) | FSYNC<br>(16 kHz) | FSYNC<br>(24 kHz) | FSYNC<br>(32 kHz) | FSYNC<br>(48 kHz) | FSYNC<br>(96 kHz) | FSYNC (192<br>kHz) | FSYNC (384<br>kHz) | FSYNC (768<br>kHz) |
| 16             | Reserved         | 0.256             | 0.384             | 0.512             | 0.768             | 1.536             | 3.072              | 6.144              | 12.288             |
| 24             | Reserved         | 0.384             | 0.576             | 0.768             | 1.152             | 2.304             | 4.608              | 9.216              | 18.432             |
| 32             | 0.256            | 0.512             | 0.768             | 1.024             | 1.536             | 3.072             | 6.144              | 12.288             | 24.576             |
| 48             | 0.384            | 0.768             | 1.152             | 1.536             | 2.304             | 4.608             | 9.216              | 18.432             | Reserved           |
| 64             | 0.512            | 1.024             | 1.536             | 2.048             | 3.072             | 6.144             | 12.288             | 24.576             | Reserved           |
| 96             | 0.768            | 1.536             | 2.304             | 3.072             | 4.608             | 9.216             | 18.432             | Reserved           | Reserved           |
| 128            | 1.024            | 2.048             | 3.072             | 4.096             | 6.144             | 12.288            | 24.576             | Reserved           | Reserved           |
| 192            | 1.536            | 3.072             | 4.608             | 6.144             | 9.216             | 18.432            | Reserved           | Reserved           | Reserved           |
| 256            | 2.048            | 4.096             | 6.144             | 8.192             | 12.288            | 24.576            | Reserved           | Reserved           | Reserved           |
| 384            | 3.072            | 6.144             | 9.216             | 12.288            | 18.432            | Reserved          | Reserved           | Reserved           | Reserved           |
| 512            | 4.096            | 8.192             | 12.288            | 16.384            | 24.576            | Reserved          | Reserved           | Reserved           | Reserved           |
| 1024           | 8.192            | 16.384            | 24.576            | Reserved          | Reserved          | Reserved          | Reserved           | Reserved           | Reserved           |
| 2048           | 16.384           | Reserved          | Reserved          | Reserved          | Reserved          | Reserved          | Reserved           | Reserved           | Reserved           |

Table 6-7. Supported FSYNC (Multiples or Submultiples of 44.1 kHz) and BCLK Frequencies

| BCLK TO        |                     | BCLK (MHz)          |                      |                     |                     |                     |                      |                      |                      |
|----------------|---------------------|---------------------|----------------------|---------------------|---------------------|---------------------|----------------------|----------------------|----------------------|
| FSYNC<br>RATIO | FSYNC<br>(7.35 kHz) | FSYNC<br>(14.7 kHz) | FSYNC<br>(22.05 kHz) | FSYNC<br>(29.4 kHz) | FSYNC<br>(44.1 kHz) | FSYNC<br>(88.2 kHz) | FSYNC<br>(176.4 kHz) | FSYNC<br>(352.8 kHz) | FSYNC<br>(705.6 kHz) |
| 16             | Reserved            | Reserved            | 0.3528               | 0.4704              | 0.7056              | 1.4112              | 2.8224               | 5.6448               | 11.2896              |
| 24             | Reserved            | 0.3528              | 0.5292               | 0.7056              | 1.0584              | 2.1168              | 4.2336               | 8.4672               | 16.9344              |
| 32             | Reserved            | 0.4704              | 0.7056               | 0.9408              | 1.4112              | 2.8224              | 5.6448               | 11.2896              | 22.5792              |
| 48             | 0.3528              | 0.7056              | 1.0584               | 1.4112              | 2.1168              | 4.2336              | 8.4672               | 16.9344              | Reserved             |
| 64             | 0.4704              | 0.9408              | 1.4112               | 1.8816              | 2.8224              | 5.6448              | 11.2896              | 22.5792              | Reserved             |
| 96             | 0.7056              | 1.4112              | 2.1168               | 2.8224              | 4.2336              | 8.4672              | 16.9344              | Reserved             | Reserved             |
| 128            | 0.9408              | 1.8816              | 2.8224               | 3.7632              | 5.6448              | 11.2896             | 22.5792              | Reserved             | Reserved             |
| 192            | 1.4112              | 2.8224              | 4.2336               | 5.6448              | 8.4672              | 16.9344             | Reserved             | Reserved             | Reserved             |
| 256            | 1.8816              | 3.7632              | 5.6448               | 7.5264              | 11.2896             | 22.5792             | Reserved             | Reserved             | Reserved             |
| 384            | 2.8224              | 5.6448              | 8.4672               | 11.2896             | 16.9344             | Reserved            | Reserved             | Reserved             | Reserved             |
| 512            | 3.7632              | 7.5264              | 11.2896              | 15.0528             | 22.5792             | Reserved            | Reserved             | Reserved             | Reserved             |
| 1024           | 7.5264              | 15.0528             | 22.5792              | Reserved            | Reserved            | Reserved            | Reserved             | Reserved             | Reserved             |
| 2048           | 15.0528             | Reserved            | Reserved             | Reserved            | Reserved            | Reserved            | Reserved             | Reserved             | Reserved             |

The status register ASI\_STS, P0\_R21, captures the device auto detect result for the FSYNC frequency and the BCLK to FSYNC ratio. If the device finds any unsupported combinations of FSYNC frequency and BCLK to FSYNC ratios, the device generates an ASI clock-error interrupt and mutes the record channels accordingly.

The device uses an integrated, low-jitter, phase-locked loop (PLL) to generate internal clocks required for the PDM clock generation and digital filter engine, as well as other control blocks. The device also supports an



option to use BCLK, GPIO1, or the GPIx pin (as MCLK) as the audio clock source without using the PLL to reduce power consumption. However, the PDM microphone performance may degrade based on jitter from the external clock source, and some processing features may not be supported if the external audio clock source frequency is not high enough. Therefore, TI recommends using the PLL for high-performance applications. More details and information on how to configure and use the device in low-power mode without using the PLL are discussed in the TLV320ADCx140 Power Consumption Matrix Across Various Usage Scenario application report.

The device also supports an audio bus master mode operation using the GPIO1 or GPIx pin (as MCLK) as the reference input clock source and supports various flexible options and a wide variety of system clocks. More details and information on master mode configuration and operation are discussed in the *Configuring and Operating the TLV320ADCx140* as *Audio Bus Master* application report.

The audio bus clock error detection and auto-detect feature automatically generates all internal clocks, but can be disabled using the ASI\_ERR, P0\_R9\_D5 and AUTO\_CLK\_CFG, P0\_R19\_D6, register bits, respectively. In the system, this disable feature can be used to support custom clock frequencies that are not covered by the auto detect scheme. For such application use cases, care must be taken to ensure that the multiple clock dividers are all configured appropriately. Therefore, TI recommends using the PPC3 GUI for device configuration settings; for more details see the *ADCx140EVM-PDK* user's guide and the PurePath<sup>™</sup> Console Graphical Development Suite for Audio System Design and Development.

#### 6.3.3 Reference Voltage

The PCMD3180-Q1 achieves low-noise performance by internally generating a low-noise reference voltage. This reference voltage is generated using a band-gap circuit with high PSRR performance and must be filtered externally using a 1-µF capacitor connected from the VREF pin to analog ground (AVSS).

The value of this reference voltage can be configured using the P0\_R59\_D[1:0] register bits and must be set to an appropriate value based on the AVDD supply voltage available in the system. The default VREF value is set to 2.75 V, which require minimum AVDD voltage for this mode is 3 V. Table 6-8 lists the various VREF settings supported along with required AVDD range for that configuration.

 P0\_R59\_D[1:0] : VREF\_SEL[1:0]
 VREF OUTPUT VOLTAGE
 AVDD RANGE REQUIREMENT

 00 (default)
 2.75 V
 3 V to 3.6 V

 01
 2.5 V
 2.8 V to 3.6 V

 10
 1.375 V
 1.7 V to 1.9 V

 11
 Reserved
 Reserved

Table 6-8. VREF Programmable Settings

To achieve low-power consumption, this audio reference block is powered down as described in the *Section 6.4.2* section. When exiting sleep mode, the audio reference block is powered up using the internal fast-charge scheme and the VREF pin settles to its steady-state voltage after the settling time (a function of the decoupling capacitor on the VREF pin). This time is approximately equal to 3.5 ms when using a 1-µF decoupling capacitor. If a higher-value decoupling capacitor is used on the VREF pin, the fast-charge setting must be reconfigured using the VREF\_QCHG, P0\_R2\_D[4:3] register bits, which support options of 3.5 ms (default), 10 ms, 50 ms, or 100 ms.

#### 6.3.4 Microphone Bias

The device integrates a built-in, low-noise programmable microphone bias pin that can be used in the system for providing the supply to the MEMS digital microphone. The MICBIAS pin must be connected to external 1-µF to analog ground (AVSS). The MICBIAS pin supports up to 20 mA of load current that can be used for multiple microphones. When using this MICBIAS pin for biasing or supplying to multiple microphones, avoid any common impedance on the board layout for the MICBIAS connection to minimize coupling across microphones. In system, if MICBIAS pin is used as supply for digital microphones then TI recommends to use MICBIAS configuration as AVDD, so that the digital microphone's PDMCLKx and PDMDINx signals can be directly interface to PCMD3180-Q1 without using any external level shifters. Table 6-9 shows the available microphone bias programmable options.

**Table 6-9. MICBIAS Programmable Settings** 

| P0_R59_D[6:4] : MBIAS_VAL[2:0] | P0_R59_D[1:0] : VREF_SEL[1:0] | MICBIAS OUTPUT VOLTAGE               |  |  |  |
|--------------------------------|-------------------------------|--------------------------------------|--|--|--|
|                                | 00 (default)                  | 2.75 V (same as the VREF output)     |  |  |  |
| 000 (default)                  | 01                            | 2.5 V (same as the VREF output)      |  |  |  |
|                                | 10                            | 1.375 V (same as the VREF output)    |  |  |  |
| 001 to 101                     | XX                            | Reserved (do not use these settings) |  |  |  |
| 110                            | XX                            | Same as AVDD                         |  |  |  |
| 111                            | XX                            | Reserved (do not use this setting)   |  |  |  |
|                                |                               |                                      |  |  |  |

The microphone bias output can be powered on or powered off (default) by configuring the MICBIAS\_PDZ, P0\_R117\_D7 register bit. Additionally, the device provides an option to configure the GPIO1 or GPIx pin to directly control the microphone bias output powering on or off. This feature is useful to control the microphone directly without engaging the host for I<sup>2</sup>C or SPI communication. The MICBIAS\_PDZ, P0\_R117\_D7 register bit value is ignored if the GPIO1 or GPIx pin is configured to set the microphone bias on or off.

#### 6.3.5 Digital PDM Microphone Record Channel

The device interfaces up to eight digital pulse-density-modulation (PDM) microphones for simultaneous conversion and uses high-order and high-performance decimation filters to generate pulse code modulation (PCM) output data that can be transmitted on the audio serial interface to the host using either time-division multiplexing (TDM), I<sup>2</sup>S, or left-justified (LJ) audio formats.

The device internally generates PCMCLK with a programmable frequency of either 6.144 MHz, 3.072 MHz, 1.536 MHz, or 768 kHz (for output data sample rates in multiples or submultiples of 48 kHz) or 5.6448 MHz, 2.8224 MHz, 1.4112 MHz, or 705.6 kHz (for output data sample rates in multiples or submultiples of 44.1 kHz) using the PDMCLK\_DIV[1:0], P0\_R31\_D[1:0] register bits. PDMCLK can be routed on the PDMCLKx\_GPOx pin. This clock can be connected to the external digital microphone device. The device also support control register to independently configure each channel PDMDINx data to be latched using either rising edge or falling edge. Figure 6-14 shows a connection diagram of the digital PDM microphones.



Figure 6-14. Digital PDM Microphones Connection Diagram to the PCMD3180-Q1

The single-bit output of the external digital microphone device can be connected to the GPIx pin. This single data line can be shared by two digital microphones to place their data on the opposite edge of PDMCLK. Internally, the device latches the steady value of the data on the rising edge of PDMCLK or the falling edge of PDMCLK based on the configuration register bits set in P0\_R32\_D[7:4]. Figure 6-15 shows the digital PDM microphone interface timing diagram.



Figure 6-15. Digital PDM Microphone Protocol Timing Diagram

### 6.3.6 Signal-Chain Processing

The PCMD3180-Q1 signal chain is comprised of high-performance, low-power and highly flexible and programmable digital processing blocks. The high performance and flexibility combined with a compact package makes the PCMD3180-Q1 optimized for a wide variety of end-equipments and applications that require multichannel audio capture. Figure 6-16 shows a conceptual block diagram that highlights the various building blocks used in the signal chain, and how the blocks interact in the signal chain.



Figure 6-16. Signal-Chain Processing Flowchart

The device supports up to eight digital PDM microphone recording channels for simultaneous operation. The signal chain consists of various highly programmable digital processing blocks such as phase calibration, gain calibration, high-pass filter, digital summer or mixer, biquad filters, and volume control. The details on these processing blocks are discussed further in this section. Channels 1 to 4 in the signal chain block diagram of Figure 6-16 are as described in this section, however, channels 5 to 8 do not support the digital summer or mixer option.

The desired input channels for recording can be enabled or disabled by using the IN\_CH\_EN (P0\_R115) register, and the output channels for the audio serial interface can be enabled or disabled by using the ASI\_OUT\_EN (P0\_R116) register. In general, the device supports simultaneous power-up and power-down of all active channels for simultaneous recording. However, based on the application needs, if some channels must be powered-up or powered-down dynamically when the other channel recording is on, then that use case is supported by setting the DYN\_CH\_PUPD\_EN, P0\_R117\_D4 register bit to 1'b1 but do not power-down channel 1 in this mode of operation.

The device supports an input signal bandwidth up to 80 kHz, which allows the high-frequency non-audio signal to be recorded by using a 176.4-kHz (or higher) sample rate.

For output sample rates of 48 kHz or lower, the device supports all features for 8-channel recording and various programmable processing blocks. However, for output sample rates higher than 48 kHz, there are limitations in the number of simultaneous channel recordings supported and the number of biquad filters and such. See the TLV320ADCx140 Sampling Rates and Programmable Processing Blocks Supported application report for further details.

#### 6.3.6.1 Programmable Digital Volume Control

The device has a programmable digital volume control with a range from -100 dB to 27 dB in steps of 0.5 dB with the option to mute the channel recording. The digital volume control value can be changed dynamically while the channel is powered-up and recording. During volume control changes, the soft ramp-up or ramp-down volume feature is used internally to avoid any audible artifacts. Soft-stepping can be entirely disabled using the DISABLE\_SOFT\_STEP (P0\_R108\_D4) register bit.

The digital volume control setting is independently available for each output channel, including the digital microphone record channel. However, the device also supports an option to gang-up the volume control setting for all channels together using the channel 1 digital volume control setting, regardless if channel 1 is powered up or powered down. This gang-up can be enabled using the DVOL\_GANG (P0\_R108\_D7) register bit.

Table 6-10 shows the programmable options available for the digital volume control.



Table 6-10. Digital Volume Control (DVC) Programmable Settings

| P0_R62_D[7:0] : CH1_DVOL[7:0] | DVC SETTING FOR OUTPUT CHANNEL 1        |
|-------------------------------|-----------------------------------------|
| 0000 0000 = 0d                | Output channel 1 DVC is set to mute     |
| 0000 0001 = 1d                | Output channel 1 DVC is set to –100 dB  |
| 0000 0010 = 2d                | Output channel 1 DVC is set to –99.5 dB |
| 0000 0011 = 3d                | Output channel 1 DVC is set to –99 dB   |
|                               |                                         |
| 1100 1000 = 200d              | Output channel 1 DVC is set to -0.5 dB  |
| 1100 1001 = 201d (default)    | Output channel 1 DVC is set to 0 dB     |
| 1100 1010 = 202d              | Output channel 1 DVC is set to 0.5 dB   |
|                               |                                         |
| 1111 1101 = 253d              | Output channel 1 DVC is set to 26 dB    |
| 1111 1110 = 254d              | Output channel 1 DVC is set to 26.5 dB  |
| 1111 1111 = 255d              | Output channel 1 DVC is set to 27 dB    |

Similarly, the digital volume control setting for output channel 2 to channel 8 can be configured using the CH2\_DVOL (P0\_R67) to CH8\_DVOL (P0\_R97) register bits, respectively.

The internal digital processing engine soft ramps up the volume from a muted level to the programmed volume level when the channel is powered up, and the internal digital processing engine soft ramps down the volume from a programmed volume to mute when the channel is powered down. This soft-stepping of volume is done to prevent abruptly powering up and powering down the record channel. This feature can also be entirely disabled using the DISABLE\_SOFT\_STEP (P0\_R108\_D4) register bit.

### 6.3.6.2 Programmable Channel Gain Calibration

Along with the programmable channel gain and digital volume, this device also provides programmable channel gain calibration. The gain of each channel can be finely calibrated or adjusted in steps of 0.1 dB for a range of –0.8-dB to 0.7-dB gain error. This adjustment is useful when trying to match the gain across channels resulting from external components and microphone sensitivity. This feature, in combination with the regular digital volume control, allows the gains across all channels to be matched for a wide gain error range with a resolution of 0.1 dB. Table 6-11 shows the programmable options available for the channel gain calibration.

**Table 6-11. Channel Gain Calibration Programmable Settings** 

| P0_R63_D[7:4] : CH1_GCAL[3:0] | CHANNEL GAIN CALIBRATION SETTING FOR INPUT CHANNEL 1 |
|-------------------------------|------------------------------------------------------|
| 0000 = 0d                     | Input channel 1 gain calibration is set to –0.8 dB   |
| 0001 = 1d                     | Input channel 1 gain calibration is set to –0.7 dB   |
|                               |                                                      |
| 1000 = 8d (default)           | Input channel 1 gain calibration is set to 0 dB      |
|                               |                                                      |
| 1110 = 14d                    | Input channel 1 gain calibration is set to 0.6 dB    |
| 1111 = 15d                    | Input channel 1 gain calibration is set to 0.7 dB    |

Similarly, the channel gain calibration setting for input channel 2 to channel 8 can be configured using the CH2\_GCAL (P0\_R68) to CH8\_GCAL (P0\_R98) register bits, respectively.

## 6.3.6.3 Programmable Channel Phase Calibration

In addition to the gain calibration, the phase delay in each channel can be finely calibrated or adjusted in steps of one modulator clock cycle for a cycle range of 0 to 255 for the phase error. The modulator clock is 6.144 MHz (the output data sample rate is multiples or submultiples of 48 kHz) or 5.6448 MHz (the output data sample rate is multiples or submultiples of 44.1 kHz) irrespective of the PDMCLK frequency used for digital microphone. This feature is very useful for many applications that must match the phase with fine resolution between each channel, including any phase mismatch across channels resulting from external components or microphones. Table 6-12 shows the available programmable options for channel phase calibration.

| Table 6-12. Channel Phase Calibration Programmable Settings |
|-------------------------------------------------------------|
|-------------------------------------------------------------|

| P0_R64_D[7:0] : CH1_PCAL[7:0] | CHANNEL PHASE CALIBRATION SETTING FOR INPUT CHANNEL 1                               |
|-------------------------------|-------------------------------------------------------------------------------------|
| 0000 0000 = 0d (default)      | Input channel 1 phase calibration with no delay                                     |
| 0000 0001 = 1d                | Input channel 1 phase calibration delay is set to one cycle of the modulator clock  |
| 0000 0010 = 2d                | Input channel 1 phase calibration delay is set to two cycles of the modulator clock |
|                               |                                                                                     |
| 1111 1110 = 254d              | Input channel 1 phase calibration delay is set to 254 cycles of the modulator clock |
| 1111 1111 = 255d              | Input channel 1 phase calibration delay is set to 255 cycles of the modulator clock |

Similarly, the channel phase calibration setting for input channel 2 to channel 8 can be configured using the CH2\_PCAL (P0\_R69) to CH8\_PCAL (P0\_R99) register bits, respectively.

#### 6.3.6.4 Programmable Digital High-Pass Filter

To remove the DC offset component and attenuate the undesired low-frequency noise content in the record data, the device supports a programmable high-pass filter (HPF). The HPF is not a channel-independent filter setting but is globally applicable for all the channels. This HPF is constructed using the first-order infinite impulse response (IIR) filter, and is efficient enough to filter out possible DC components of the signal. Table 6-13 shows the predefined -3-dB cutoff frequencies available that can be set by using the HPF\_SEL[1:0] register bits of P0\_R107. Additionally, to achieve a custom -3-dB cutoff frequency for a specific application, the device also allows the first-order IIR filter coefficients to be programmed when the HPF\_SEL[1:0] register bits are set to 2'b00. Figure 6-17 illustrates a frequency response plot for the HPF filter.

Table 6-13. HPF Programmable Settings

| P0_R107_D[1:0]:<br>HPF_SEL[1:0] | -3-dB CUTOFF FREQUENCY<br>SETTING | -3-dB CUTOFF FREQUENCY AT<br>16-kHz SAMPLE RATE | -3-dB CUTOFF FREQUENCY AT<br>48-kHz SAMPLE RATE |
|---------------------------------|-----------------------------------|-------------------------------------------------|-------------------------------------------------|
| 00                              | Programmable 1st-order IIR filter | Programmable 1st-order IIR filter               | Programmable 1st-order IIR filter               |
| 01 (default)                    | 0.00025 × f <sub>S</sub>          | 4 Hz                                            | 12 Hz                                           |
| 10                              | 0.002 × f <sub>S</sub>            | 32 Hz                                           | 96 Hz                                           |
| 11                              | 0.008 × f <sub>S</sub>            | 128 Hz                                          | 384 Hz                                          |



Figure 6-17. HPF Filter Frequency Response Plot



Equation 1 gives the transfer function for the first-order programmable IIR filter:

$$H(z) = \frac{N_0 + N_1 z^{-1}}{2^{31} - D_1 z^{-1}}$$
(1)

The frequency response for this first-order programmable IIR filter with default coefficients is flat at a gain of 0 dB (all-pass filter). The host device can override the frequency response by programming the IIR coefficients in Table 6-14 to achieve the desired frequency response for high-pass filtering or any other desired filtering. If HPF\_SEL[1:0] are set to 2'b00, the host device must write these coefficients values for the desired frequency response before powering-up any PDM channel for recording. These programmable coefficients are 32-bit, two's complement numbers. Table 6-14 shows the filter coefficients for the first-order IIR filter.

Table 6-14. 1st-Order IIR Filter Coefficients

| FILTER                                                                                  | FILTER<br>COEFFICIENT | DEFAULT COEFFICIENT VALUE | COEFFICIENT REGISTER<br>MAPPING |
|-----------------------------------------------------------------------------------------|-----------------------|---------------------------|---------------------------------|
|                                                                                         | N <sub>0</sub>        | 0x7FFFFFF                 | P4_R72-R75                      |
| Programmable 1st-order IIR filter (can be allocated to HPF or any other desired filter) | N <sub>1</sub>        | 0x00000000                | P4_R76-R79                      |
|                                                                                         | D <sub>1</sub>        | 0x0000000                 | P4_R80-R83                      |

#### 6.3.6.5 Programmable Digital Biquad Filters

The device supports up to 12 programmable digital biquad filters. These highly efficient filters achieve the desired frequence response. In digital signal processing, a digital biquad filter is a second-order, recursive linear filter with two poles and two zeros. Equation 2 gives the transfer function of each biquad filter:

$$H(z) = \frac{N_0 + 2N_1 z^{-1} + N_2 z^{-2}}{2^{31} - 2D_1 z^{-1} - D_2 z^{-2}}$$
(2)

The frequency response for the biquad filter section with default coefficients is flat at a gain of 0dB (all-pass filter). The host device can override the frequency response by programming the biquad coefficients to achieve the desired frequency response for a low-pass, high-pass, or any other desired frequency shaping. The programmable coefficients for the mixer operation are located in the *Section 7.2.1* and *Section 7.2.2* sections. If biquad filtering is required, then the host device must write these coefficients values before powering up any PDM channels for recording. These programmable coefficients are 32-bit, two's complement numbers. As described in Table 6-15, these biquad filters can be allocated for each output channel based on the BIQUAD\_CFG[1:0] register setting of P0\_R108. By setting BIQUAD\_CFG[1:0] to 2'b00, the biquad filtering for all record channels is disabled and the host device can choose this setting if no additional filtering is required for the system application. See the *TLV320ADCx140 Programmable Biquad Filter Configuration and Applications* application report for further details.

Table 6-15. Biquad Filter Allocation to the Record Output Channel

|                 | RECORD OUTPUT CHANNEL ALLOCATION USING P0_R108_D[6:5] REGISTER SETTING |                                                              |                                                    |  |  |
|-----------------|------------------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------|--|--|
| PROGRAMMABLE    | BIQUAD_CFG[1:0] = 2'b01<br>(1 Biquad per Channel)                      | BIQUAD_CFG[1:0] = 2'b10 (Default)<br>(2 Biquads per Channel) | BIQUAD_CFG[1:0] = 2'b11<br>(3 Biquads per Channel) |  |  |
| BIQUAD FILTER   | SUPPORTS ALL 8 CHANNELS                                                | SUPPORTS UP TO 6 CHANNELS                                    | SUPPORTS UP TO 4 CHANNELS                          |  |  |
| Biquad filter 1 | Allocated to output channel 1                                          | Allocated to output channel 1                                | Allocated to output channel 1                      |  |  |
| Biquad filter 2 | Allocated to output channel 2                                          | Allocated to output channel 2                                | Allocated to output channel 2                      |  |  |
| Biquad filter 3 | Allocated to output channel 3                                          | Allocated to output channel 3                                | Allocated to output channel 3                      |  |  |
| Biquad filter 4 | Allocated to output channel 4                                          | Allocated to output channel 4                                | Allocated to output channel 4                      |  |  |
| Biquad filter 5 | Not used                                                               | Allocated to output channel 1                                | Allocated to output channel 1                      |  |  |
| Biquad filter 6 | Not used                                                               | Allocated to output channel 2                                | Allocated to output channel 2                      |  |  |
| Biquad filter 7 | Not used                                                               | Allocated to output channel 3                                | Allocated to output channel 3                      |  |  |

| Table 6-15. Biquad Filter Allocation to the Record Output Channel (continued) |
|-------------------------------------------------------------------------------|
|-------------------------------------------------------------------------------|

|                  | RECORD OUTPUT CHANNEL ALLOCATION USING P0_R108_D[6:5] REGISTER SETTING |                                                              |                                                    |  |  |
|------------------|------------------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------|--|--|
| PROGRAMMABLE     | BIQUAD_CFG[1:0] = 2'b01<br>(1 Biquad per Channel)                      | BIQUAD_CFG[1:0] = 2'b10 (Default)<br>(2 Biquads per Channel) | BIQUAD_CFG[1:0] = 2'b11<br>(3 Biquads per Channel) |  |  |
| BIQUAD FILTER    | SUPPORTS ALL 8 CHANNELS                                                | SUPPORTS UP TO 6 CHANNELS                                    | SUPPORTS UP TO 4 CHANNELS                          |  |  |
| Biquad filter 8  | Not used                                                               | Allocated to output channel 4                                | Allocated to output channel 4                      |  |  |
| Biquad filter 9  | Allocated to output channel 5                                          | Allocated to output channel 5                                | Allocated to output channel 1                      |  |  |
| Biquad filter 10 | Allocated to output channel 6                                          | Allocated to output channel 6                                | Allocated to output channel 2                      |  |  |
| Biquad filter 11 | Allocated to output channel 7                                          | Allocated to output channel 5                                | Allocated to output channel 3                      |  |  |
| Biquad filter 12 | Allocated to output channel 8                                          | Allocated to output channel 6                                | Allocated to output channel 4                      |  |  |

Table 6-16 shows the biquad filter coefficients mapping to the register space.

Table 6-16. Biguad Filter Coefficients Register Mapping

| i and the second |                                                |                            |                                                |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|----------------------------|------------------------------------------------|--|--|
| PROGRAMMABLE BIQUAD FILTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | BIQUAD FILTER COEFFICIENTS<br>REGISTER MAPPING | PROGRAMMABLE BIQUAD FILTER | BIQUAD FILTER COEFFICIENTS<br>REGISTER MAPPING |  |  |
| Biquad filter 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P2_R8-R27                                      | Biquad filter 7            | P3_R8-R27                                      |  |  |
| Biquad filter 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P2_R28-R47                                     | Biquad filter 8            | P3_R28-R47                                     |  |  |
| Biquad filter 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P2_R48-R67                                     | Biquad filter 9            | P3_R48-R67                                     |  |  |
| Biquad filter 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P2_R68-R87                                     | Biquad filter 10           | P3_R68-R87                                     |  |  |
| Biquad filter 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P2_R88-R107                                    | Biquad filter 11           | P3_R88-R107                                    |  |  |
| Biquad filter 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P2_R108-R127                                   | Biquad filter 12           | P3_R108-R127                                   |  |  |

#### 6.3.6.6 Programmable Channel Summer and Digital Mixer

For applications that require an even higher SNR than that supported for each channel, the device digital summing mode can be used. In this mode, the digital record data are summed up across the channel with an equal weightage factor, which helps in reducing the effective record noise. Table 6-17 lists the configuration settings available for channel summing mode.

Table 6-17. Channel Summing Mode Programmable Settings

| P0_R107_D[3:2] : CH_SUM[1:0] | CHANNEL SUMMING MODE FOR INPUT CHANNELS                                                        | SNR AND DYNAMIC RANGE<br>BOOST |
|------------------------------|------------------------------------------------------------------------------------------------|--------------------------------|
| 00 (Default)                 | Channel summing mode is disabled                                                               | Not applicable                 |
|                              | Output channel 1 = (input channel 1 + input channel 2) / 2                                     | 3-dB boost in SNR and dynamic  |
| 01                           | Output channel 2 = (input channel 1 + input channel 2) / 2                                     | range                          |
| 01                           | Output channel 3 = (input channel 3 + input channel 4) / 2                                     | 3-dB boost in SNR and dynamic  |
|                              | Output channel 4 = (input channel 3 + input channel 4) / 2                                     | range                          |
|                              | Output channel 1 = (input channel 1 + input channel 2 + input channel 3 + input channel 4) / 4 |                                |
| 10                           | Output channel 2 = (input channel 1 + input channel 2 + input channel 3 + input channel 4) / 4 | 6-dB boost in SNR and dynamic  |
| 10                           | Output channel 3 = (input channel 1 + input channel 2 + input channel 3 + input channel 4) / 4 | range                          |
|                              | Output channel 4 = (input channel 1 + input channel 2 + input channel 3 + input channel 4) / 4 |                                |
| 11                           | Reserved (do not use this setting)                                                             | Not applicable                 |

The device additionally supports a fully programmable mixer feature that can mix the various input channels with their custom programmable scale factor to generate the final output channels. The programmable mixer feature is available only if CH SUM[1:0] is set to 2'b00. The mixer function is only supported for input channel 1 to channel 4. Figure 6-18 shows a block diagram that describes the mixer 1 operation to generate output channel

Product Folder Links: PCMD3180-Q1

Copyright © 2024 Texas Instruments Incorporated

1. The programmable coefficients for the mixer operation are located in the Section 7.2.3 section. All mixer coefficients are 32-bit, two's complement numbers using a 1.31 number format. The value of 0x7FFFFFFF is equivalent to +1 (0-dB gain), the value 0x00000000 is equivalent to mute (zero data), and any values in between set the mixer attenuation computed using Equation 3. If the MSB is set to '1' then the attenuation remains the same but the signal phase is inverted.



Figure 6-18. Programmable Digital Mixer Block Diagram

A similar mixer operation is performed by mixer 2, mixer 3, and mixer 4 to generate output channel 2, channel 3, and channel 4, respectively.

#### 6.3.6.7 Configurable Digital Decimation Filters

The device record channel includes a high dynamic range, built-in digital decimation filter to process the oversampled PDM data stream from the digital microphone to generate digital data at the same Nyquist sampling rate as the FSYNC rate. The decimation filter can be chosen from three different types, depending on the required frequency response, group delay, and phase linearity requirements for the target application. The selection of the decimation filter option can be done by configuring the DECI\_FILT, P0\_R107\_D[5:4] register bits. Table 6-18 shows the configuration register setting for the decimation filter mode selection for the record channel.

| P0_R107_D[5:4] : DECI_FILT[1:0] DECIMATION FILTER MODE SELECTION |                                                       |
|------------------------------------------------------------------|-------------------------------------------------------|
| 00 (default)                                                     | Linear phase filters are used for the decimation      |
| 01                                                               | Low latency filters are used for the decimation       |
| 10                                                               | Ultra-low latency filters are used for the decimation |
| 11                                                               | Reserved (do not use this setting)                    |

Table 6-18. Decimation Filter Mode Selection for the Record Channel

## 6.3.6.7.1 Linear Phase Filters

The linear phase decimation filters are the default filters set by the device and can be used for all applications that require a perfect linear phase with zero-phase deviation within the pass-band specification of the filter. The filter performance specifications and various plots for all supported output sampling rates are listed in this section.

#### 6.3.6.7.1.1 Sampling Rate: 8 kHz or 7.35 kHz

Figure 6-19 and Figure 6-20 respectively show the magnitude response and the pass-band ripple for a decimation filter with a sampling rate of 8 kHz or 7.35 kHz. Table 6-19 lists the specifications for a decimation filter with an



## 8-kHz or 7.35-kHz sampling rate.



Figure 6-19. Linear Phase Decimation Filter Magnitude Response



Figure 6-20. Linear Phase Decimation Filter Pass-Band Ripple

**Table 6-19. Linear Phase Decimation Filter Specifications** 

| PARAMETER              | TEST CONDITIONS                                                | MIN   | TYP  | MAX  | UNIT             |
|------------------------|----------------------------------------------------------------|-------|------|------|------------------|
| Pass-band ripple       | Frequency range is 0 to 0.454 × f <sub>S</sub>                 | -0.05 |      | 0.05 | dB               |
| Stop-band attenuation  | Frequency range is 0.58 × f <sub>S</sub> to 4 × f <sub>S</sub> | 72.7  |      |      | dB               |
|                        | Frequency range is 4 × f <sub>S</sub> onwards                  | 81.2  |      |      |                  |
| Group delay or latency | Frequency range is 0 to 0.454 × f <sub>S</sub>                 |       | 17.1 |      | 1/f <sub>S</sub> |



#### 6.3.6.7.1.2 Sampling Rate: 16 kHz or 14.7 kHz

Figure 6-21 and Figure 6-22 respectively show the magnitude response and the pass-band ripple for a decimation filter with a sampling rate of 16 kHz or 14.7 kHz. Table 6-20 lists the specifications for a decimation filter with an 16-kHz or 14.7-kHz sampling rate.



Figure 6-21. Linear Phase Decimation Filter Magnitude Response



Figure 6-22. Linear Phase Decimation Filter Pass-**Band Ripple** 

**Table 6-20. Linear Phase Decimation Filter Specifications** 

| PARAMETER              | TEST CONDITIONS                                                | MIN   | TYP  | MAX  | UNIT             |
|------------------------|----------------------------------------------------------------|-------|------|------|------------------|
| Pass-band ripple       | Frequency range is 0 to 0.454 × f <sub>S</sub>                 | -0.05 |      | 0.05 | dB               |
| Stop-band attenuation  | Frequency range is 0.58 × f <sub>S</sub> to 4 × f <sub>S</sub> | 73.3  |      |      | dB               |
|                        | Frequency range is 4 × f <sub>S</sub> onwards                  | 95.0  |      |      |                  |
| Group delay or latency | Frequency range is 0 to 0.454 × f <sub>S</sub>                 |       | 15.7 |      | 1/f <sub>S</sub> |

#### 6.3.6.7.1.3 Sampling Rate: 24 kHz or 22.05 kHz

Figure 6-23 and Figure 6-24 respectively show the magnitude response and the pass-band ripple for a decimation filter with a sampling rate of 24 kHz or 22.05 kHz. Table 6-21 lists the specifications for a decimation filter with an 24-kHz or 22.05-kHz sampling rate.



Figure 6-23. Linear Phase Decimation Filter Magnitude Response



Figure 6-24. Linear Phase Decimation Filter Pass-**Band Ripple** 

Table 6-21. Linear Phase Decimation Filter Specifications

| · · · · · · · · · · · · · · · · · · · |                                                                |       |      |      |                  |  |
|---------------------------------------|----------------------------------------------------------------|-------|------|------|------------------|--|
| PARAMETER                             | TEST CONDITIONS                                                | MIN   | TYP  | MAX  | UNIT             |  |
| Pass-band ripple                      | Frequency range is 0 to 0.454 × f <sub>S</sub>                 | -0.05 |      | 0.05 | dB               |  |
| Stop-band attenuation                 | Frequency range is 0.58 × f <sub>S</sub> to 4 × f <sub>S</sub> | 73.0  |      |      | dB               |  |
|                                       | Frequency range is 4 × f <sub>S</sub> onwards                  | 96.4  |      |      | uБ               |  |
| Group delay or latency                | Frequency range is 0 to 0.454 × f <sub>S</sub>                 |       | 16.6 |      | 1/f <sub>S</sub> |  |

#### 6.3.6.7.1.4 Sampling Rate: 32 kHz or 29.4 kHz

Figure 6-25 and Figure 6-26 respectively show the magnitude response and the pass-band ripple for a decimation filter with a sampling rate of 32 kHz or 29.4 kHz. Table 6-22 lists the specifications for a decimation filter with an 32-kHz or 29.4-kHz sampling rate.



Figure 6-25. Linear Phase Decimation Filter Magnitude Response



Figure 6-26. Linear Phase Decimation Filter Pass-Band Ripple

**Table 6-22. Linear Phase Decimation Filter Specifications** 

| PARAMETER              | TEST CONDITIONS                                                | MIN   | TYP  | MAX  | UNIT             |
|------------------------|----------------------------------------------------------------|-------|------|------|------------------|
| Pass-band ripple       | Frequency range is 0 to 0.454 × f <sub>S</sub>                 | -0.05 |      | 0.05 | dB               |
| Stop-band attenuation  | Frequency range is 0.58 × f <sub>S</sub> to 4 × f <sub>S</sub> | 73.7  |      |      | dB               |
|                        | Frequency range is 4 × f <sub>S</sub> onwards                  | 107.2 |      |      |                  |
| Group delay or latency | Frequency range is 0 to 0.454 × f <sub>S</sub>                 |       | 16.9 |      | 1/f <sub>S</sub> |

#### 6.3.6.7.1.5 Sampling Rate: 48 kHz or 44.1 kHz

Figure 6-27 and Figure 6-28 respectively show the magnitude response and the pass-band ripple for a decimation filter with a sampling rate of 48 kHz or 44.1 kHz. Table 6-23 lists the specifications for a decimation filter with an 48-kHz or 44.1-kHz sampling rate.



Figure 6-27. Linear Phase Decimation Filter Magnitude Response



Figure 6-28. Linear Phase Decimation Filter Pass-Band Ripple

Table 6-23. Linear Phase Decimation Filter Specifications

| PARAMETER              | TEST CONDITIONS                                                | MIN   | TYP  | MAX  | UNIT             |
|------------------------|----------------------------------------------------------------|-------|------|------|------------------|
| Pass-band ripple       | Frequency range is 0 to 0.454 × f <sub>S</sub>                 | -0.05 |      | 0.05 | dB               |
| Stop-band attenuation  | Frequency range is 0.58 × f <sub>S</sub> to 4 × f <sub>S</sub> | 73.8  |      |      | dB               |
|                        | Frequency range is 4 × f <sub>S</sub> onwards                  | 98.1  |      |      | иь               |
| Group delay or latency | Frequency range is 0 to 0.454 × f <sub>S</sub>                 |       | 17.1 |      | 1/f <sub>S</sub> |

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback



#### 6.3.6.7.1.6 Sampling Rate: 96 kHz or 88.2 kHz

Figure 6-29 and Figure 6-30 respectively show the magnitude response and the pass-band ripple for a decimation filter with a sampling rate of 96 kHz or 88.2 kHz. Table 6-24 lists the specifications for a decimation filter with an 96-kHz or 88.2-kHz sampling rate.



Figure 6-29. Linear Phase Decimation Filter Magnitude Response



Figure 6-30. Linear Phase Decimation Filter Pass-**Band Ripple** 

**Table 6-24. Linear Phase Decimation Filter Specifications** 

| PARAMETER              | TEST CONDITIONS                                                | MIN   | TYP  | MAX  | UNIT             |
|------------------------|----------------------------------------------------------------|-------|------|------|------------------|
| Pass-band ripple       | Frequency range is 0 to 0.454 × f <sub>S</sub>                 | -0.05 |      | 0.05 | dB               |
| Stop-band attenuation  | Frequency range is 0.58 × f <sub>S</sub> to 4 × f <sub>S</sub> | 73.6  |      |      | dB               |
|                        | Frequency range is 4 × f <sub>S</sub> onwards                  | 97.9  |      |      |                  |
| Group delay or latency | Frequency range is 0 to 0.454 × f <sub>S</sub>                 |       | 17.1 |      | 1/f <sub>S</sub> |

#### 6.3.6.7.1.7 Sampling Rate: 192 kHz or 176.4 kHz

Figure 6-31 and Figure 6-32 respectively show the magnitude response and the pass-band ripple for a decimation filter with a sampling rate of 192 kHz or 176.4 kHz. Table 6-25 lists the specifications for a decimation filter with an 192-kHz or 176.4-kHz sampling rate.



Figure 6-31. Linear Phase Decimation Filter Magnitude Response



Figure 6-32. Linear Phase Decimation Filter Pass-**Band Ripple** 

Table 6-25. Linear Phase Decimation Filter Specifications

| PARAMETER              | TEST CONDITIONS                                                 | MIN   | TYP  | MAX  | UNIT             |
|------------------------|-----------------------------------------------------------------|-------|------|------|------------------|
| Pass-band ripple       | Frequency range is 0 to 0.3 × f <sub>S</sub>                    | -0.05 |      | 0.05 | dB               |
| Stop-band attenuation  | Frequency range is 0.473 × f <sub>S</sub> to 4 × f <sub>S</sub> | 70.0  |      |      | dB               |
|                        | Frequency range is 4 × f <sub>S</sub> onwards                   | 111.0 |      |      |                  |
| Group delay or latency | Frequency range is 0 to 0.3 × f <sub>S</sub>                    |       | 11.9 |      | 1/f <sub>S</sub> |

#### 6.3.6.7.1.8 Sampling Rate: 384 kHz or 352.8 kHz

Figure 6-33 and Figure 6-34 respectively show the magnitude response and the pass-band ripple for a decimation filter with a sampling rate of 384 kHz or 352.8 kHz. Table 6-26 lists the specifications for a decimation filter with an 384-kHz or 352.8-kHz sampling rate.



Figure 6-33. Linear Phase Decimation Filter Magnitude Response



Figure 6-34. Linear Phase Decimation Filter Pass-Band Ripple

**Table 6-26. Linear Phase Decimation Filter Specifications** 

| PARAMETER              | TEST CONDITIONS                                                | MIN   | TYP | MAX  | UNIT             |
|------------------------|----------------------------------------------------------------|-------|-----|------|------------------|
| Pass-band ripple       | Frequency range is 0 to 0.212 × f <sub>S</sub>                 | -0.05 |     | 0.05 | dB               |
| Stop-band attenuation  | Frequency range is 0.58 × f <sub>S</sub> to 4 × f <sub>S</sub> | 70.0  |     |      | ٩D               |
|                        | Frequency range is 4 × f <sub>S</sub> onwards                  | 108.8 |     |      | dB               |
| Group delay or latency | Frequency range is 0 to 0.212 × f <sub>S</sub>                 |       | 7.2 |      | 1/f <sub>S</sub> |

#### 6.3.6.7.1.9 Sampling Rate 768 kHz or 705.6 kHz

Figure 6-35 and Figure 6-36 respectively show the magnitude response and the pass-band ripple for a decimation filter with a sampling rate of 768 kHz or 705.6 kHz. Table 6-27 lists the specifications for a decimation filter with an 768-kHz or 705.6-kHz sampling rate.



Figure 6-35. Linear Phase Decimation Filter
Magnitude Response



Figure 6-36. Linear Phase Decimation Filter Pass-Band Ripple

Table 6-27. Linear Phase Decimation Filter Specifications

| PARAMETER              | TEST CONDITIONS                                                | MIN   | TYP | MAX  | UNIT             |  |  |
|------------------------|----------------------------------------------------------------|-------|-----|------|------------------|--|--|
| Pass-band ripple       | Frequency range is 0 to 0.113 × f <sub>S</sub>                 | -0.05 |     | 0.05 | dB               |  |  |
| Stop-band attenuation  | Frequency range is 0.58 × f <sub>S</sub> to 2 × f <sub>S</sub> | 75.0  |     |      | dB               |  |  |
|                        | Frequency range is 2 × f <sub>S</sub> onwards                  | 88.0  |     |      | uБ               |  |  |
| Group Delay or Latency | Frequency range is 0 to 0.113 × f <sub>S</sub>                 |       | 5.9 |      | 1/f <sub>S</sub> |  |  |

Copyright © 2024 Texas Instruments Incorporated

#### 6.3.6.7.2 Low-Latency Filters

For applications where low latency with minimal phase deviation (within the audio band) is critical, the low-latency decimation filters on the PCMD3180-Q1 can be used. The device supports these filters with a group delay of approximately seven samples with an almost linear phase response within the  $0.365 \times f_S$  frequency band. This section provides the filter performance specifications and various plots for all supported output sampling rates for the low-latency filters.

#### 6.3.6.7.2.1 Sampling Rate: 16 kHz or 14.7 kHz

Figure 6-37 shows the magnitude response and Figure 6-38 shows the pass-band ripple and phase deviation for a decimation filter with a sampling rate of 16 kHz or 14.7 kHz. Table 6-28 lists the specifications for a decimation filter with a 16-kHz or 14.7-kHz sampling rate.





Figure 6-37. Low-Latency Decimation Filter
Magnitude Response

Figure 6-38. Low-Latency Decimation Filter Pass-Band Ripple and Phase Deviation

Table 6-28. Low-Latency Decimation Filter Specifications

| PARAMETER              | TEST CONDITIONS                                  | MIN    | TYP | MAX   | UNIT             |
|------------------------|--------------------------------------------------|--------|-----|-------|------------------|
| Pass-band ripple       | Frequency range is 0 to 0.451 × f <sub>S</sub>   | -0.05  |     | 0.05  | dB               |
| Stop-band attenuation  | Frequency range is 0.61 × f <sub>S</sub> onwards | 87.3   |     |       | dB               |
| Group delay or latency | Frequency range is 0 to 0.363 × f <sub>S</sub>   |        | 7.6 |       | 1/f <sub>S</sub> |
| Group delay deviation  | Frequency range is 0 to 0.363 × f <sub>S</sub>   | -0.022 |     | 0.022 | 1/f <sub>S</sub> |
| Phase deviation        | Frequency range is 0 to 0.363 × f <sub>S</sub>   | -0.21  |     | 0.25  | Degrees          |

#### 6.3.6.7.2.2 Sampling Rate: 24 kHz or 22.05 kHz

Figure 6-39 shows the magnitude response and Figure 6-40 shows the pass-band ripple and phase deviation for a decimation filter with a sampling rate of 24 kHz or 22.05 kHz. Table 6-29 lists the specifications for a decimation filter with a 24-kHz or 22.05-kHz sampling rate.





Figure 6-39. Low-Latency Decimation Filter Magnitude Response

Figure 6-40. Low-Latency Decimation Filter Pass-Band Ripple and Phase Deviation

Table 6-29. Low-Latency Decimation Filter Specifications

| · · · · · · · · · · · · · · · · · · · |                                                 |        |     |       |                  |
|---------------------------------------|-------------------------------------------------|--------|-----|-------|------------------|
| PARAMETER                             | TEST CONDITIONS                                 | MIN    | TYP | MAX   | UNIT             |
| Pass-band ripple                      | Frequency range is 0 to 0.459 × f <sub>S</sub>  | -0.01  |     | 0.01  | dB               |
| Stop-band attenuation                 | Frequency range is 0.6 × f <sub>S</sub> onwards | 87.2   |     |       | dB               |
| Group delay or latency                | Frequency range is 0 to 0.365 × f <sub>S</sub>  |        | 7.5 |       | 1/f <sub>S</sub> |
| Group delay deviation                 | Frequency range is 0 to 0.365 × f <sub>S</sub>  | -0.026 |     | 0.026 | 1/f <sub>S</sub> |
| Phase deviation                       | Frequency range is 0 to 0.365 × f <sub>S</sub>  | -0.26  |     | 0.30  | Degrees          |

#### 6.3.6.7.2.3 Sampling Rate: 32 kHz or 29.4 kHz

Figure 6-41 shows the magnitude response and Figure 6-42 shows the pass-band ripple and phase deviation for a decimation filter with a sampling rate of 32 kHz or 29.4 kHz. Table 6-30 lists the specifications for a decimation filter with a 32-kHz or 29.4-kHz sampling rate.





Figure 6-41. Low-Latency Decimation Filter
Magnitude Response

Figure 6-42. Low-Latency Decimation Filter Pass-Band Ripple and Phase Deviation



Table 6-30. Low-Latency Decimation Filter Specifications

| PARAMETER              | TEST CONDITIONS                                 | MIN    | TYP | MAX   | UNIT             |
|------------------------|-------------------------------------------------|--------|-----|-------|------------------|
| Pass-band ripple       | Frequency range is 0 to 0.457 × f <sub>S</sub>  | -0.04  |     | 0.04  | dB               |
| Stop-band attenuation  | Frequency range is 0.6 × f <sub>S</sub> onwards | 88.3   |     |       | dB               |
| Group delay or latency | Frequency range is 0 to 0.368 × f <sub>S</sub>  |        | 8.7 |       | 1/f <sub>S</sub> |
| Group delay deviation  | Frequency range is 0 to 0.368 × f <sub>S</sub>  | -0.026 |     | 0.026 | 1/f <sub>S</sub> |
| Phase deviation        | Frequency range is 0 to 0.368 × f <sub>S</sub>  | -0.26  |     | 0.31  | Degrees          |

#### 6.3.6.7.2.4 Sampling Rate: 48 kHz or 44.1 kHz

Figure 6-43 shows the magnitude response and Figure 6-44 shows the pass-band ripple and phase deviation for a decimation filter with a sampling rate of 48 kHz or 44.1 kHz. Table 6-31 lists the specifications for a decimation filter with a 48-kHz or 44.1-kHz sampling rate.



Figure 6-43. Low-Latency Decimation Filter Magnitude Response



Figure 6-44. Low-Latency Decimation Filter Pass-**Band Ripple and Phase Deviation** 

Table 6-31. Low-Latency Decimation Filter Specifications

| PARAMETER              | TEST CONDITIONS                                 | MIN    | TYP | MAX   | UNIT             |
|------------------------|-------------------------------------------------|--------|-----|-------|------------------|
| Pass-band ripple       | Frequency range is 0 to 0.452 × f <sub>S</sub>  | -0.015 |     | 0.015 | dB               |
| Stop-band attenuation  | Frequency range is 0.6 × f <sub>S</sub> onwards | 86.4   |     |       | dB               |
| Group delay or latency | Frequency range is 0 to 0.365 × f <sub>S</sub>  |        | 7.7 |       | 1/f <sub>S</sub> |
| Group delay deviation  | Frequency range is 0 to 0.365 × f <sub>S</sub>  | -0.027 |     | 0.027 | 1/f <sub>S</sub> |
| Phase deviation        | Frequency range is 0 to 0.365 × f <sub>S</sub>  | -0.25  |     | 0.30  | Degrees          |

Copyright © 2024 Texas Instruments Incorporated Product Folder Links: PCMD3180-Q1

#### 6.3.6.7.2.5 Sampling Rate: 96 kHz or 88.2 kHz

Figure 6-45 shows the magnitude response and Figure 6-46 shows the pass-band ripple and phase deviation for a decimation filter with a sampling rate of 96 kHz or 88.2 kHz. Table 6-32 lists the specifications for a decimation filter with a 96-kHz or 88.2-kHz sampling rate.



Table 6-32. Low-Latency Decimation Filter Specifications

| PARAMETER              | TEST CONDITIONS                                 | MIN    | TYP | MAX   | UNIT             |
|------------------------|-------------------------------------------------|--------|-----|-------|------------------|
| Pass-band ripple       | Frequency range is 0 to 0.466 × f <sub>S</sub>  | -0.04  |     | 0.04  | dB               |
| Stop-band attenuation  | Frequency range is 0.6 × f <sub>S</sub> onwards | 86.3   |     |       | dB               |
| Group delay or latency | Frequency range is 0 to 0.365 × f <sub>S</sub>  |        | 7.7 |       | 1/f <sub>S</sub> |
| Group delay deviation  | Frequency range is 0 to 0.365 × f <sub>S</sub>  | -0.027 |     | 0.027 | 1/f <sub>S</sub> |
| Phase deviation        | Frequency range is 0 to 0.365 × f <sub>S</sub>  | -0.26  |     | 0.30  | Degrees          |

#### 6.3.6.7.2.6 Sampling Rate 192 kHz or 176.4 kHz

Figure 6-47 shows the magnitude response and Figure 6-48 shows the pass-band ripple and phase deviation for a decimation filter with a sampling rate of 192 kHz or 176.4 kHz. Table 6-33 lists the specifications for a decimation filter with a 192-kHz or 176.4-kHz sampling rate.





| PARAMETER              | TEST CONDITIONS                                 | MIN    | TYP | MAX   | UNIT             |
|------------------------|-------------------------------------------------|--------|-----|-------|------------------|
| Pass-band ripple       | Frequency range is 0 to 463 × f <sub>S</sub>    | -0.03  |     | 0.03  | dB               |
| Stop-band attenuation  | Frequency range is 0.6 × f <sub>S</sub> onwards | 85.6   |     |       | dB               |
| Group delay or latency | Frequency range is 0 to 0.365 × f <sub>S</sub>  |        | 7.7 |       | 1/f <sub>S</sub> |
| Group delay deviation  | Frequency range is 0 to 0.365 × f <sub>S</sub>  | -0.027 |     | 0.027 | 1/f <sub>S</sub> |
| Phase deviation        | Frequency range is 0 to 0.365 × f <sub>S</sub>  | -0.26  |     | 0.30  | Degrees          |

#### 6.3.6.7.3 Ultra-Low-Latency Filters

For applications where ultra-low latency (within the audio band) is critical, the ultra-low-latency decimation filters on the PCMD3180-Q1 can be used. The device supports these filters with a group delay of approximately four samples with an almost linear phase response within the  $0.325 \times f_{\rm S}$  frequency band. This section provides the filter performance specifications and various plots for all supported output sampling rates for the ultra-low-latency filters.

## 6.3.6.7.3.1 Sampling Rate: 16 kHz or 14.7 kHz

Figure 6-49 shows the magnitude response and Figure 6-50 shows the pass-band ripple and phase deviation for a decimation filter with a sampling rate of 16 kHz or 14.7 kHz. Table 6-34 lists the specifications for a decimation filter with a 16-kHz or 14.7-kHz sampling rate.



Figure 6-49. Ultra-Low-Latency Decimation Filter Magnitude Response



Figure 6-50. Ultra-Low-Latency Decimation Filter Pass-Band Ripple and Phase Deviation

Table 6-34. Ultra-Low-Latency Decimation Filter Specifications

| PARAMETER              | TEST CONDITIONS                                 | MIN    | TYP | MAX   | UNIT             |
|------------------------|-------------------------------------------------|--------|-----|-------|------------------|
| Pass-band ripple       | Frequency range is 0 to 0.45 × f <sub>S</sub>   | -0.05  |     | 0.05  | dB               |
| Stop-band attenuation  | Frequency range is 0.6 × f <sub>S</sub> onwards | 87.2   |     |       | dB               |
| Group delay or latency | Frequency range is 0 to 0.325 × f <sub>S</sub>  |        | 4.3 |       | 1/f <sub>S</sub> |
| Group delay deviation  | Frequency range is 0 to 0.325 × f <sub>S</sub>  | -0.512 |     | 0.512 | 1/f <sub>S</sub> |
| Phase deviation        | Frequency range is 0 to 0.325 × f <sub>S</sub>  | -10.0  |     | 14.2  | Degrees          |

#### 6.3.6.7.3.2 Sampling Rate: 24 kHz or 22.05 kHz

Figure 6-51 shows the magnitude response and Figure 6-52 shows the pass-band ripple and phase deviation for a decimation filter with a sampling rate of 24 kHz or 22.05 kHz. Table 6-35 lists the specifications for a decimation filter with a 24-kHz or 22.05-kHz sampling rate.





Figure 6-51. Ultra-Low-Latency Decimation Filter Magnitude Response

Figure 6-52. Ultra-Low-Latency Decimation Filter Pass-Band Ripple and Phase Deviation

Table 6-35. Ultra-Low-Latency Decimation Filter Specifications

| PARAMETER              | TEST CONDITIONS                                 | MIN    | TYP | MAX   | UNIT             |
|------------------------|-------------------------------------------------|--------|-----|-------|------------------|
| Pass-band ripple       | Frequency range is 0 to 0.46 × f <sub>S</sub>   | -0.01  |     | 0.01  | dB               |
| Stop-band attenuation  | Frequency range is 0.6 × f <sub>S</sub> onwards | 87.1   |     |       | dB               |
| Group delay or latency | Frequency range is 0 to 0.325 × f <sub>S</sub>  |        | 4.1 |       | 1/f <sub>S</sub> |
| Group delay deviation  | Frequency range is 0 to 0.325 × f <sub>S</sub>  | -0.514 |     | 0.514 | 1/f <sub>S</sub> |
| Phase deviation        | Frequency range is 0 to 0.325 × f <sub>S</sub>  | -10.0  |     | 14.3  | Degrees          |

#### 6.3.6.7.3.3 Sampling Rate: 32 kHz or 29.4 kHz

Figure 6-53 shows the magnitude response and Figure 6-54 shows the pass-band ripple and phase deviation for a decimation filter with a sampling rate of 32 kHz or 29.4 kHz. Table 6-36 lists the specifications for a decimation filter with an 32-kHz or 29.4-kHz sampling rate.





Figure 6-54. Ultra-Low-Latency Decimation Filter Pass-Band Ripple and Phase Deviation



Table 6-36. Ultra-Low-Latency Decimation Filter Specifications

| PARAMETER              | TEST CONDITIONS                                 | MIN    | TYP | MAX   | UNIT             |
|------------------------|-------------------------------------------------|--------|-----|-------|------------------|
| Pass-band ripple       | Frequency range is 0 to 0.457 × f <sub>S</sub>  | -0.04  |     | 0.04  | dB               |
| Stop-band attenuation  | Frequency range is 0.6 × f <sub>S</sub> onwards | 88.3   |     |       | dB               |
| Group delay or latency | Frequency range is 0 to 0.325 × f <sub>S</sub>  |        | 5.2 |       | 1/f <sub>S</sub> |
| Group delay deviation  | Frequency range is 0 to 0.325 × f <sub>S</sub>  | -0.492 |     | 0.492 | 1/f <sub>S</sub> |
| Phase deviation        | Frequency range is 0 to 0.325 × f <sub>S</sub>  | -9.5   |     | 13.5  | Degrees          |

#### 6.3.6.7.3.4 Sampling Rate: 48 kHz or 44.1 kHz

Figure 6-55 shows the magnitude response and Figure 6-56 shows the pass-band ripple and phase deviation for a decimation filter with a sampling rate of 48 kHz or 44.1 kHz. Table 6-37 lists the specifications for a decimation filter with a 48-kHz or 44.1-kHz sampling rate.







Figure 6-56. Ultra-Low-Latency Decimation Filter Pass-Band Ripple and Phase Deviation

Table 6-37. Ultra-Low-Latency Decimation Filter Specifications

| PARAMETER              | TEST CONDITIONS                                 | MIN TYP MAX  |  | MAX              | UNIT |
|------------------------|-------------------------------------------------|--------------|--|------------------|------|
| Pass-band ripple       | Frequency range is 0 to 0.452 × f <sub>S</sub>  | -0.015 0.015 |  | dB               |      |
| Stop-band attenuation  | Frequency range is 0.6 × f <sub>S</sub> onwards | 86.4         |  | dB               |      |
| Group delay or latency | Frequency range is 0 to 0.325 × f <sub>S</sub>  | 4.1          |  | 1/f <sub>S</sub> |      |
| Group delay deviation  | Frequency range is 0 to 0.325 × f <sub>S</sub>  | -0.525 0.525 |  | 1/f <sub>S</sub> |      |
| Phase deviation        | Frequency range is 0 to 0.325 × f <sub>S</sub>  | -10.3 14.5   |  | Degrees          |      |

#### 6.3.6.7.3.5 Sampling Rate: 96 kHz or 88.2 kHz

Figure 6-57 shows the magnitude response and Figure 6-58 shows the pass-band ripple and phase deviation for a decimation filter with a sampling rate of 96 kHz or 88.2 kHz. Table 6-38 lists the specifications for a decimation filter with a 96-kHz or 88.2-kHz sampling rate.





Figure 6-57. Ultra-Low-Latency Decimation Filter Magnitude Response

Figure 6-58. Ultra-Low-Latency Decimation Filter Pass-Band Ripple and Phase Deviation

Table 6-38. Ultra-Low-Latency Decimation Filter Specifications

| PARAMETER              | PARAMETER TEST CONDITIONS                                           |                                                  | TYP | MAX   | UNIT             |
|------------------------|---------------------------------------------------------------------|--------------------------------------------------|-----|-------|------------------|
| Pass-band ripple       | Frequency range is 0 to 0.466 × f <sub>S</sub>                      | -0.04                                            |     | 0.04  | dB               |
| Stop-band attenuation  | Frequency range is 0.6 × f <sub>S</sub> onwards                     | uency range is 0.6 × f <sub>S</sub> onwards 86.3 |     | dB    |                  |
| Group delay or latency | up delay or latency Frequency range is 0 to 0.1625 × f <sub>S</sub> |                                                  | 3.7 |       | 1/f <sub>S</sub> |
| Group delay deviation  | Frequency range is 0 to 0.1625 × f <sub>S</sub>                     | -0.091                                           |     | 0.091 | 1/f <sub>S</sub> |
| Phase deviation        | Frequency range is 0 to 0.1625 × f <sub>S</sub>                     | -0.86                                            |     | 1.30  | Degrees          |

#### 6.3.6.7.3.6 Sampling Rate 192 kHz or 176.4 kHz

Figure 6-59 shows the magnitude response and Figure 6-60 shows the pass-band ripple and phase deviation for a decimation filter with a sampling rate of 192 kHz or 176.4 kHz. Table 6-39 lists the specifications for a decimation filter with a 192-kHz or 176.4-kHz sampling rate.





Figure 6-59. Ultra-Low-Latency Decimation Filter Magnitude Response

Figure 6-60. Ultra-Low-Latency Decimation Filter Pass-Band Ripple and Phase Deviation



| PARAMETER              | TEST CONDITIONS                                 | MIN TYP MAX                                  |  | UNIT             |         |
|------------------------|-------------------------------------------------|----------------------------------------------|--|------------------|---------|
| Pass-band ripple       | Frequency range is 0 to 0.463 × f <sub>S</sub>  | ge is 0 to 0.463 × f <sub>S</sub> -0.03 0.03 |  | dB               |         |
| Stop-band attenuation  | Frequency range is 0.6 × f <sub>S</sub> onwards | 85.6                                         |  | dB               |         |
| Group delay or latency | Frequency range is 0 to 0.085 × f <sub>S</sub>  | 3.7                                          |  | 1/f <sub>S</sub> |         |
| Group delay deviation  | Frequency range is 0 to 0.085 × f <sub>S</sub>  | -0.024 0.024                                 |  | 1/f <sub>S</sub> |         |
| Phase deviation        | Frequency range is 0 to 0.085 × f <sub>S</sub>  | -0.12                                        |  | 0.18             | Degrees |

#### 6.3.6.7.3.7 Sampling Rate 384 kHz or 352.8 kHz

Figure 6-61 shows the magnitude response and Figure 6-62 shows the pass-band ripple and phase deviation for a decimation filter with a sampling rate of 384 kHz or 352.8 kHz. Table 6-40 lists the specifications for a decimation filter with a 384-kHz or 352.8-kHz sampling rate.



Figure 6-61. Ultra-Low-Latency Decimation Filter Magnitude Response



Figure 6-62. Ultra-Low-Latency Decimation Filter Pass-Band Ripple and Phase Deviation

Table 6-40. Ultra-Low-Latency Decimation Filter Specifications

| PARAMETER              | TEST CONDITIONS                                  | MIN        | TYP | MAX              | UNIT |
|------------------------|--------------------------------------------------|------------|-----|------------------|------|
| Pass-band ripple       | Frequency range is 0 to 0.1 × f <sub>S</sub>     | -0.04 0.01 |     | 0.01             | dB   |
| Stop-band attenuation  | Frequency range is 0.56 × f <sub>S</sub> onwards | 70.1       |     | dB               |      |
| Group delay or latency | Frequency range is 0 to 0.157 × f <sub>S</sub>   | 4.1        |     | 1/f <sub>S</sub> |      |
| Group delay deviation  | Frequency range is 0 to 0.157 × f <sub>S</sub>   | -0.18 0.18 |     | 1/f <sub>S</sub> |      |
| Phase deviation        | Frequency range is 0 to 0.157 × f <sub>S</sub>   | -0.85 2.07 |     | Degrees          |      |

#### 6.3.7 Interrupts, Status, and Digital I/O Pin Multiplexing

Certain events in the device can require host processor intervention and can be used to trigger interrupts to the host processor. One such event is an audio serial interface (ASI) bus error. The device powers down the record channels if any faults are detected with the ASI bus error clocks, such as:

- Invalid FSYNC frequency
- Invalid SBCLK to FSYNC ratio
- Long pauses of the SBCLK or FSYNC clocks

When an ASI bus clock error is detected, the device shuts down the record channel as quickly as possible. After all ASI bus clock errors are resolved, the device volume ramps back to the previous state to recover the record channel. During an ASI bus clock error, the internal interrupt request (IRQ) interrupt signal asserts low if the clock error interrupt mask register bit INT\_MASK0[7], P0\_R51\_D7 is set low. The clock fault is also available for readback in the latched fault status register bit INT LTCH0, P0 R54, which is a read-only register. Reading the latched fault status register, INT LTCH0, clears all latched fault status. The device can be additionally configured

to route the internal IRQ interrupt signal on the GPIO1 or GPOx pins and also can be configured as open-drain outputs so that these pins can be wire-ANDed to the open-drain interrupt outputs of other devices.

The IRQ interrupt signal can either be configured as active low or active high polarity by setting the INT\_POL, P0\_R50\_D7 register bit. This signal can also be configured as a single pulse or a series of pulses by programming the INT\_EVENT[1:0], P0\_R50\_D[6:5] register bits. If the interrupts are configured as a series of pulses, the events trigger the start of pulses that stop when the latched fault status register is read to determine the cause of the interrupt.

The device also supports read-only live-status registers to determine if the channels are powered up or down and if the device is in sleep mode or not. These status registers are located in P0\_R118, DEV\_STS0 and P0\_R119, DEV\_STS1.

The device has a multifunctional GPIO1 pin that can be configured for a desired specific function. Additionally, PDMINx\_GPIx and PDMCLKx\_GPOx can be re-purposed as multifunction pins GPIx and GPOx respectively, as required for system application. The maximum number of GPO pins supported by the device is four and the maximum number of GPI pins is four. Table 6-41 shows all possible allocations of these multifunctional pins for the various features.

| Table 6-41   | Multifunction | Din  | Assignments |
|--------------|---------------|------|-------------|
| 1 abie 6-41. | Mulliunction  | PIII | Assignments |

|     | Table 0-41. Multifull Clion 1 III Assignments   |                  |             |             |             |             |                   |             |             |             |
|-----|-------------------------------------------------|------------------|-------------|-------------|-------------|-------------|-------------------|-------------|-------------|-------------|
| ROW | Pin Function (4)                                | GPIO1            | GPO1        | GPO2        | GPO3        | GPO4        | GPI1              | GPI2        | GPI3        | GPI4        |
| _   | _                                               | GPIO1_CFG        | GPO1_CFG    | GPO2_CFG    | GPO3_CFG    | GPO4_CFG    | GPI1_CFG          | GPI2_CFG    | GPI3_CFG    | GPI4_CFG    |
| _   | _                                               | P0_R33[7:4]      | P0_R34[7:4] | P0_R35[7:4] | P0_R36[7:4] | P0_R37[7:4] | P0_R43[6:4]       | P0_R43[2:0] | P0_R44[6:4] | P0_R44[2:0] |
| Α   | Pin disabled                                    | S <sup>(1)</sup> | S (default)       | S (default) | S (default) | S (default) |
| В   | General-purpose output (GPO)                    | S                | s           | S           | S           | S           | NS <sup>(2)</sup> | NS          | NS          | NS          |
| С   | Interrupt output (IRQ)                          | S (default)      | S           | S           | S           | S           | NS                | NS          | NS          | NS          |
| D   | Secondary ASI output<br>(SDOUT2) <sup>(3)</sup> | S                | s           | S           | S           | S           | NS                | NS          | NS          | NS          |
| E   | PDM clock output (PDMCLK)                       | S                | S           | S           | S           | S           | NS                | NS          | NS          | NS          |
| F   | MiCBIAS on/off input<br>(BIASEN)                | s                | NS          | NS          | NS          | NS          | NS                | NS          | NS          | NS          |
| G   | General-purpose input (GPI)                     | S                | NS          | NS          | NS          | NS          | S                 | S           | S           | S           |
| Н   | controller clock input (MCLK)                   | S                | NS          | NS          | NS          | NS          | S                 | S           | S           | S           |
| I   | ASI daisy-chain input (SDIN)                    | S                | NS          | NS          | NS          | NS          | S                 | S           | S           | S           |
| J   | PDM data input 1<br>(PDMDIN1)                   | s                | NS          | NS          | NS          | NS          | s                 | s           | s           | S           |
| K   | PDM data input 2<br>(PDMDIN2)                   | S                | NS          | NS          | NS          | NS          | S                 | S           | S           | S           |
| L   | PDM data input 3<br>(PDMDIN3)                   | S                | NS          | NS          | NS          | NS          | S                 | S           | S           | S           |
| М   | PDM data input 4<br>(PDMDIN4)                   | S                | NS          | NS          | NS          | NS          | S                 | S           | S           | S           |

- (1) S means the feature mentioned in this row is supported for the respective GPIO1, GPOx, or GPIx pin mentioned in this column.
- (2) NS means the feature mentioned in this row is not supported for the respective GPIO1, GPOx, or GPIx pin mentioned in this column.
- (3) For the high-speed ASI output, GPIO1 must be used instead of GPOx for the secondary ASI output. GPOx can be used only if the bus speed requirement is less than 6.144 MHz.
- (4) Only the GPIO1 pin is with reference to the IOVDD supply, the other GPOx and GPIx pins are with reference to the AVDD supply and their primary pin functions are for the PDMCLK or PDMDIN function.

The GPIO1 drive strength can be configured with the GPIO1\_DRV[2:0](P0\_R33) register bits. Table 6-42 lists the drive configuration settings available. Similarly, the GPOx pins can be configured using the GPOx\_DRV[0] (P0\_R33-37) bit. However only Hi-Z and Active High/Active Low drive options are available. GPOx Drive Configuration Settings shows the configuration options for GPO1. The same options are available in GPO2, 3, and 4.

**Table 6-42. GPIO1 Drive Configuration Settings** 

| P0_R33_D[2:0] : GPIO1_DRV[2:0] | GPIO OUTPUT DRIVE CONFIGURATION SETTINGS FOR GPIO1          |
|--------------------------------|-------------------------------------------------------------|
| 000                            | The GPIO1 pin is set to high impedance (floated)            |
| 001                            | The GPIO1 pin is set to be driven active low or active high |

Copyright © 2024 Texas Instruments Incorporated



## **Table 6-42. GPIO1 Drive Configuration Settings (continued)**

|                                | <b>0</b>                                                                     |
|--------------------------------|------------------------------------------------------------------------------|
| P0_R33_D[2:0] : GPIO1_DRV[2:0] | GPIO OUTPUT DRIVE CONFIGURATION SETTINGS FOR GPIO1                           |
| 010 (default)                  | The GPIO1 pin is set to be driven active low or weak high (on-chip pullup)   |
| 011                            | The GPIO1 pin is set to be driven active low or Hi-Z (floated)               |
| 100                            | The GPIO1 pin is set to be driven weak low (on-chip pulldown) or active high |
| 101                            | The GPIO1 pin is set to be driven Hi-Z (floated) or active high              |
| 110 and 111                    | Reserved (do not use these settings)                                         |

#### **Table 6-43. GPOx Drive Configuration Settings**

| P0_R34_D[0] : GPO1_DRV[0] | GPO1 OUTPUT DRIVE CONFIGURATION SETTINGS FOR GPO1          |  |  |  |
|---------------------------|------------------------------------------------------------|--|--|--|
| 0                         | The GPO1 pin is set to high impedance (floated)            |  |  |  |
| 1                         | The GPO1 pin is set to be driven active low or active high |  |  |  |

When configured as a general-purpose output (GPO), the GPIO1 or GPOx pin values can be driven by writing the GPIO\_VAL or GPOx\_VAL, P0\_R41 registers. The GPIO\_MON, P0\_R42 register can be used to readback the status of the GPIO1 pin when configured as a general-purpose input (GPI). Similarly, the GPI\_MON, P0\_R47 register can be used to readback the status of the GPIx pins when configured as a general-purpose input (GPI).

#### 6.4 Device Functional Modes

#### 6.4.1 Hardware Shutdown

The device enters hardware shutdown mode when the SHDNZ pin is asserted low or the AVDD supply voltage is not applied to the device. In hardware shutdown mode, the device consumes the minimum quiescent current from the AVDD supply. All configuration registers and programmable coefficients lose their value in this mode, and I<sup>2</sup>C or SPI communication to the device is not supported.

If the SHDNZ pin is asserted low when the device is in active mode, the device ramps down volume on the record data, powers down the analog and digital blocks, and puts the device into hardware shutdown mode in 25 ms (typical). The device can also be immediately put into hardware shutdown mode from active mode if the SHDNZ\_CFG[1:0], P0\_R5\_D[3:2], register bits are set to 2'b00. After the SHDNZ pin is asserted low, and after the device enters hardware shutdown mode, keep the SHDNZ pin low for at least 1 ms before releasing SHDNZ for further device operation.

Assert the SHDNZ pin high only when the IOVDD supply settles to a steady voltage level. When the SHDNZ pin goes high, the device sets all configuration registers and programmable coefficients to their default values, and then enters sleep mode.

#### 6.4.2 Sleep Mode or Software Shutdown

In sleep mode or software shutdown mode, the device consumes very low quiescent current from the AVDD supply and, at the same time, allows the I<sup>2</sup>C or SPI communication to wake the device for active operation.

The device can also enter sleep mode when the host device sets the SLEEP\_ENZ, P0\_R2\_D0 bit to 1'b0. If the SLEEP\_ENZ bit is asserted low when the device is in active mode, the device ramps down the volume on the record data, powers down the analog and digital blocks, and enters sleep mode. However, the device still continues to retain the last programmed value of the device configuration registers and programmable coefficients.

In sleep mode, do not perform any  $I^2C$  or SPI transactions, except for exiting sleep mode in order to enter active mode. After entering sleep mode, wait at least 10 ms before starting  $I^2C$  or SPI transactions to exit sleep mode.

While exiting sleep mode, the host device must configure the PCMD3180-Q1 to use either an external 1.8-V AREG supply (default setting) or an on-chip-regulator-generated AREG supply. To configure the AREG supply, write to AREG\_SELECT, bit D7 in the same P0\_R2 register.

#### 6.4.3 Active Mode

If the host device exits sleep mode by setting the SLEEP\_ENZ bit to 1'b1, the device enters active mode. In active mode, I<sup>2</sup>C or SPI transactions can be done to configure and power-up the device for active operation. After entering active mode, wait at least 1 ms before starting any I<sup>2</sup>C or SPI transactions in order to allow the device to complete the internal wake-up sequence.

After configuring all other registers for the target application and system settings, configure the input and output channel enable registers, P0\_R115 (IN\_CH\_EN) and P0\_R116 (ASI\_OUT\_CH\_EN), respectively. Lastly, configure the device power-up register, P0\_R117 (PWR\_CFG). All the programmable coefficient values must be written before powering up the respective channel.

In active mode, the power-up and power-down status of various blocks is monitored by reading the read-only device status bits located in the P0 R117 (DEV STS0) and P0 R118 (DEV STS1) registers.

#### 6.4.4 Software Reset

A software reset can be done any time by asserting the SW\_RESET bit, P0\_R1\_D0, which is a self-clearing bit. This software reset immediately shuts down the device, and restores all device configuration registers and programmable coefficients to their default values.

Copyright © 2024 Texas Instruments Incorporated



#### 6.5 Programming

The device contains configuration registers and programmable coefficients that can be set to the desired values for a specific system and application use. These registers are called device control registers and are each eight bits in width, mapped using a page scheme.

Each page contains 128 configuration registers. All device configuration registers are stored in page 0, which is the default page setting at power up and after a software reset. All programmable coefficient registers are located in page 2, page 3, and page 4. The current page of the device can be switched to a new desired page by using the PAGE[7:0] bits located in register 0 of every page.

#### 6.5.1 Control Serial Interfaces

The device control registers can be accessed using either I<sup>2</sup>C or SPI communication to the device.

By monitoring the SDA SSZ, SCL MOSI, ADDR0 SCLK, and ADDR1 MISO device pins, which are the multiplexed pins for the I<sup>2</sup>C or SPI Interface, the device automatically detects whether the host device is using I<sup>2</sup>C or SPI communication to configure the device. For a given end application, the host device must always use either the I<sup>2</sup>C or SPI interface, but not both, to configure the device.

# 6.5.1.1 I<sup>2</sup>C Control Interface

The device supports the I<sup>2</sup>C control protocol as a target device, and is capable of operating in standard mode, fast mode, and fast mode plus. The I<sup>2</sup>C control protocol requires a 7-bit target address. The five most significant bits (MSBs) of the target address are fixed at 10011 and cannot be changed. The two least significant bits (LSBs) are programmable and are controlled by the ADDR0 SCLK and ADDR1 MISO pins. These two pins must always be either pulled to VSS or IOVDD. If the I2C BRDCAST EN (P0 R2 D2) bit is set to 1'b1, then the I<sup>2</sup>C target address is fixed to 1001100 in order to allow simultaneous I<sup>2</sup>C broadcast communication to all PCMD3180-Q1 devices in the system. Table 6-44 lists the four possible device addresses resulting from this configuration.

Table 6-44. I<sup>2</sup>C Target Address Settings

|            |            | •                         | <b>U</b>                        |
|------------|------------|---------------------------|---------------------------------|
| ADDR1_MISO | ADDR0_SCLK | I2C_BRDCAST_EN (P0_R2_D2) | I <sup>2</sup> C TARGET ADDRESS |
| 0          | 0          | 0 (default)               | 1001 100                        |
| 0          | 1          | 0 (default)               | 1001 101                        |
| 1          | 0          | 0 (default)               | 1001 110                        |
| 1          | 1          | 0 (default)               | 1001 111                        |
| Х          | X          | 1                         | 1001 100                        |

#### 6.5.1.1.1 General I<sup>2</sup>C Operation

The I<sup>2</sup>C bus employs two signals, SDA (data) and SCL (clock), to communicate between integrated circuits in a system using serial data transmission. The address and data 8-bit bytes are transferred MSB first. In addition, each byte transferred on the bus is acknowledged by the receiving device with an acknowledge bit. Each transfer operation begins with the controller device driving a start condition on the bus and ends with the controller device driving a stop condition on the bus. The bus uses transitions on the data pin (SDA) while the clock is at logic high to indicate start and stop conditions. A high-to-low transition on SDA indicates a start, and a low-to-high transition indicates a stop. Normal data-bit transitions must occur within the low time of the clock period.

The controller device drives a start condition followed by the 7-bit target address and the read/write (R/W) bit to open communication with another device and then waits for an acknowledgment condition. The target device holds SDA low during the acknowledge clock period to indicate acknowledgment. When this occurs, the controller device transmits the next byte of the sequence. Each target device is addressed by a unique 7-bit target address plus the R/W bit (1 byte). All compatible devices share the same signals via a bidirectional bus using a wired-AND connection.

There is no limit on the number of bytes that can be transmitted between start and stop conditions. When the last word transfers, the controller device generates a stop condition to release the bus. Figure 6-63 shows a generic data transfer sequence.



Figure 6-63. Typical I<sup>2</sup>C Sequence

In the system, use external pullup resistors for the SDA and SCL signals to set the logic high level for the bus. The SDA and SCL voltages must not exceed the device supply voltage, IOVDD.

#### 6.5.1.1.2 I<sup>2</sup>C Single-Byte and Multiple-Byte Transfers

The device I<sup>2</sup>C interface supports both single-byte and multiple-byte read/write operations for all registers. During multiple-byte read operations, the device responds with data, a byte at a time, starting at the register assigned, as long as the controller device continues to respond with acknowledges.

The device supports sequential  $I^2C$  addressing. For write transactions, if a register is issued followed by data for that register and all the remaining registers that follow, a sequential  $I^2C$  write transaction takes place. For  $I^2C$  sequential write transactions, the register issued then serves as the starting point, and the amount of data subsequently transmitted, before a stop or start is transmitted, determines how many registers are written.

#### 6.5.1.1.2.1 I<sup>2</sup>C Single-Byte Write

As shown in Figure 6-64, a single-byte data write transfer begins with the controller device transmitting a start condition followed by the I<sup>2</sup>C device address and the read/write bit. The read/write bit determines the direction of the data transfer. For a write-data transfer, the read/write bit must be set to 0. After receiving the correct I<sup>2</sup>C target address and the read/write bit, the device responds with an acknowledge bit (ACK). Next, the controller device transmits the register byte corresponding to the device internal register address being accessed. After receiving the register byte, the device again responds with an acknowledge bit (ACK). Then, the controller transmits the byte of data to be written to the specified register. When finished, the target device responds with an acknowledge bit (ACK). Finally, the controller device transmits a stop condition to complete the single-byte data write transfer.



Figure 6-64. I<sup>2</sup>C Single-Byte Write Transfer

Copyright © 2024 Texas Instruments Incorporated

#### 6.5.1.1.2.2 I<sup>2</sup>C Multiple-Byte Write

As shown in Figure 6-65, a multiple-byte data write transfer is identical to a single-byte data write transfer except that multiple data bytes are transmitted by the controller device to the target device. After receiving each data byte, the device responds with an acknowledge bit (ACK). Finally, the controller device transmits a stop condition after the last data-byte write transfer.



Figure 6-65. I<sup>2</sup>C Multiple-Byte Write Transfer

#### 6.5.1.1.2.3 I2C Single-Byte Read

As shown in Figure 6-66, a single-byte data read transfer begins with the controller device transmitting a start condition followed by the I<sup>2</sup>C target address and the read/write bit. For the data read transfer, both a write followed by a read are done. Initially, a write is done to transfer the address byte of the internal register address to be read. As a result, the read/write bit is set to 0.

After receiving the target address and the read/write bit, the device responds with an acknowledge bit (ACK). The controller device then sends the internal register address byte, after which the device issues an acknowledge bit (ACK). The controller device transmits another start condition followed by the target address and the read/write bit again. This time, the read/write bit is set to 1, indicating a read transfer. Next, the device transmits the data byte from the register address being read. After receiving the data byte, the controller device transmits a not-acknowledge (NACK) followed by a stop condition to complete the single-byte data read transfer.



Figure 6-66. I<sup>2</sup>C Single-Byte Read Transfer

# 6.5.1.1.2.4 I<sup>2</sup>C Multiple-Byte Read

As shown in Figure 6-67, a multiple-byte data read transfer is identical to a single-byte data read transfer except that multiple data bytes are transmitted by the device to the controller device. With the exception of the last data byte, the controller device responds with an acknowledge bit after receiving each data byte. After receiving the last data byte, the controller device transmits a not-acknowledge (NACK) followed by a stop condition to complete the data read transfer.



Figure 6-67. I<sup>2</sup>C Multiple-Byte Read Transfer

#### 6.5.1.2 SPI Control Interface

The general SPI protocol allows full-duplex, synchronous, serial communication between a host processor (the controller) and peripheral devices (targets). The SPI controller (in this case, the host processor) generates the synchronizing clock (driven onto SCLK) and initiates transmissions by taking the target-select pin SSZ from high to low. The SPI target devices (such as the PCMD3180-Q1) depend on a controller to start and synchronize transmissions. A transmission begins when initiated by an SPI controller. The byte from the SPI controller begins shifting in on the target MOSI pin under the control of the controller serial clock (driven onto SCLK). When the byte shifts in on the MOSI pin, a byte shifts out on the MISO pin to the controller shift register.

The PCMD3180-Q1 supports a standard SPI control protocol with a clock polarity setting of 0 (typical microprocessor SPI control bit CPOL = 0) and a clock phase setting of 1 (typical microprocessor SPI control bit CPHA = 1). The SSZ pin can remain low between transmissions; however, the device only interprets the first eight bits transmitted after the falling edge of SSZ as a command byte, and the next eight bits as a data byte only if writing to a register. The device is entirely controlled by registers. Reading and writing these registers is accomplished by an 8-bit command sent to the MOSI pin prior to the data for that register. Table 6-45 shows the command structure. The first seven bits specify the address of the register that is being written or read, from 0 to 127 (decimal). The command word ends with an R/W bit, which specifies the direction of data flow on the serial bus.

In the case of a register write, set the R/W bit to 0. A second byte of data is sent to the MOSI pin and contains the data to be written to the register. A register read is accomplished in a similar fashion. The 8-bit command word sends the 7-bit register address, followed by the R/W bit equal to 1 to signify a register read. The 8-bit register data is then clocked out of the device on the MISO pin during the second eight SCLK clocks in the frame. The device supports sequential SPI addressing for a multiple-byte data write/read transfer until the SSZ pin is pulled high. A multiple-byte data write or read transfer is identical to a single-byte data write or read transfer, respectively, until all data byte transfers complete. The host device must keep the SSZ pin low during all data byte transfers. Figure 6-68 shows the single-byte write transfer and Figure 6-69 illustrates the single-byte read transfer.

Table 6-45. SPI Command Word



Figure 6-68. SPI Single-Byte Write Transfer





Figure 6-69. SPI Single-Byte Read Transfer



## 7 Register Maps

This section describes the control registers for the device in detail. All these registers are eight bits in width and allocated to device configuration and programmable coefficients settings. These registers are mapped internally using a page scheme that can be controlled using either I<sup>2</sup>C or SPI communication to the device. Each page contains 128 bytes of registers. All device configuration registers are stored in page 0, which is the default page setting at power up (and after a software reset). All programmable coefficient registers are located in page 2, page 3, and page 4. The device current page can be switch to a new desired page by using the PAGE[7:0] bits located in register 0 of every page.

Do not read from or write to reserved pages or reserved registers. Write only default values for the reserved bits in the valid registers.

The procedure for register access across pages is:

- Select page N (write data N to register 0 regardless of the current page number)
- · Read or write data from or to valid registers in page N
- Select the new page M (write data *M* to register 0 regardless of the current page number)
- Read or write data from or to valid registers in page M
- Repeat as needed

#### 7.1 Device Configuration Registers

This section describes the device configuration registers for page 0.

#### 7.1.1 Register Summary Table Page=0x00

| ADDRESS | REGISTER   | DESCRIPTION                                  | SECTION                      |
|---------|------------|----------------------------------------------|------------------------------|
| 0x00    | PAGE_CFG   | Device page register                         | PAGE_CFG Register (P0_R0)    |
| 0x01    | SW_RESET   | Software reset register                      | SW_RESET Register (P0_R1)    |
| 0x02    | SLEEP_CFG  | Sleep mode register                          | SLEEP_CFG Register (P0_R2)   |
| 0x05    | SHDN_CFG   | Shutdown configuration register              | SHDN_CFG Register (P0_R5)    |
| 0x07    | ASI_CFG0   | ASI configuration register 0                 | ASI_CFG0 Register (P0_R7)    |
| 0x08    | ASI_CFG1   | ASI configuration register 1                 | ASI_CFG1 Register (P0_R8)    |
| 0x09    | ASI_CFG2   | ASI configuration register 2                 | ASI_CFG2 Register (P0_R9)    |
| 0x0B    | ASI_CH1    | Channel 1 ASI slot configuration register    | ASI_CH1 Register (P0_R11)    |
| 0x0C    | ASI_CH2    | Channel 2 ASI slot configuration register    | ASI_CH2 Register (P0_R12)    |
| 0x0D    | ASI_CH3    | Channel 3 ASI slot configuration register    | ASI_CH3 Register (P0_R13)    |
| 0x0E    | ASI_CH4    | Channel 4 ASI slot configuration register    | ASI_CH4 Register (P0_R14)    |
| 0x0F    | ASI_CH5    | Channel 5 ASI slot configuration register    | ASI_CH5 Register (P0_R15)    |
| 0x10    | ASI_CH6    | Channel 6 ASI slot configuration register    | ASI_CH6 Register (P0_R16)    |
| 0x11    | ASI_CH7    | Channel 7 ASI slot configuration register    | ASI_CH7 Register (P0_R17)    |
| 0x12    | ASI_CH8    | Channel 8 ASI slot configuration register    | ASI_CH8 Register (P0_R18)    |
| 0x13    | MST_CFG0   | ASI controller mode configuration register 0 | MST_CFG0 Register (P0_R19)   |
| 0x14    | MST_CFG1   | ASI controller mode configuration register 1 | MST_CFG1 Register (P0_R20)   |
| 0x15    | ASI_STS    | ASI bus clock monitor status register        | ASI_STS Register (P0_R21)    |
| 0x16    | CLK_SRC    | Clock source configuration register 0        | CLK_SRC Register (P0_R22)    |
| 0x1F    | PDMCLK_CFG | PDM clock generation configuration register  | PDMCLK_CFG Register (P0_R31) |
| 0x20    | PDMIN_CFG  | PDM DINx sampling edge register              | PDMIN_CFG Register (P0_R32)  |
| 0x21    | GPIO_CFG0  | GPIO configuration register 0                | GPIO_CFG0 Register (P0_R33)  |
| 0x22    | GPO_CFG0   | GPO configuration register 0                 | GPO_CFG0 Register (P0_R34)   |
| 0x23    | GPO_CFG1   | GPO configuration register 1                 | GPO_CFG1 Register (P0_R35)   |
| 0x24    | GPO_CFG2   | GPO configuration register 2                 | GPO_CFG2 Register (P0_R36)   |
| 0x25    | GPO_CFG3   | GPO configuration register 3                 | GPO_CFG3 Register (P0_R37)   |
| 0x29    | GPO_VAL    | GPIO, GPO output value register              | GPO_VAL Register (P0_R41)    |
| 0x2A    | GPIO_MON   | GPIO monitor value register                  | GPIO_MON Register (P0_R42)   |
| 0x2B    | GPI_CFG0   | GPI configuration register 0                 | GPI_CFG0 Register (P0_R43)   |

Copyright © 2024 Texas Instruments Incorporated



| 0x2C | GPI_CFG1      | GPI configuration register 1                     | GPI_CFG1 Register (P0_R44)       |
|------|---------------|--------------------------------------------------|----------------------------------|
| 0x2F | GPI_MON       | GPI monitor value register                       | GPI_MON Register (P0_R47)        |
| 0x32 | INT_CFG       | Interrupt configuration register                 | INT_CFG Register (P0_R50)        |
| 0x33 | INT_MASK0     | Interrupt mask register 0                        | INT_MASK0 Register (P0_R51)      |
| 0x36 | INT_LTCH0     | Latched interrupt readback register 0            | INT_LTCH0 Register (P0_R54)      |
| 0x3B | BIAS_CFG      | MICBIAS and VREF configuration register          | BIAS_CFG Register (P0_R59)       |
| 0x3C | CH1_CFG0      | Channel 1 configuration register 0               | CH1_CFG0 Register (P0_R60)       |
| 0x3E | CH1_CFG2      | Channel 1 configuration register 2               | CH1_CFG2 Register (P0_R62)       |
| 0x3F | CH1_CFG3      | Channel 1 configuration register 3               | CH1_CFG3 Register (P0_R63)       |
| 0x40 | CH1_CFG4      | Channel 1 configuration register 4               | CH1_CFG4 Register (P0_R64)       |
| 0x41 | CH2_CFG0      | Channel 2 configuration register 0               | CH2_CFG0 Register (P0_R65)       |
| 0x43 | CH2_CFG2      | Channel 2 configuration register 2               | CH2_CFG2 Register (P0_R67)       |
| 0x44 | CH2_CFG3      | Channel 2 configuration register 3               | CH2_CFG3 Register (P0_R68)       |
| 0x45 | CH2_CFG4      | Channel 2 configuration register 4               | CH2_CFG4 Register (P0_R69)       |
| 0x46 | CH3_CFG0      | Channel 3 configuration register 0               | CH3_CFG0 Register (P0_R70)       |
| 0x48 | CH3_CFG2      | Channel 3 configuration register 2               | CH3_CFG2 Register (P0_R72)       |
| 0x49 | CH3_CFG3      | Channel 3 configuration register 3               | CH3_CFG3 Register (P0_R73)       |
| 0x4A | CH3_CFG4      | Channel 3 configuration register 4               | CH3_CFG4 Register (P0_R74)       |
| 0x4B | CH4_CFG0      | Channel 4 configuration register 0               | CH4_CFG0 Register (P0_R75)       |
| 0x4D | CH4_CFG2      | Channel 4 configuration register 2               | CH4_CFG2 Register (P0_R77)       |
| 0x4E | CH4_CFG3      | Channel 4 configuration register 3               | CH4_CFG3 Register (P0_R78)       |
| 0x4F | CH4_CFG4      | Channel 4 configuration register 4               | CH4_CFG4 Register (P0_R79)       |
| 0x50 | CH5_CFG0      | Channel 5 configuration register 0               | CH5_CFG0 Register (P0_R80)       |
| 0x52 | CH5_CFG2      | Channel 5 configuration register 2               | CH5_CFG2 Register (P0_R82)       |
| 0x53 | CH5_CFG3      | Channel 5 configuration register 3               | CH5_CFG3 Register (P0_R83)       |
| 0x54 | CH5_CFG4      | Channel 5 configuration register 4               | CH5_CFG4 Register (P0_R84)       |
| 0x55 | CH6_CFG0      | Channel 6 configuration register 0               | CH6_CFG0 Register (P0_R85)       |
| 0x57 | CH6_CFG2      | Channel 6 configuration register 2               | CH6_CFG2 Register (P0_R87)       |
| 0x58 | CH6_CFG3      | Channel 6 configuration register 3               | CH6_CFG3 Register (P0_R88)       |
| 0x59 | CH6_CFG4      | Channel 6 configuration register 4               | CH6_CFG4 Register (P0_R89)       |
| 0x5A | CH7_CFG0      | Channel 7 configuration register 0               | CH7_CFG0 Register (P0_R90)       |
| 0x5C | CH7_CFG2      | Channel 7 configuration register 2               | CH7_CFG2 Register (P0_R92)       |
| 0x5D | CH7_CFG3      | Channel 7 configuration register 3               | CH7_CFG3 Register (P0_R93)       |
| 0x5E | CH7_CFG4      | Channel 7 configuration register 4               | CH7_CFG4 Register (P0_R94)       |
| 0x5F | CH8_CFG0      | Channel 8 configuration register 0               | CH8_CFG0 Register (P0_R95)       |
| 0x61 | CH8_CFG2      | Channel 8 configuration register 2               | CH8_CFG2 Register (P0_R97)       |
| 0x62 | CH8_CFG3      | Channel 8 configuration register 3               | CH8_CFG3 Register (P0_R98)       |
| 0x63 | CH8_CFG4      | Channel 8 configuration register 4               | CH8_CFG4 Register (P0_R99)       |
| 0x6B | DSP_CFG0      | DSP configuration register 0                     | DSP_CFG0 Register (P0_R107)      |
| 0x6C | DSP_CFG1      | DSP configuration register 1                     | DSP_CFG1 Register (P0_R108)      |
| 0x73 | IN_CH_EN      | Input channel enable configuration register      | IN_CH_EN Register (P0_R115)      |
| 0x74 | ASI_OUT_CH_EN | ASI output channel enable configuration register | ASI_OUT_CH_EN Register (P0_R116) |
| 0x75 | PWR_CFG       | Power up configuration register                  | PWR_CFG Register (P0_R117)       |
| 0x76 | DEV_STS0      | Device status value register 0                   | DEV_STS0 Register (P0_R118)      |
| 0x77 | DEV_STS1      | Device status value register 1                   | DEV_STS1 Register (P0_R119)      |
| 0x7E | I2C_CKSUM     | I <sup>2</sup> C check sum register              | I2C_CKSUM Register (P0_R126)     |

## 7.1.2

Table 7-1 lists the access codes used for the PCMD3180-Q1 registers.

| Access Type            | Code | Description                            |  |  |  |  |
|------------------------|------|----------------------------------------|--|--|--|--|
| Read Type              |      |                                        |  |  |  |  |
| R                      | R    | Read                                   |  |  |  |  |
| R-W R/W                |      | Read or write                          |  |  |  |  |
| Write Type             |      |                                        |  |  |  |  |
| W                      | W    | Write                                  |  |  |  |  |
| Reset or Default Value |      |                                        |  |  |  |  |
| -n                     |      | Value after reset or the default value |  |  |  |  |

#### 7.1.3 Register Descriptions

#### 7.1.3.1 PAGE\_CFG Register (page = 0x00, address = 0x00) [reset = 0h]

The device memory map is divided into pages. This register sets the page.

## Figure 7-1. PAGE\_CFG Register

| 7         | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-----------|---|---|---|---|---|---|---|--|--|
| PAGE[7:0] |   |   |   |   |   |   |   |  |  |
| R/W-0h    |   |   |   |   |   |   |   |  |  |

#### Table 7-2. PAGE\_CFG Register Field Descriptions

| Bit | Bit Field Type Re |     | Reset | Description                                                                |
|-----|-------------------|-----|-------|----------------------------------------------------------------------------|
| 7-0 | PAGE[7:0]         | R/W |       | These bits set the device page.  0d = Page 0  1d = Page 1  255d = Page 255 |

## 7.1.3.2 SW\_RESET Register (page = 0x00, address = 0x01) [reset = 0h]

This register is the software reset register. Asserting a software reset places all register values in their default power-on-reset (POR) state.

# Figure 7-2. SW\_RESET Register

| 7        | 6 | 5 | 4    | 3 | 2 | 1 | 0      |  |  |
|----------|---|---|------|---|---|---|--------|--|--|
| Reserved |   |   |      |   |   |   |        |  |  |
|          |   |   | R-0h |   |   |   | R/W-0h |  |  |

#### Table 7-3. SW\_RESET Register Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                               |  |  |  |
|-----|----------|------|-------|---------------------------------------------------------------------------|--|--|--|
| 7-1 | Reserved | R    | 0h    | Reserved                                                                  |  |  |  |
| 0   | SW_RESET | R/W  | 1     | Software reset. This bit is self clearing.  0d = Do not reset  1d = Reset |  |  |  |

# 7.1.3.3 SLEEP\_CFG Register (page = 0x00, address = 0x02) [reset = 0h]

This register configures the regulator, VREF quick charge, I<sup>2</sup>C broadcast and sleep mode.

## Figure 7-3. SLEEP\_CFG Register

| 7               | 6        | 5 | 4      | 3        | 2                  | 1        | 0         |
|-----------------|----------|---|--------|----------|--------------------|----------|-----------|
| AREG_SELEC<br>T | Reserved |   | VREF_Q | CHG[1:0] | I2C_BRDCAST<br>_EN | Reserved | SLEEP_ENZ |
| R/W-0h          | R/W-0h   |   | R/W    | R/W-0h   |                    | R-0h     | R/W-0h    |

Copyright © 2024 Texas Instruments Incorporated



## Table 7-4. SLEEP\_CFG Register Field Descriptions

|     |                |      | _     |                                                                                                                                                                                                                                                                                                                                       |
|-----|----------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Field          | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                           |
| 7   | AREG_SELECT    | R/W  | Oh    | The analog supply selection from either the internal regulator supply or the external AREG supply.  0d = External 1.8-V AREG supply (use this setting when AVDD is 1.8 V and short AREG with AVDD)  1d = Internally generated 1.8-V AREG supply using an on-chip regulator (use this setting when AVDD is 3.3 V)                      |
| 6-5 | Reserved       | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                                                              |
| 4-3 | VREF_QCHG[1:0] | R/W  | Oh    | The duration of the quick-charge for the VREF external capacitor is set using an internal series impedance of 200Ω.  0d = VREF quick-charge duration of 3.5 ms (typical)  1d = VREF quick-charge duration of 10 ms (typical)  2d = VREF quick-charge duration of 50 ms (typical)  3d = VREF quick-charge duration of 100 ms (typical) |
| 2   | I2C_BRDCAST_EN | R/W  | 0h    | I <sup>2</sup> C broadcast addressing setting.  0d = I <sup>2</sup> C broadcast mode disabled; the I <sup>2</sup> C target address is determined based on the ADDR pins  1d = I <sup>2</sup> C broadcast mode enabled; the I <sup>2</sup> C target address is fixed at 1001 100                                                       |
| 1   | Reserved       | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                              |
| 0   | SLEEP_ENZ      | R/W  | 0h    | Sleep mode setting. 0d = Device is in sleep mode 1d = Device is not in sleep mode                                                                                                                                                                                                                                                     |

## 7.1.3.4 SHDN\_CFG Register (page = 0x00, address = 0x05) [reset = 5h]

This register configures the device shutdown

## Figure 7-4. SHDN\_CFG Register

|          | 7 6 |      | 5     | 4              | 3 | 2                 | 1 0 |  |
|----------|-----|------|-------|----------------|---|-------------------|-----|--|
| Reserved |     | Rese | erved | SHDNZ_CFG[1:0] |   | DREG_KA_TIME[1:0] |     |  |
| R-0h     |     | R/W  | /-0h  | R/W-1h         |   | R/W-1h R/W-1h     |     |  |

## Table 7-5. SHDN\_CFG Register Field Descriptions

| Bit | Field             | Туре | Reset | Description                                                                                                                                                                                                                                                                                               |
|-----|-------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | Reserved          | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                  |
| 5-4 | Reserved          | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                                  |
| 3-2 | SHDNZ_CFG[1:0]    | R/W  | 1h    | Shutdown configuration.  0d = DREG is powered down immediately after SHDNZ asserts  1d = DREG remains active to enable a clean shut down until a time-out is reached; after the time-out period, DREG is forced to power off  2d = DREG remains active until the device cleanly shuts down  3d = Reserved |
| 1-0 | DREG_KA_TIME[1:0] | R/W  | 1h    | These bits set how long DREG remains active after SHDNZ asserts.  0d = DREG remains active for 30 ms (typical)  1d = DREG remains active for 25 ms (typical)  2d = DREG remains active for 10 ms (typical)  3d = DREG remains active for 5 ms (typical)                                                   |

# 7.1.3.5 ASI\_CFG0 Register (page = 0x00, address = 0x07) [reset = 30h]

This register is the ASI configuration register 0.

#### Figure 7-5. ASI\_CFG0 Register

| g               |       |               |      |           |          |         |         |  |  |
|-----------------|-------|---------------|------|-----------|----------|---------|---------|--|--|
| 7               | 7 6 5 |               | 4    | 3         | 2        | 1       | 0       |  |  |
| ASI_FORMAT[1:0] |       | ASI_WLEN[1:0] |      | FSYNC_POL | BCLK_POL | TX_EDGE | TX_FILL |  |  |
| R/W-0h          |       | R/W           | /-3h | R/W-0h    | R/W-0h   | R/W-0h  | R/W-0h  |  |  |



# Table 7-6. ASI\_CFG0 Register Field Descriptions

| D:4 |                 |      |       | Descriptions                                                                                                                                                                                                                                      |
|-----|-----------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Field           | Туре | Reset | Description                                                                                                                                                                                                                                       |
| 7-6 | ASI_FORMAT[1:0] | R/W  | Oh    | ASI protocol format.  0d = TDM mode  1d = I <sup>2</sup> S mode  2d = LJ (left-justified) mode  3d = Reserved                                                                                                                                     |
| 5-4 | ASI_WLEN[1:0]   | R/W  | 3h    | ASI word or slot length. 0d = 16 bits 1d = 20 bits 2d = 24 bits 3d = 32 bits                                                                                                                                                                      |
| 3   | FSYNC_POL       | R/W  | 0h    | ASI FSYNC polarity. 0d = Default polarity as per standard protocol 1d = Inverted polarity with respect to standard protocol                                                                                                                       |
| 2   | BCLK_POL        | R/W  | 0h    | ASI BCLK polarity.  0d = Default polarity as per standard protocol  1d = Inverted polarity with respect to standard protocol                                                                                                                      |
| 1   | TX_EDGE         | R/W  | 0h    | ASI data output (on the primary and secondary data pin) transmit edge.  0d = Default edge as per the protocol configuration setting in bit 2 (BCLK_POL)  1d = Inverted following edge (half cycle delay) with respect to the default edge setting |
| 0   | TX_FILL         | R/W  | 0h    | ASI data output (on the primary and secondary data pin) for any unused cycles 0d = Always transmit 0 for unused cycles 1d = Always use Hi-Z for unused cycles                                                                                     |

# 7.1.3.6 ASI\_CFG1 Register (page = 0x00, address = 0x08) [reset = 0h]

This register is the ASI configuration register 1.

## Figure 7-6. ASI\_CFG1 Register

| 7      | 6              | 5 | 4              | 3 | 2 | 1 | 0 |  |  |
|--------|----------------|---|----------------|---|---|---|---|--|--|
| TX_LSB | TX_KEEPER[1:0] |   | TX_OFFSET[4:0] |   |   |   |   |  |  |
| R/W-0h | R/W-0h         |   | R/W-0h         |   |   |   |   |  |  |

# Table 7-7. ASI\_CFG1 Register Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | TX_LSB         | R/W  | Oh    | ASI data output (on the primary and secondary data pin) for LSB transmissions.  0d = Transmit the LSB for a full cycle 1d = Transmit the LSB for the first half cycle and Hi-Z for the second half cycle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 6-5 | TX_KEEPER[1:0] | R/W  | 0h    | ASI data output (on the primary and secondary data pin) bus keeper.  0d = Bus keeper is always disabled  1d = Bus keeper is always enabled  2d = Bus keeper is enabled during LSB transmissions only for one cycle  3d = Bus keeper is enabled during LSB transmissions only for one and half cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 4-0 | TX_OFFSET[4:0] | R/W  | Oh    | ASI data MSB slot 0 offset (on the primary and secondary data pin).  0d = ASI data MSB location has no offset and is as per standard protocol  1d = ASI data MSB location (TDM mode is slot 0 or I²S, LJ mode is the left and right slot 0) offset of one BCLK cycle with respect to standard protocol  2d = ASI data MSB location (TDM mode is slot 0 or I²S, LJ mode is the left and right slot 0) offset of two BCLK cycles with respect to standard protocol  3d to 30d = ASI data MSB location (TDM mode is slot 0 or I²S, LJ mode is the left and right slot 0) offset assigned as per configuration  31d = ASI data MSB location (TDM mode is slot 0 or I²S, LJ mode is the left and right slot 0) offset of 31 BCLK cycles with respect to standard protocol |

Copyright © 2024 Texas Instruments Incorporated

# 7.1.3.7 ASI\_CFG2 Register (page = 0x00, address = 0x09) [reset = 0h]

This register is the ASI configuration register 2.

## Figure 7-7. ASI CFG2 Register

| 7         | 6        | 5       | 4                | 3 2 1    |  |  | 0 |
|-----------|----------|---------|------------------|----------|--|--|---|
| ASI_DAISY | Reserved | ASI_ERR | ASI_ERR_RCO<br>V | Reserved |  |  |   |
| R/W-0h    | R-0h     | R/W-0h  | R/W-0h           | R-0h     |  |  |   |

#### Table 7-8. ASI\_CFG2 Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                                                                                                  |
|-----|--------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | ASI_DAISY    | R/W  | 0h    | ASI daisy chain connection.  0d = All devices are connected in the common ASI bus  1d = All devices are daisy-chained for the ASI bus                                                        |
| 6   | Reserved     | R    | 0h    | Reserved                                                                                                                                                                                     |
| 5   | ASI_ERR      | R/W  | W 0h  | ASI bus error detection.  0d = Enable bus error detection  1d = Disable bus error detection                                                                                                  |
| 4   | ASI_ERR_RCOV | R/W  | Oh    | ASI bus error auto resume.  0d = Enable auto resume after bus error recovery  1d = Disable auto resume after bus error recovery and remain powered down until the host configures the device |
| 3-0 | Reserved     | R    | 0h    | Reserved                                                                                                                                                                                     |

## 7.1.3.8 ASI\_CH1 Register (page = 0x00, address = 0x0B) [reset = 0h]

This register is the ASI slot configuration register for channel 1.

#### Figure 7-8. ASI\_CH1 Register

| 7        | 6          | 5      | 4             | 3 | 2 | 1 | 0 |  |  |
|----------|------------|--------|---------------|---|---|---|---|--|--|
| Reserved | CH1_OUTPUT |        | CH1_SLOT[5:0] |   |   |   |   |  |  |
| R-0h     | R/W-0h     | R/W-0h |               |   |   |   |   |  |  |

## Table 7-9. ASI\_CH1 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----|---------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved      | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 6   | CH1_OUTPUT    | R/W  | 0h    | Channel 1 output line.  0d = Channel 1 output is on the ASI primary output pin (SDOUT)  0d = Channel 1 output is on the ASI secondary output pin (GPIO1 or GPOx)                                                                                                                                                                                                                                                                                                                                          |
| 5-0 | CH1_SLOT[5:0] | R/W  | Oh    | Channel 1 slot assignment.  0d = TDM is slot 0 or I <sup>2</sup> S, LJ is left slot 0  1d = TDM is slot 1 or I <sup>2</sup> S, LJ is left slot 1  2d to 30d = Slot assigned as per configuration  31d = TDM is slot 31 or I <sup>2</sup> S, LJ is left slot 31  32d = TDM is slot 32 or I <sup>2</sup> S, LJ is right slot 0  33d = TDM is slot 33 or I <sup>2</sup> S, LJ is right slot 1  34d to 62d = Slot assigned as per configuration 63d = TDM is slot 63 or I <sup>2</sup> S, LJ is right slot 31 |

# 7.1.3.9 ASI\_CH2 Register (page = 0x00, address = 0x0C) [reset = 1h]

This register is the ASI slot configuration register for channel 2.

#### Figure 7-9. ASI CH2 Register

| 7        | 6          | 5      | 4             | 3 | 2 | 1 | 0 |  |  |  |
|----------|------------|--------|---------------|---|---|---|---|--|--|--|
| Reserved | CH2_OUTPUT |        | CH2_SLOT[5:0] |   |   |   |   |  |  |  |
| R-0h     | R/W-0h     | R/W-1h |               |   |   |   |   |  |  |  |

Table 7-10. ASI\_CH2 Register Field Descriptions

|     | Table 1-10. Adj_Cliz Neglister Field Descriptions |      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
|-----|---------------------------------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Bit | Field                                             | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
| 7   | Reserved                                          | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| 6   | CH2_OUTPUT                                        | R/W  | 0h    | Channel 2 output line. 0d = Channel 2 output is on the ASI primary output pin (SDOUT) 0d = Channel 2 output is on the ASI secondary output pin (GPIO1 or GPOx)                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |
| 5-0 | CH2_SLOT[5:0]                                     | R/W  | 1h    | Channel 2 slot assignment.  0d = TDM is slot 0 or I <sup>2</sup> S, LJ is left slot 0  1d = TDM is slot 1 or I <sup>2</sup> S, LJ is left slot 1  2d to 30d = Slot assigned as per configuration  31d = TDM is slot 31 or I <sup>2</sup> S, LJ is left slot 31  32d = TDM is slot 32 or I <sup>2</sup> S, LJ is right slot 0  33d = TDM is slot 33 or I <sup>2</sup> S, LJ is right slot 1  34d to 62d = Slot assigned as per configuration  63d = TDM is slot 63 or I <sup>2</sup> S, LJ is right slot 31 |  |  |  |  |  |  |  |

# 7.1.3.10 ASI\_CH3 Register (page = 0x00, address = 0x0D) [reset = 2h]

This register is the ASI slot configuration register for channel 3.

Figure 7-10. ASI\_CH3 Register

| 7        | 6          | 5             | 4 | 3 | 2 | 1 | 0 |  |
|----------|------------|---------------|---|---|---|---|---|--|
| Reserved | CH3_OUTPUT | CH3_SLOT[5:0] |   |   |   |   |   |  |
| R-0h     | R/W-0h     | R/W-2h        |   |   |   |   |   |  |

Table 7-11. ASI\_CH3 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|-----|---------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7   | Reserved      | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 6   | CH3_OUTPUT    | R/W  | 0h    | Channel 3 output line.  0d = Channel 3 output is on the ASI primary output pin (SDOUT)  0d = Channel 3 output is on the ASI secondary output pin (GPIO1 or GPOx)                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| 5-0 | CH3_SLOT[5:0] | R/W  | 2h    | Channel 3 slot assignment.  0d = TDM is slot 0 or I <sup>2</sup> S, LJ is left slot 0  1d = TDM is slot 1 or I <sup>2</sup> S, LJ is left slot 1  2d to 30d = Slot assigned as per configuration  31d = TDM is slot 31 or I <sup>2</sup> S, LJ is left slot 31  32d = TDM is slot 32 or I <sup>2</sup> S, LJ is right slot 0  33d = TDM is slot 33 or I <sup>2</sup> S, LJ is right slot 1  34d to 62d = Slot assigned as per configuration 63d = TDM is slot 63 or I <sup>2</sup> S, LJ is right slot 31 |  |  |  |

# 7.1.3.11 ASI\_CH4 Register (page = 0x00, address = 0x0E) [reset = 3h]

This register is the ASI slot configuration register for channel 4.

# Figure 7-11. ASI\_CH4 Register

| 7        | 6          | 5      | 4             | 3 | 2 | 1 | 0 |  |  |
|----------|------------|--------|---------------|---|---|---|---|--|--|
| Reserved | CH4_OUTPUT |        | CH4_SLOT[5:0] |   |   |   |   |  |  |
| R-0h     | R/W-0h     | R/W-3h |               |   |   |   |   |  |  |

# Table 7-12. ASI\_CH4 Register Field Descriptions

| _ |     |            |      | _                 |                                                                                                                                                                  |
|---|-----|------------|------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | Bit | Field      | Туре | Reset Description |                                                                                                                                                                  |
|   | 7   | Reserved   | R    | 0h                | Reserved                                                                                                                                                         |
|   | 6   | CH4_OUTPUT | R/W  |                   | Channel 4 output line.  0d = Channel 4 output is on the ASI primary output pin (SDOUT)  0d = Channel 4 output is on the ASI secondary output pin (GPIO1 or GPOx) |

Copyright © 2024 Texas Instruments Incorporated



## Table 7-12. ASI\_CH4 Register Field Descriptions (continued)

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|---------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5-0 | CH4_SLOT[5:0] | R/W  | 3h    | Channel 4 slot assignment.  0d = TDM is slot 0 or I <sup>2</sup> S, LJ is left slot 0  1d = TDM is slot 1 or I <sup>2</sup> S, LJ is left slot 1  2d to 30d = Slot assigned as per configuration  31d = TDM is slot 31 or I <sup>2</sup> S, LJ is left slot 31  32d = TDM is slot 32 or I <sup>2</sup> S, LJ is right slot 0  33d = TDM is slot 33 or I <sup>2</sup> S, LJ is right slot 1  34d to 62d = Slot assigned as per configuration  63d = TDM is slot 63 or I <sup>2</sup> S, LJ is right slot 31 |

## 7.1.3.12 ASI\_CH5 Register (page = 0x00, address = 0x0F) [reset = 4h]

This register is the ASI slot configuration register for channel 5.

# Figure 7-12. ASI\_CH5 Register

| 7        | 6          | 5             | 4      | 3 | 2 | 1 | 0 |  |  |
|----------|------------|---------------|--------|---|---|---|---|--|--|
| Reserved | CH5_OUTPUT | CH5_SLOT[5:0] |        |   |   |   |   |  |  |
| R-0h     | R/W-0h     |               | R/W-4h |   |   |   |   |  |  |

#### Table 7-13. ASI\_CH5 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved      | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 6   | CH5_OUTPUT    | R/W  | 0h    | Channel 5 output line.  0d = Channel 5 output is on the ASI primary output pin (SDOUT)  0d = Channel 5 output is on the ASI secondary output pin (GPIO1 or GPOx)                                                                                                                                                                                                                                                                                                                     |
| 5-0 | CH5_SLOT[5:0] | R/W  | 4h    | Channel 5 slot assignment.<br>$0d = TDM$ is slot 0 or $I^2S$ , LJ is left slot 0<br>$1d = TDM$ is slot 1 or $I^2S$ , LJ is left slot 1<br>2d to $30d = Slot$ assigned as per configuration<br>$31d = TDM$ is slot 31 or $I^2S$ , LJ is left slot 31<br>$32d = TDM$ is slot 32 or $I^2S$ , LJ is right slot 0<br>$33d = TDM$ is slot 33 or $I^2S$ , LJ is right slot 1<br>34d to $62d = Slot$ assigned as per configuration<br>$63d = TDM$ is slot 63 or $I^2S$ , LJ is right slot 31 |

## 7.1.3.13 ASI\_CH6 Register (page = 0x00, address = 0x10) [reset = 5h]

This register is the ASI slot configuration register for channel 6.

#### Figure 7-13. ASI CH6 Register

|          |            |   | g |        |          |   |   |
|----------|------------|---|---|--------|----------|---|---|
| 7        | 6          | 5 | 4 | 3      | 2        | 1 | 0 |
| Reserved | CH6_OUTPUT |   |   | CH6_SL | _OT[5:0] |   |   |
| R-0h     | R/W-0h     |   |   | R/W    | √-5h     |   |   |

## Table 7-14. ASI\_CH6 Register Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                                                                                      |
|-----|------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved   | R    | 0h    | Reserved                                                                                                                                                         |
| 6   | CH6_OUTPUT | R/W  |       | Channel 6 output line.  0d = Channel 6 output is on the ASI primary output pin (SDOUT)  0d = Channel 6 output is on the ASI secondary output pin (GPIO1 or GPOx) |



# Table 7-14. ASI\_CH6 Register Field Descriptions (continued)

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|---------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5-0 | CH6_SLOT[5:0] | R/W  | 5h    | Channel 6 slot assignment.  0d = TDM is slot 0 or I <sup>2</sup> S, LJ is left slot 0  1d = TDM is slot 1 or I <sup>2</sup> S, LJ is left slot 1  2d to 30d = Slot assigned as per configuration  31d = TDM is slot 31 or I <sup>2</sup> S, LJ is left slot 31  32d = TDM is slot 32 or I <sup>2</sup> S, LJ is right slot 0  33d = TDM is slot 33 or I <sup>2</sup> S, LJ is right slot 1  34d to 62d = Slot assigned as per configuration  63d = TDM is slot 63 or I <sup>2</sup> S, LJ is right slot 31 |

## 7.1.3.14 ASI\_CH7 Register (page = 0x00, address = 0x11) [reset = 6h]

This register is the ASI slot configuration register for channel 7.

# Figure 7-14. ASI\_CH7 Register

| 7        | 6          | 5             | 4      | 3 | 2 | 1 | 0 |  |  |
|----------|------------|---------------|--------|---|---|---|---|--|--|
| Reserved | CH7_OUTPUT | CH7_SLOT[5:0] |        |   |   |   |   |  |  |
| R-0h     | R/W-0h     |               | R/W-6h |   |   |   |   |  |  |

#### Table 7-15. ASI\_CH7 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved      | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 6   | CH7_OUTPUT    | R/W  | 0h    | Channel 7 output line.  0d = Channel 7 output is on the ASI primary output pin (SDOUT)  0d = Channel 7 output is on the ASI secondary output pin (GPIO1 or GPOx)                                                                                                                                                                                                                                                                                                                     |
| 5-0 | CH7_SLOT[5:0] | R/W  | 6h    | Channel 7 slot assignment.<br>$0d = TDM$ is slot 0 or $I^2S$ , LJ is left slot 0<br>$1d = TDM$ is slot 1 or $I^2S$ , LJ is left slot 1<br>2d to $30d = Slot$ assigned as per configuration<br>$31d = TDM$ is slot 31 or $I^2S$ , LJ is left slot 31<br>$32d = TDM$ is slot 32 or $I^2S$ , LJ is right slot 0<br>$33d = TDM$ is slot 33 or $I^2S$ , LJ is right slot 1<br>34d to $62d = Slot$ assigned as per configuration<br>$63d = TDM$ is slot 63 or $I^2S$ , LJ is right slot 31 |

## 7.1.3.15 ASI\_CH8 Register (page = 0x00, address = 0x12) [reset = 7h]

This register is the ASI slot configuration register for channel 8.

# Figure 7-15. ASI\_CH8 Register

| 7        | 6          | 5 | 4             | 3 | 2 | 1 | 0 |  |  |
|----------|------------|---|---------------|---|---|---|---|--|--|
| Reserved | CH8_OUTPUT |   | CH8_SLOT[5:0] |   |   |   |   |  |  |
| R-0h     | R/W-0h     |   | R/W-7h        |   |   |   |   |  |  |

# Table 7-16. ASI\_CH8 Register Field Descriptions

| Bit | Field      | Туре | Reset | t Description                                                                                                                                                    |  |
|-----|------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7   | Reserved   | R    | 0h    | Reserved                                                                                                                                                         |  |
| 6   | CH8_OUTPUT | R/W  |       | Channel 8 output line.  0d = Channel 8 output is on the ASI primary output pin (SDOUT)  0d = Channel 8 output is on the ASI secondary output pin (GPIO1 or GPOx) |  |

Product Folder Links: PCMD3180-Q1

Copyright © 2024 Texas Instruments Incorporated



## Table 7-16. ASI\_CH8 Register Field Descriptions (continued)

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|---------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5-0 | CH8_SLOT[5:0] | R/W  | 7h    | Channel 8 slot assignment.  0d = TDM is slot 0 or I <sup>2</sup> S, LJ is left slot 0  1d = TDM is slot 1 or I <sup>2</sup> S, LJ is left slot 1  2d to 30d = Slot assigned as per configuration  31d = TDM is slot 31 or I <sup>2</sup> S, LJ is left slot 31  32d = TDM is slot 32 or I <sup>2</sup> S, LJ is right slot 0  33d = TDM is slot 33 or I <sup>2</sup> S, LJ is right slot 1  34d to 62d = Slot assigned as per configuration  63d = TDM is slot 63 or I <sup>2</sup> S, LJ is right slot 31 |

# 7.1.3.16 MST\_CFG0 Register (page = 0x00, address = 0x13) [reset = 2h]

This register is the ASI controller mode configuration register 0.

Figure 7-16. MST\_CFG0 Register

| 7           | 6                | 5                     | 4                   | 3       | 2                  | 1      | 0 |
|-------------|------------------|-----------------------|---------------------|---------|--------------------|--------|---|
| MST_SLV_CFG | AUTO_CLK_CF<br>G | AUTO_MODE_<br>PLL_DIS | BCLK_FSYNC_<br>GATE | FS_MODE | MCLK_FREQ_SEL[2:0] |        |   |
| R/W-0h      | R/W-0h           | R/W-0h                | R/W-0h              | R/W-0h  |                    | R/W-2h |   |

Table 7-17. MST CFG0 Register Field Descriptions

|     |                    | able /-1 | 7. WS1_0 | CFG0 Register Field Descriptions                                                                                                                                                                                                                                                 |
|-----|--------------------|----------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Field              | Type     | Reset    | Description                                                                                                                                                                                                                                                                      |
| 7   | MST_SLV_CFG        | R/W      | Oh       | ASI controller or target configuration register setting.  0d = Device is in target mode (both BCLK and FSYNC are inputs to the device)  1d = Device is in controller mode (both BCLK and FSYNC are generated from the device)                                                    |
| 6   | AUTO_CLK_CFG       | R/W      | Oh       | Automatic clock configuration setting.  0d = Auto clock configuration is enabled (all internal clock divider and PLL configurations are auto derived)  1d = Auto clock configuration is disabled (custom mode and device GUI must be used for the device configuration settings) |
| 5   | AUTO_MODE_PLL_DIS  | R/W      | 0h       | Automatic mode PLL setting.  0d = PLL is enabled in auto clock configuration 1d = PLL is disabled in auto clock configuration                                                                                                                                                    |
| 4   | BCLK_FSYNC_GATE    | R/W      | Oh       | BCLK and FSYNC clock gate (valid when the device is in controller mode).  0d = Do not gate BCLK and FSYNC  1d = Force gate BCLK and FSYNC when being transmitted from the device in controller mode                                                                              |
| 3   | FS_MODE            | R/W      | 0h       | Sample rate setting (valid when the device is in controller mode). $0d = f_s \text{ is a multiple (or submultiple) of 48 kHz} \\ 1d = f_s \text{ is a multiple (or submultiple) of 44.1 kHz}$                                                                                    |
| 2-0 | MCLK_FREQ_SEL[2:0] | R/W      | 2h       | These bits select the MCLK (GPIO or GPIx) frequency for the PLL source clock input (valid when the device is in controller mode and MCLK_FREQ_SEL_MODE = 0).  0d = 12 MHz 1d = 12.288 MHz 2d = 13 MHz 3d = 16 MHz 4d = 19.2 MHz 5d = 19.68 MHz 6d = 24 MHz 7d = 24.576 MHz       |

# 7.1.3.17 MST\_CFG1 Register (page = 0x00, address = 0x14) [reset = 48h]

This register is the ASI controller mode configuration register 1.

Figure 7-17. MST\_CFG1 Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
|   |   |   |   |   |   |   |   |



## Figure 7-17. MST\_CFG1 Register (continued)

| FS_RATE[3:0] | FS_BCLK_RATIO[3:0] |
|--------------|--------------------|
| R/W-4h       | R/W-8h             |

## Table 7-18. MST\_CFG1 Register Field Descriptions

| Bit | Field              | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                               |
|-----|--------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | FS_RATE[3:0]       | R/W  | 4h    | Programmed sample rate of the ASI bus (not used when the device is configured in target mode auto clock configuration).  0d = 7.35 kHz or 8 kHz 1d = 14.7 kHz or 16 kHz 2d = 22.05 kHz or 24 kHz 3d = 29.4 kHz or 32 kHz 4d = 44.1 kHz or 48 kHz 5d = 88.2 kHz or 96 kHz 6d = 176.4 kHz or 192 kHz 7d = 352.8 kHz or 384 kHz 8d = 705.6 kHz or 768 kHz 9d to 15d = Reserved                               |
| 3-0 | FS_BCLK_RATIO[3:0] | R/W  | 8h    | Programmed BCLK to FSYNC frequency ratio of the ASI bus (not used when the device is configured in target mode auto clock configuration).  0d = Ratio of 16 1d = Ratio of 24 2d = Ratio of 32 3d = Ratio of 48 4d = Ratio of 64 5d = Ratio of 96 6d = Ratio of 128 7d = Ratio of 192 8d = Ratio of 256 9d = Ratio of 384 10d = Ratio of 512 11d = Ratio of 1024 12d = Ratio of 2048 13d to 15d = Reserved |

# 7.1.3.18 ASI\_STS Register (page = 0x00, address = 0x15) [reset = FFh]

This register s the ASI bus clock monitor status register

# Figure 7-18. ASI\_STS Register



# Table 7-19. ASI\_STS Register Field Descriptions

| Bit | Field            | Type | Reset | Description                                                                                                                                                                                                                                                                                                                  |
|-----|------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | FS_RATE_STS[3:0] | R    | Fh    | Detected sample rate of the ASI bus.  0d = 7.35 kHz or 8 kHz  1d = 14.7 kHz or 16 kHz  2d = 22.05 kHz or 24 kHz  3d = 29.4 kHz or 32 kHz  4d = 44.1 kHz or 48 kHz  5d = 88.2 kHz or 96 kHz  6d = 176.4 kHz or 192 kHz  7d = 352.8 kHz or 384 kHz  8d = 705.6 kHz or 768 kHz  9d to 14d = Reserved  15d = Invalid sample rate |

Copyright © 2024 Texas Instruments Incorporated



## Table 7-19. ASI\_STS Register Field Descriptions (continued)

| Bit | Field             | Туре | Reset       | Description                                                                                                                                                                                                                                                                                                  |
|-----|-------------------|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | FS_RATIO_STS[3:0] | R R  | Reset<br>Fh | Detected BCLK to FSYNC frequency ratio of the ASI bus.  0d = Ratio of 16  1d = Ratio of 24  2d = Ratio of 32  3d = Ratio of 48  4d = Ratio of 64  5d = Ratio of 96  6d = Ratio of 128  7d = Ratio of 192  8d = Ratio of 256  9d = Ratio of 384  10d = Ratio of 512  11d = Ratio of 1024  12d = Ratio of 2048 |
|     |                   |      |             | 13d to 14d = Reserved<br>15d = Invalid ratio                                                                                                                                                                                                                                                                 |
|     |                   |      |             |                                                                                                                                                                                                                                                                                                              |

# 7.1.3.19 CLK\_SRC Register (page = 0x00, address = 0x16) [reset = 10h]

This register is the clock source configuration register.

#### Figure 7-19. CLK\_SRC Register

|                         |                        |    | •             |      |   |          |   |
|-------------------------|------------------------|----|---------------|------|---|----------|---|
| 7                       | 6                      | 5  | 4             | 3    | 2 | 1        | 0 |
| DIS_PLL_SLV_<br>CLK_SRC | MCLK_FREQ_<br>SEL_MODE | МС | LK_RATIO_SEL[ | 2:0] |   | Reserved |   |
| R/W-0h                  | R/W-0h                 |    | R/W-2h        |      |   | R-0h     |   |

# Table 7-20. CLK\_SRC Register Field Descriptions

| Bit | Field               | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                               |
|-----|---------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | DIS_PLL_SLV_CLK_SRC | R/W  | 0h    | Audio root clock source setting when the device is configured with the PLL disabled in the auto clock configuration for target mode (AUTO_MODE_PLL_DIS = 1).  0d = BCLK is used as the audio root clock source 1d = MCLK (GPIO or GPIx) is used as the audio root clock source (the MCLK to FSYNC ratio is as per MCLK_RATIO_SEL setting) |
| 6   | MCLK_FREQ_SEL_MODE  | R/W  | Oh    | controller mode MCLK (GPIO or GPIx) frequency selection mode (valid when the device is in auto clock configuration).  0d = MCLK frequency is based on the MCLK_FREQ_SEL (P0_R19) configuration  1d = MCLK frequency is specified as a multiple of FSYNC in the MCLK_RATIO_SEL (P0_R22) configuration                                      |
| 5-3 | MCLK_RATIO_SEL[2:0] | R/W  | 2h    | These bits select the MCLK (GPIO or GPIx) to FSYNC ratio for controller mode or when MCLK is used as the audio root clock source in target mode. 0d = Ratio of 64 1d = Ratio of 256 2d = Ratio of 384 3d = Ratio of 512 4d = Ratio of 768 5d = Ratio of 1024 6d = Ratio of 1536 7d = Ratio of 2304                                        |
| 2-0 | Reserved            | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                  |

## 7.1.3.20 PDMCLK\_CFG Register (page = 0x00, address = 0x1F) [reset = 40h]

This register is the PDM clock generation configuration register.

# Figure 7-20. PDMCLK\_CFG Register

| 7        | 6 | 5 | 4        | 3 | 3 2 |        | 0 |
|----------|---|---|----------|---|-----|--------|---|
| Reserved |   |   | Reserved |   |     | PDMCLK |   |

## Figure 7-20. PDMCLK\_CFG Register (continued)

| R/W-0h | R/W-10h | R/W-0h |  |
|--------|---------|--------|--|
|--------|---------|--------|--|

Table 7-21. PDMCLK\_CFG Register Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                                                                                                        |
|-----|-----------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved        | R/W  | 0h    | Reserved                                                                                                                                                                           |
| 6-2 | Reserved        | R/W  | 10h   | Reserved                                                                                                                                                                           |
| 1-0 | PDMCLK_DIV[1:0] | R/W  | Oh    | PDMCLK divider value.  0d = PDMCLK is 2.8224 MHz or 3.072 MHz  1d = PDMCLK is 1.4112 MHz or 1.536 MHz  2d = PDMCLK is 705.6 kHz or 768 kHz  3d = PDMCLK is 5.6448 MHz or 6.144 MHz |

# 7.1.3.21 PDMIN\_CFG Register (page = 0x00, address = 0x20) [reset = 0h]

This register is the PDM DINx sampling edge configuration register.

Figure 7-21. PDMIN CFG Register

| 7                | 6                | 5                | 4                | 3 | 2    | 1     | 0 |  |  |  |  |
|------------------|------------------|------------------|------------------|---|------|-------|---|--|--|--|--|
| PDMDIN1_EDG<br>E | PDMDIN2_EDG<br>E | PDMDIN3_EDG<br>E | PDMDIN4_EDG<br>E |   | Rese | erved |   |  |  |  |  |
| R/W-0h           | R/W-0h           | R/W-0h           | R/W-0h           |   | R-   | 0h    |   |  |  |  |  |

#### Table 7-22. PDMIN\_CFG Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                                                                                                                                                                               |
|-----|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | PDMDIN1_EDGE | R/W  | 0h    | PDMCLK latching edge used for channel 1 and channel 2 data.  0d = Channel 1 data are latched on the negative edge, channel 2 data are latched on the positive edge  1d = Channel 1 data are latched on the positive edge, channel 2 data are latched on the negative edge |
| 6   | PDMDIN2_EDGE | R/W  | 0h    | PDMCLK latching edge used for channel 3 and channel 4 data.  0d = Channel 3 data are latched on the negative edge, channel 4 data are latched on the positive edge  1d = Channel 3 data are latched on the positive edge, channel 4 data are latched on the negative edge |
| 5   | PDMDIN3_EDGE | R/W  | 0h    | PDMCLK latching edge used for channel 5 and channel 6 data.  0d = Channel 5 data are latched on the negative edge, channel 6 data are latched on the positive edge  1d = Channel 5 data are latched on the positive edge, channel 6 data are latched on the negative edge |
| 4   | PDMDIN4_EDGE | R/W  | 0h    | PDMCLK latching edge used for channel 7 and channel 8 data.  0d = Channel 7 data are latched on the negative edge, channel 8 data are latched on the positive edge  1d = Channel 7 data are latched on the positive edge, channel 8 data are latched on the negative edge |
| 3-0 | Reserved     | R    | 0h    | Reserved                                                                                                                                                                                                                                                                  |

# 7.1.3.22 GPIO\_CFG0 Register (page = 0x00, address = 0x21) [reset = 22h]

This register is the GPIO configuration register 0.

## Figure 7-22. GPIO\_CFG0 Register

| 7 | 6       | 5        | 4 | 3        | 2              | 1      | 0 |
|---|---------|----------|---|----------|----------------|--------|---|
|   | GPIO1_0 | CFG[3:0] |   | Reserved | GPIO1_DRV[2:0] |        |   |
|   | R/W     | /-2h     |   | R-0h     |                | R/W-2h |   |



## Table 7-23. GPIO\_CFG0 Register Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|----------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | GPIO1_CFG[3:0] | R/W  | 2h    | GPIO1 configuration.  0d = GPIO1 is disabled  1d = GPIO1 is configured as a general-purpose output (GPO)  2d = GPIO1 is configured as a device interrupt output (IRQ)  3d = GPIO1 is configured as a secondary ASI output (SDOUT2)  4d = GPIO1 is configured as a PDM clock output (PDMCLK)  5d to 7d = Reserved  8d = GPIO1 is configured as an input to control when MICBIAS turns on or off (MICBIAS_EN)  9d = GPIO1 is configured as a general-purpose input (GPI)  10d = GPIO1 is configured as a controller clock input (MCLK)  11d = GPIO1 is configured as an ASI input for daisy-chain (SDIN)  12d = GPIO1 is configured as a PDM data input for channel 1 and channel 2 (PDMDIN1)  13d = GPIO1 is configured as a PDM data input for channel 3 and channel 4 (PDMDIN2)  14d = GPIO1 is configured as a PDM data input for channel 5 and channel 6 (PDMDIN3)  15d = GPIO1 is configured as a PDM data input for channel 7 and channel 8 (PDMDIN4) |
| 3   | Reserved       | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2-0 | GPIO1_DRV[2:0] | R/W  | 2h    | GPIO1 output drive configuration (not used when GPIO1 is configured as SDOUT2).  0d = Hi-Z output  1d = Drive active low and active high  2d = Drive active low and weak high  3d = Drive active low and Hi-Z  4d = Drive weak low and active high  5d = Drive Hi-Z and active high  6d to 7d = Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

# 7.1.3.23 GPO\_CFG0 Register (page = 0x00, address = 0x22) [reset = 0h]

This register is the GPO configuration register 0.

#### Figure 7-23. GPO CFG0 Register

| 7 6 5 4 |        | 3        | 2 | 1 | 0        |  |        |
|---------|--------|----------|---|---|----------|--|--------|
|         | GPO1_0 | CFG[3:0] |   |   | GPO1_DRV |  |        |
| R/W-0h  |        |          |   |   | R-0h     |  | R/W-0h |

#### Table 7-24. GPO\_CFG0 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                |
|-----|---------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | GPO1_CFG[3:0] | R/W  | 0h    | PDMCLK1_GPO1 (GPO1) configuration.  0d = GPO1 is disabled  1d = GPO1 is configured as a general-purpose output (GPO)  2d = GPO1 is configured as a device interrupt output (IRQ)  3d = GPO1 is configured as a secondary ASI output (SDOUT2)  4d = GPO1 is configured as a PDM clock output (PDMCLK)  5d to 15d = Reserved |
| 3-1 | Reserved      | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                   |
| 0   | GPO1_DRV      | R/W  | 0h    | 0d = GPO1 is in a Hi-Z state<br>1d = GPO1 is driven as Active High/Active Low                                                                                                                                                                                                                                              |

## 7.1.3.24 GPO\_CFG1 Register (page = 0x00, address = 0x23) [reset = 0h]

This register is the GPO configuration register 1.

Figure 7-24. GPO\_CFG1 Register

|  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--|---|---|---|---|---|---|---|---|

Figure 7-24. GPO CFG1 Register (continued)

| GPO2_CFG[3:0] | Reserved | GPO2_DRV |
|---------------|----------|----------|
| R/W-0h        | R-0h     | R/W-0h   |

## Table 7-25. GPO\_CFG1 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
|-----|---------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 7-4 | GPO2_CFG[3:0] | R/W  | Oh    | PDMCLK2_GPO2 (GPO2) configuration.  0d = GPO2 is disabled  1d = GPO2 is configured as a general-purpose output (GPO)  2d = GPO2 is configured as a device interrupt output (IRQ)  3d = GPO2 is configured as a secondary ASI output (SDOUT2)  4d = GPO2 is configured as a PDM clock output (PDMCLK)  5d to 15d = Reserved |  |  |  |  |  |  |  |
| 3-1 | Reserved      | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| 0   | GPO2_DRV      | R/W  | 0h    | 0d = GPO2 is in a Hi-Z state<br>1d = GPO2 is driven as Active High/Active Low                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |

# 7.1.3.25 GPO\_CFG2 Register (page = 0x00, address = 0x24) [reset = 0h]

This register is the GPO configuration register 2.

#### Figure 7-25. GPO\_CFG2 Register

| 7 | 6      | 5        | 4 | 3 | 2        | 1 | 0      |
|---|--------|----------|---|---|----------|---|--------|
|   | GPO3_0 | CFG[3:0] |   |   | GPO3_DRV |   |        |
|   | R/W    | /-0h     |   |   | R-0h     |   | R/W-0h |

#### Table 7-26. GPO\_CFG2 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                |
|-----|---------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | GP03_CFG[3:0] | R/W  | Oh    | PDMCLK3_GPO3 (GPO3) configuration.  0d = GPO3 is disabled  1d = GPO3 is configured as a general-purpose output (GPO)  2d = GPO3 is configured as a device interrupt output (IRQ)  3d = GPO3 is configured as a secondary ASI output (SDOUT2)  4d = GPO3 is configured as a PDM clock output (PDMCLK)  5d to 15d = Reserved |
| 3-1 | Reserved      | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                   |
| 0   | GPO3_DRV      | R/W  | 0h    | 0d = GPO3 is in a Hi-Z state<br>1d = GPO3 is driven as Active High/Active Low                                                                                                                                                                                                                                              |

# 7.1.3.26 PO\_CFG3 Register (page = 0x00, address = 0x25) [reset = 0h]

This register is the GPO configuration register 3.

# Figure 7-26. GPO\_CFG3

## Register

| 7 | 6      | 5        | 4 | 3 | 2        | 1 | 0      |
|---|--------|----------|---|---|----------|---|--------|
|   | GPO4_0 | CFG[3:0] |   |   | GPO4_DRV |   |        |
|   | R/W    | /-0h     |   |   | R-0h     |   | R/W-0h |

# Figure 7-26. GPO\_CFG3





## Table 7-27. GPO\_CFG3 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                |
|-----|---------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | GPO4_CFG[3:0] | R/W  | 0h    | PDMCLK4_GPO4 (GPO4) configuration.  0d = GPO4 is disabled  1d = GPO4 is configured as a general-purpose output (GPO)  2d = GPO4 is configured as a device interrupt output (IRQ)  3d = GPO4 is configured as a secondary ASI output (SDOUT2)  4d = GPO4 is configured as a PDM clock output (PDMCLK)  5d to 15d = Reserved |
| 3-1 | Reserved      | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                   |
| 0   | GPO4_DRV      | R/W  | 0h    | 0d = GPO1 is in a Hi-Z state<br>1d = GPO1 is driven as Active High/Active Low                                                                                                                                                                                                                                              |

# 7.1.3.27 GPO\_VAL Register (page = 0x00, address = 0x29) [reset = 0h]

This register is the GPIO and GPO output value register.

## Figure 7-27. GPO\_VAL Register

| 7         | 6        | 5        | 4        | 3        | 2 1      |      | 0 |
|-----------|----------|----------|----------|----------|----------|------|---|
| GPIO1_VAL | GPO1_VAL | GPO2_VAL | GPO3_VAL | GPO4_VAL | Reserved |      |   |
| R/W-0h    | R/W-0h   | R/W-0h   | R/W-0h   | R/W-0h   |          | R-0h |   |

### Table 7-28. GPO\_VAL Register Field Descriptions

|     |           |      | _     | VAL Register Fleid Descriptions                                                                                                |
|-----|-----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------|
| Bit | Field     | Type | Reset | Description                                                                                                                    |
| 7   | GPIO1_VAL | R/W  | 0h    | GPIO1 output value when configured as a GPO.  0d = Drive the output with a value of 0  1d = Drive the output with a value of 1 |
| 6   | GPO1_VAL  | R/W  | 0h    | GPO1 output value when configured as a GPO.  0d = Drive the output with a value of 0  1d = Drive the output with a value of 1  |
| 5   | GPO2_VAL  | R/W  | 0h    | GPO2 output value when configured as a GPO.  0d = Drive the output with a value of 0  1d = Drive the output with a value of 1  |
| 4   | GPO3_VAL  | R/W  | 0h    | GPO3 output value when configured as a GPO.  0d = Drive the output with a value of 0  1d = Drive the output with a value of 1  |
| 3   | GPO4_VAL  | R/W  | 0h    | GPO4 output value when configured as a GPO. 0d = Drive the output with a value of 0 1d = Drive the output with a value of 1    |
| 2-0 | Reserved  | R    | 0h    | Reserved                                                                                                                       |

## 7.1.3.28 GPIO\_MON Register (page = 0x00, address = 0x2A) [reset = 0h]

This register is the GPIO monitor value register.

Submit Document Feedback

#### Figure 7-28. GPIO\_MON Register

| 7         | 6 | 5        | 4 | 3    | 2 | 1 | 0 |  |  |
|-----------|---|----------|---|------|---|---|---|--|--|
| GPIO1_MON |   | Reserved |   |      |   |   |   |  |  |
| R-0h      |   |          |   | R-0h |   |   |   |  |  |

## Table 7-29. GPIO\_MON Register Field Descriptions

| Bit | Field     | Туре | Reset | Description                                                                                           |
|-----|-----------|------|-------|-------------------------------------------------------------------------------------------------------|
| 7   | GPIO1_MON | R    |       | GPIO1 monitor value when configured as a GPI.  0d = Input monitor value 0  1d = Input monitor value 1 |
| 6-0 | Reserved  | R    | 0h    | Reserved                                                                                              |



# 7.1.3.29 $GPI\_CFG0$ Register (page = 0x00, address = 0x2B) [reset = 0h]

This register is the GPI configuration register 0.

# Figure 7-29. GPI\_CFG0 Register

| 7        | 6             | 5 | 4 | 3        | 2             | 1      | 0 |
|----------|---------------|---|---|----------|---------------|--------|---|
| Reserved | GPI1_CFG[2:0] |   |   | Reserved | GPI2_CFG[2:0] |        |   |
| R-0h     | R/W-0h        |   |   | R-0h     |               | R/W-0h |   |

## Table 7-30. GPI\_CFG0 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|---------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved      | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 6-4 | GPI1_CFG[2:0] | R/W  | Oh    | PDMDIN1_GPI1 (GPI1) configuration.  0d = GPI1 is disabled  1d = GPI1 is configured as a general-purpose input (GPI)  2d = GPI1 is configured as a controller clock input (MCLK)  3d = GPI1 is configured as an ASI input for daisy-chain (SDIN)  4d = GPI1 is configured as a PDM data input for channel 1 and channel 2  (PDMDIN1)  5d = GPI1 is configured as a PDM data input for channel 3 and channel 4  (PDMDIN2)  6d = GPI1 is configured as a PDM data input for channel 5 and channel 6  (PDMDIN3)  7d = GPI1 is configured as a PDM data input for channel 7 and channel 8  (PDMDIN4) |
| 3   | Reserved      | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 2-0 | GPI2_CFG[2:0] | R/W  | Oh    | PDMDIN2_GPI2 (GPI2) configuration.  0d = GPI2 is disabled  1d = GPI2 is configured as a general-purpose input (GPI)  2d = GPI2 is configured as a controller clock input (MCLK)  3d = GPI2 is configured as an ASI input for daisy-chain (SDIN)  4d = GPI2 is configured as a PDM data input for channel 1 and channel 2  (PDMDIN1)  5d = GPI2 is configured as a PDM data input for channel 3 and channel 4  (PDMDIN2)  6d = GPI2 is configured as a PDM data input for channel 5 and channel 6  (PDMDIN3)  7d = GPI2 is configured as a PDM data input for channel 7 and channel 8  (PDMDIN4) |

## 7.1.3.30 GPI\_CFG1 Register (page = 0x00, address = 0x2C) [reset = 0h]

This register is the GPI configuration register 1.

# Figure 7-30. GPI\_CFG1 Register

| 7        | 6             | 5      | 4 | 3        | 2 | 1             | 0 |
|----------|---------------|--------|---|----------|---|---------------|---|
| Reserved | GPI3_CFG[2:0] |        |   | Reserved |   | GPI4_CFG[2:0] |   |
| R-0h     |               | R/W-0h |   |          |   | R/W-0h        |   |

## Table 7-31. GPI\_CFG1 Register Field Descriptions

| Bit | Field    | Туре | Reset | Description |
|-----|----------|------|-------|-------------|
| 7   | Reserved | R    | 0h    | Reserved    |

Copyright © 2024 Texas Instruments Incorporated



## Table 7-31. GPI\_CFG1 Register Field Descriptions (continued)

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|---------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6-4 | GPI3_CFG[2:0] | R/W  | Oh    | PDMDIN3_GPI3 (GPI3) configuration.  0d = GPI3 is disabled  1d = GPI3 is configured as a general-purpose input (GPI)  2d = GPI3 is configured as a controller clock input (MCLK)  3d = GPI3 is configured as an ASI input for daisy-chain (SDIN)  4d = GPI3 is configured as a PDM data input for channel 1 and channel 2  (PDMDIN1)  5d = GPI3 is configured as a PDM data input for channel 3 and channel 4  (PDMDIN2)  6d = GPI3 is configured as a PDM data input for channel 5 and channel 6  (PDMDIN3)  7d = GPI3 is configured as a PDM data input for channel 7 and channel 8  (PDMDIN4) |
| 3   | Reserved      | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 2-0 | GPI4_CFG[2:0] | R/W  | Oh    | PDMDIN4_GPI4 (GPI4) configuration.  0d = GPI4 is disabled  1d = GPI4 is configured as a general-purpose input (GPI)  2d = GPI4 is configured as a controller clock input (MCLK)  3d = GPI4 is configured as an ASI input for daisy-chain (SDIN)  4d = GPI4 is configured as a PDM data input for channel 1 and channel 2  (PDMDIN1)  5d = GPI4 is configured as a PDM data input for channel 3 and channel 4  (PDMDIN2)  6d = GPI4 is configured as a PDM data input for channel 5 and channel 6  (PDMDIN3)  7d = GPI4 is configured as a PDM data input for channel 7 and channel 8  (PDMDIN4) |

# 7.1.3.31 GPI\_MON Register (page = 0x00, address = 0x2F) [reset = 0h]

This regiser is the GPI monitor value register.

# Figure 7-31. GPI\_MON Register

|          |          |          | <i>,</i> |          |    |     |   |
|----------|----------|----------|----------|----------|----|-----|---|
| 7        | 6        | 5        | 4        | 3 2      |    | 1   | 0 |
| GPI1_MON | GPI2_MON | GPI3_MON | GPI4_MON | Reserved |    |     |   |
| R-0h     | R-0h     | R-0h     | R-0h     |          | R- | -0h |   |

## Table 7-32. GPI\_MON Register Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                          |
|-----|----------|------|-------|------------------------------------------------------------------------------------------------------|
| 7   | GPI1_MON | R    | 0h    | GPI1 monitor value when configured as a GPI.  0d = Input monitor value 0  1d = Input monitor value 1 |
| 6   | GPI2_MON | R    | 0h    | GPI2 monitor value when configured as a GPI.  0d = Input monitor value 0  1d = Input monitor value 1 |
| 5   | GPI3_MON | R    | 0h    | GPI3 monitor value when configured as a GPI.  0d = Input monitor value 0  1d = Input monitor value 1 |
| 4   | GPI4_MON | R    | 0h    | GPI4 monitor value when configured as a GPI.  0d = Input monitor value 0  1d = Input monitor value 1 |
| 3-0 | Reserved | R    | 0h    | Reserved                                                                                             |

# 7.1.3.32 INT\_CFG Register (page = 0x00, address = 0x32) [reset = 0h]

This regiser is the interrupt configuration register.

## Figure 7-32. INT\_CFG Register

| 7 6 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---|---|---|---|---|



Figure 7-32. INT\_CFG Register (continued)

| INT_POL | INT_EVENT[1:0] | Reserved | LTCH_READ_C<br>FG | Reserved |
|---------|----------------|----------|-------------------|----------|
| R/W-0h  | R/W-0h         | R-0h     | R/W-0h            | R-0h     |

Table 7-33. INT CFG Register Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                                                                                                                                                                                                                                                                            |
|-----|----------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | INT_POL        | R/W  | 0h    | Interrupt polarity. 0d = Active low (IRQZ) 1d = Active high (IRQ)                                                                                                                                                                                                                                                      |
| 6-5 | INT_EVENT[1:0] | R/W  | 0h    | Interrupt event configuration.  0d = INT asserts on any unmasked latched interrupts event  1d = Reserved  2d = INT asserts for 2 ms (typical) for every 4-ms (typical) duration on any unmasked latched interrupts event  3d = INT asserts for 2 ms (typical) one time on each pulse for any unmasked interrupts event |
| 4-3 | Reserved       | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                               |
| 2   | LTCH_READ_CFG  | R/W  | 0h    | Interrupt latch registers readback configuration.  0d = All interrupts can be read through the LTCH registers  1d = Only unmasked interrupts can be read through the LTCH registers                                                                                                                                    |
| 1-0 | Reserved       | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                               |

# 7.1.3.33 INT\_MASK0 Register (page = 0x00, address = 0x33) [reset = FFh]

This register is the interrupt masks register 0.

# Figure 7-33. INT\_MASK0 Register

| 7            | 7 6 5        |          | 4        | 3        | 2        | 1        | 0        |
|--------------|--------------|----------|----------|----------|----------|----------|----------|
| INT_MASK0[7] | INT_MASK0[6] | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved |
| R/W-1h       | R/W-1h       | R/W-1h   | R/W-1h   | R/W-1h   | R/W-1h   | R/W-1h   | R/W-1h   |

#### Table 7-34. INT\_MASK0 Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                         |
|-----|--------------|------|-------|-----------------------------------------------------|
| 7   | INT_MASK0[7] | R/W  | '''   | ASI clock error mask. 0d = Do not mask 1d = Mask    |
| 6   | INT_MASK0[6] | R/W  |       | PLL Lock interrupt mask. 0d = Do not mask 1d = Mask |
| 5-0 | Reserved     | R/W  | 3Fh   | Reserved                                            |

# 7.1.3.34 INT\_LTCH0 Register (page = 0x00, address = 0x36) [reset = 0h]

This register is the latched Interrupt readback register 0.

# Figure 7-34. INT\_LTCH0 Register

| 7            | 6            | 5        | 4        | 3        | 2        | 1        | 0        |
|--------------|--------------|----------|----------|----------|----------|----------|----------|
| INT_LTCH0[7] | INT_LTCH0[6] | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved |
| R-0h         | R-0h         | R-0h     | R-0h     | R-0h     | R-0h     | R-0h     | R-0h     |

# Table 7-35. INT\_LTCH0 Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                        |
|-----|--------------|------|-------|----------------------------------------------------------------------------------------------------|
| 7   | INT_LTCH0[7] | R    |       | Interrupt caused by an ASI bus clock error (self-clearing bit).  0d = No interrupt  1d = Interrupt |

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback



# Table 7-35. INT\_LTCH0 Register Field Descriptions (continued)

| Bit | Field        | Туре | Reset | Description                                                                          |
|-----|--------------|------|-------|--------------------------------------------------------------------------------------|
| 6   | INT_LTCH0[6] | R    |       | Interrupt caused by PLL LOCK (self-clearing bit).  0d = No interrupt  1d = Interrupt |
| 5-0 | Reserved     | R    | 0h    | Reserved                                                                             |

# 7.1.3.35 BIAS\_CFG Register (page = 0x00, address = 0x3B) [reset = 0h]

This register is the MICBIAS and VREF configuration register

Figure 7-35. BIAS\_CFG Register

|          |                |  |      | <u> </u> |        |               |  |  |
|----------|----------------|--|------|----------|--------|---------------|--|--|
| 7        | 6 5 4          |  | 3    | 2        | 1      | 0             |  |  |
| Reserved | MBIAS_VAL[2:0] |  |      | Rese     | erved  | VREF_SEL[1:0] |  |  |
| R-0h     | R/W-0h         |  | R-0h |          | R/W-0h |               |  |  |

Table 7-36. BIAS\_CFG Register Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                                                                                                                                                                                               |
|-----|----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved       | R    | 0h    | Reserved                                                                                                                                                                                                                                  |
| 6-4 | MBIAS_VAL[2:0] | R/W  | 0h    | MICBIAS value.  0d = Microphone bias is set to VREF (2.750 V, 2.500 V, or 1.375 V)  1d to 5d = Reserved 2d = Reserved  6d = Microphone bias is set to AVDD  7d = Reserved                                                                 |
| 3-2 | Reserved       | R    | 0h    | Reserved                                                                                                                                                                                                                                  |
| 1-0 | VREF_SEL[1:0]  | R/W  | Oh    | VREF voltage setting (configure this setting based on the AVDD supply minimum voltage used).  0d = VREF is set to 2.75 V  1d = VREF is set to 2.5 V  2d = VREF is set to 1.375 V (this option must be used for 1.8 V AVDD)  3d = Reserved |

# 7.1.3.36 CH1\_CFG0 Register (page = 0x00, address = 0x3C) [reset = 0h]

This register is configuration register 0 for channel 1.

# Figure 7-36. CH1\_CFG0 Register

|          |                |  |          | _    |       |          |          |
|----------|----------------|--|----------|------|-------|----------|----------|
| 7        | 6 5            |  | 4        | 3    | 2     | 1        | 0        |
| Reserved | CH1_INSRC[1:0] |  | Reserved | Rese | erved | Reserved | Reserved |
| R/W-0h   | R/W-0h         |  | R/W-0h   | R/W  | V-0h  | R-0h     | R/W-0h   |

#### Table 7-37. CH1\_CFG0 Register Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                                                                                                                                                           |
|-----|----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved       | R/W  | 0h    | Reserved                                                                                                                                                                                              |
| 6-5 | CH1_INSRC[1:0] | R/W  | 0h    | Channel 1 input configuration.  0d = Input source is not enabled  1d = Reserved  2d = Digital microphone PDM input (configure the GPO and GPI pins accordingly for PDMDIN1 and PDMCLK)  3d = Reserved |
| 4-0 | Reserved       | R/W  | 0h    | Reserved                                                                                                                                                                                              |

# 7.1.3.37 CH1\_CFG2 Register (page = 0x00, address = 0x3E) [reset = C9h]

This register is configuration register 2 for channel 1.

Figure 7-37. CH1\_CFG2 Register

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|

# Figure 7-37. CH1\_CFG2 Register (continued)

CH1\_DVOL[7:0]

R/W-C9h

# Table 7-38. CH1\_CFG2 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CH1_DVOL[7:0] | R/W  | C9h   | Channel 1 digital volume control.  0d = Digital volume is muted  1d = Digital volume control is set to -100 dB  2d = Digital volume control is set to -99.5 dB  3d to 200d = Digital volume control is set as per configuration  201d = Digital volume control is set to 0 dB  202d = Digital volume control is set to 0.5 dB  203d to 253d = Digital volume control is set as per configuration  254d = Digital volume control is set to 26.5 dB  255d = Digital volume control is set to 27 dB |

# 7.1.3.38 CH1 CFG3 Register (page = 0x00, address = 0x3F) [reset = 80h]

This register is configuration register 3 for channel 1.

# Figure 7-38. CH1\_CFG3 Register



### Table 7-39. CH1\_CFG3 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | CH1_GCAL[3:0] | R/W  | 8h    | Channel 1 gain calibration.  0d = Gain calibration is set to -0.8 dB  1d = Gain calibration is set to -0.7 dB  2d = Gain calibration is set to -0.6 dB  3d to 7d = Gain calibration is set as per configuration  8d = Gain calibration is set to 0 dB  9d = Gain calibration is set to 0.1 dB  10d to 13d = Gain calibration is set as per configuration  14d = Gain calibration is set to 0.6 dB  15d = Gain calibration is set to 0.7 dB |
| 3-0 | Reserved      | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                   |

# 7.1.3.39 CH1\_CFG4 Register (page = 0x00, address = 0x40) [reset = 0h]

This register is configuration register 4 for channel 1.

# Figure 7-39. CH1\_CFG4 Register



#### Table 7-40. CH1\_CFG4 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                       |
|-----|---------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CH1_PCAL[7:0] | R/W  |       | Channel 1 phase calibration with modulator clock resolution.  0d = No phase calibration  1d = Phase calibration delay is set to one cycle of the modulator clock  2d = Phase calibration delay is set to two cycles of the modulator clock  3d to 254d = Phase calibration delay as per configuration  255d = Phase calibration delay is set to 255 cycles of the modulator clock |



# 7.1.3.40 CH2\_CFG0 Register (page = 0x00, address = 0x41) [reset = 0h]

This register is configuration register 0 for channel 2.

Figure 7-40. CH2\_CFG0 Register

| 7        | 6      | 5              | 4      | 3    | 3 2   |          | 0        |
|----------|--------|----------------|--------|------|-------|----------|----------|
| Reserved | CH2_IN | CH2_INSRC[1:0] |        | Rese | erved | Reserved | Reserved |
| R/W-0h   | R/W    | /-0h           | R/W-0h | R/W  | V-0h  | R-0h     | R/W-0h   |

Table 7-41. CH2\_CFG0 Register Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                                                                                                                                                           |
|-----|----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved       | R/W  | 0h    | Reserved                                                                                                                                                                                              |
| 6-5 | CH2_INSRC[1:0] | R/W  | 0h    | Channel 2 input configuration.  0d = Input source is not enabled  1d = Reserved  2d = Digital microphone PDM input (configure the GPO and GPI pins accordingly for PDMDIN1 and PDMCLK)  3d = Reserved |
| 4-0 | Reserved       | R/W  | 0h    | Reserved                                                                                                                                                                                              |

# 7.1.3.41 CH2\_CFG2 Register (page = 0x00, address = 0x43) [reset = C9h]

This register is configuration register 2 for channel 2.

Figure 7-41. CH2\_CFG2 Register



Table 7-42. CH2\_CFG2 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CH2_DVOL[7:0] | R/W  | C9h   | Channel 2 digital volume control.  0d = Digital volume is muted  1d = Digital volume control is set to -100 dB  2d = Digital volume control is set to -99.5 dB  3d to 200d = Digital volume control is set as per configuration  201d = Digital volume control is set to 0 dB  202d = Digital volume control is set to 0.5 dB  203d to 253d = Digital volume control is set as per configuration  254d = Digital volume control is set to 26.5 dB  255d = Digital volume control is set to 27 dB |

# 7.1.3.42 CH2\_CFG3 Register (page = 0x00, address = 0x44) [reset = 80h]

This register is configuration register 3 for channel 2.

Figure 7-42. CH2\_CFG3 Register

| 7 | 6     | 5                      | 4 | 3 | 2  | 1  | 0 |  |  |  |  |  |
|---|-------|------------------------|---|---|----|----|---|--|--|--|--|--|
|   | CH2_G | CH2_GCAL[3:0] Reserved |   |   |    |    |   |  |  |  |  |  |
|   | R/W   | V-8h                   |   |   | R- | 0h |   |  |  |  |  |  |



Table 7-43. CH2 CFG3 Register Field Descriptions

|     | Table 7-43. CHZ_CH C3 Neglister Fleid Descriptions |      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |
|-----|----------------------------------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Bit | Field                                              | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |
| 7-4 | CH2_GCAL[3:0]                                      | R/W  | 8h    | Channel 2 gain calibration.  0d = Gain calibration is set to -0.8 dB  1d = Gain calibration is set to -0.7 dB  2d = Gain calibration is set to -0.6 dB  3d to 7d = Gain calibration is set as per configuration  8d = Gain calibration is set to 0 dB  9d = Gain calibration is set to 0.1 dB  10d to 13d = Gain calibration is set as per configuration  14d = Gain calibration is set to 0.6 dB  15d = Gain calibration is set to 0.7 dB |  |  |  |  |  |  |  |  |
| 3-0 | Reserved                                           | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |

# 7.1.3.43 CH2\_CFG4 Register (page = 0x00, address = 0x45) [reset = 0h]

This register is configuration register 4 for channel 2.

### Figure 7-43. CH2\_CFG4 Register



#### Table 7-44. CH2 CFG4 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                       |
|-----|---------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CH2_PCAL[7:0] | R/W  |       | Channel 2 phase calibration with modulator clock resolution.  0d = No phase calibration  1d = Phase calibration delay is set to one cycle of the modulator clock  2d = Phase calibration delay is set to two cycles of the modulator clock  3d to 254d = Phase calibration delay as per configuration  255d = Phase calibration delay is set to 255 cycles of the modulator clock |

# 7.1.3.44 CH3\_CFG0 Register (page = 0x00, address = 0x46) [reset = 0h]

This register is configuration register 0 for channel 3.

#### Figure 7-44. CH3\_CFG0 Register

| 7        | 6      | 5        | 4        | 3 2  |          | 1    | 0        |
|----------|--------|----------|----------|------|----------|------|----------|
| Reserved | CH3_IN | SRC[1:0] | Reserved | Rese | Reserved |      | Reserved |
| R/W-0h   | R/W-0h |          | R/W-0h   | R/W  | V-0h     | R-0h | R/W-0h   |

# Table 7-45. CH3\_CFG0 Register Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                                                                                                                                                           |  |  |  |  |  |  |  |
|-----|----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 7   | Reserved       | R/W  | 0h    | Reserved                                                                                                                                                                                              |  |  |  |  |  |  |  |
| 6-5 | CH3_INSRC[1:0] | R/W  | Oh    | Channel 3 input configuration.  0d = Input source is not enabled  1d = Reserved  2d = Digital microphone PDM input (configure the GPO and GPI pins accordingly for PDMDIN2 and PDMCLK)  3d = Reserved |  |  |  |  |  |  |  |
| 4-0 | Reserved       | R/W  | 0h    | Reserved                                                                                                                                                                                              |  |  |  |  |  |  |  |

# 7.1.3.45 CH3\_CFG2 Register (page = 0x00, address = 0x48) [reset = C9h]

This register is configuration register 2 for channel 3.

# Figure 7-45. CH3\_CFG2 Register

| 7 | 6 | 5 | 4      | 3        | 2 | 1 | 0 |
|---|---|---|--------|----------|---|---|---|
|   |   |   | CH3_D\ | /OL[7:0] |   |   |   |

# Figure 7-45. CH3\_CFG2 Register (continued)

R/W-C9h

# Table 7-46. CH3\_CFG2 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CH3_DVOL[7:0] | R/W  | C9h   | Channel 3 digital volume control.  0d = Digital volume is muted  1d = Digital volume control is set to -100 dB  2d = Digital volume control is set to -99.5 dB  3d to 200d = Digital volume control is set as per configuration  201d = Digital volume control is set to 0 dB  202d = Digital volume control is set to 0.5 dB  203d to 253d = Digital volume control is set as per configuration  254d = Digital volume control is set to 26.5 dB  255d = Digital volume control is set to 27 dB |

# 7.1.3.46 CH3\_CFG3 Register (page = 0x00, address = 0x49) [reset = 80h]

This register is configuration register 3 for channel 3.

#### Figure 7-46. CH3 CFG3 Register



#### Table 7-47. CH3\_CFG3 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | CH3_GCAL[3:0] | R/W  | 8h    | Channel 3 gain calibration.  0d = Gain calibration is set to -0.8 dB  1d = Gain calibration is set to -0.7 dB  2d = Gain calibration is set to -0.6 dB  3d to 7d = Gain calibration is set as per configuration  8d = Gain calibration is set to 0 dB  9d = Gain calibration is set to 0.1 dB  10d to 13d = Gain calibration is set as per configuration  14d = Gain calibration is set to 0.6 dB  15d = Gain calibration is set to 0.7 dB |
| 3-0 | Reserved      | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                   |

# 7.1.3.47 CH3\_CFG4 Register (page = 0x00, address = 0x4A) [reset = 0h]

This register is configuration register 4 for channel 3.

#### Figure 7-47. CH3\_CFG4 Register



# Table 7-48. CH3\_CFG4 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                       |
|-----|---------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CH3_PCAL[7:0] | R/W  | 0h    | Channel 3 phase calibration with modulator clock resolution.  0d = No phase calibration  1d = Phase calibration delay is set to one cycle of the modulator clock  2d = Phase calibration delay is set to two cycles of the modulator clock  3d to 254d = Phase calibration delay as per configuration  255d = Phase calibration delay is set to 255 cycles of the modulator clock |

# 7.1.3.48 CH4\_CFG0 Register (page = 0x00, address = 0x4B) [reset = 0h]

This register is configuration register 0 for channel 4.

Figure 7-48. CH4\_CFG0 Register

| 7        | 6       | 5        | 4        | 3 2    |       | 1        | 0        |  |  |  |  |
|----------|---------|----------|----------|--------|-------|----------|----------|--|--|--|--|
| Reserved | CH4_INS | SRC[1:0] | Reserved | Rese   | erved | Reserved | Reserved |  |  |  |  |
| R/W-0h   | R/W     | /-0h     | R/W-0h   | R/W-0h |       | R-0h     | R/W-0h   |  |  |  |  |

#### Table 7-49. CH4\_CFG0 Register Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                                                                                                                                                           |
|-----|----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved       | R/W  | 0h    | Reserved                                                                                                                                                                                              |
| 6-5 | CH4_INSRC[1:0] | R/W  | 0h    | Channel 4 input configuration.  0d = Input source is not enabled  1d = Reserved  2d = Digital microphone PDM input (configure the GPO and GPI pins accordingly for PDMDIN2 and PDMCLK)  3d = Reserved |
| 4-0 | Reserved       | R/W  | 0h    | Reserved                                                                                                                                                                                              |

# 7.1.3.49 CH4\_CFG2 Register (page = 0x00, address = 0x4D) [reset = C9h]

This register is configuration register 2 for channel 4.

Figure 7-49. CH4\_CFG2 Register



# Table 7-50. CH4\_CFG2 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CH4_DVOL[7:0] | R/W  | C9h   | Channel 4 digital volume control.  0d = Digital volume is muted  1d = Digital volume control is set to -100 dB  2d = Digital volume control is set to -99.5 dB  3d to 200d = Digital volume control is set as per configuration  201d = Digital volume control is set to 0 dB  202d = Digital volume control is set to 0.5 dB  203d to 253d = Digital volume control is set as per configuration  254d = Digital volume control is set to 26.5 dB  255d = Digital volume control is set to 27 dB |

# 7.1.3.50 CH4\_CFG3 Register (page = 0x00, address = 0x4E) [reset = 80h]

This register is configuration register 3 for channel 4.

# Figure 7-50. CH4\_CFG3 Register

| 7 |   | 6     | 5        | 4 | 3 | 3 2 1 0 |       |  |  |  |
|---|---|-------|----------|---|---|---------|-------|--|--|--|
|   | • | CH4_G | CAL[3:0] |   |   | Rese    | erved |  |  |  |
|   |   | R/W   | /-8h     |   |   | R-      | 0h    |  |  |  |

# Table 7-51. CH4\_CFG3 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | CH4_GCAL[3:0] | R/W  | 8h    | Channel 4 gain calibration.  0d = Gain calibration is set to -0.8 dB  1d = Gain calibration is set to -0.7 dB  2d = Gain calibration is set to -0.6 dB  3d to 7d = Gain calibration is set as per configuration  8d = Gain calibration is set to 0 dB  9d = Gain calibration is set to 0.1 dB  10d to 13d = Gain calibration is set as per configuration  14d = Gain calibration is set to 0.6 dB  15d = Gain calibration is set to 0.7 dB |



# Table 7-51. CH4\_CFG3 Register Field Descriptions (continued)

| В  | it       | Field    | Туре | Reset | Description |
|----|----------|----------|------|-------|-------------|
| 3- | $\wedge$ | Reserved | R    | 0h    | Reserved    |

# 7.1.3.51 CH4\_CFG4 Register (page = 0x00, address = 0x4F) [reset = 0h]

This register is configuration register 4 for channel 4.

#### Figure 7-51. CH4\_CFG4 Register



# Table 7-52. CH4\_CFG4 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                       |
|-----|---------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CH4_PCAL[7:0] | R/W  |       | Channel 4 phase calibration with modulator clock resolution.  0d = No phase calibration  1d = Phase calibration delay is set to one cycle of the modulator clock  2d = Phase calibration delay is set to two cycles of the modulator clock  3d to 254d = Phase calibration delay as per configuration  255d = Phase calibration delay is set to 255 cycles of the modulator clock |

# 7.1.3.52 CH5\_CFG0 Register (page = 0x00, address = 0x50) [reset = 0h]

This register is configuration register 0 for Channel 5.

#### Figure 7-52. CH5 CFG0 Register

| 7        | 6       | 5        | 4        | 3 | 2 | 1 | 0 |  |  |
|----------|---------|----------|----------|---|---|---|---|--|--|
| Reserved | CH5_INS | SRC[1:0] | Reserved |   |   |   |   |  |  |
| R-0h     | R/M     | /-0h     | R-0h     |   |   |   |   |  |  |

# Table 7-53. CH5\_CFG0 Register Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                       |
|-----|----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved       | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                          |
| 6-5 | CH5_INSRC[1:0] | R/W  | 0h    | Channel 5 Input Configuration  0d = Digital microphone PDM input (configure the GPO and GPI pins accordingly for PDMDIN3 and PDMCLK)  1d = Digital microphone PDM input (configure the GPO and GPI pins accordingly for PDMDIN3 and PDMCLK)  2d = Digital microphone PDM input (configure the GPO and GPI pins accordingly for PDMDIN3 and PDMCLK)  3d = Reserved |
| 4-0 | Reserved       | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                          |

# 7.1.3.53 CH5\_CFG2 Register (page = 0x00, address = 0x52) [reset = C9h]

This register is configuration register 2 for Channel 5.

#### Figure 7-53. CH5\_CFG2 Register



Submit Document Feedback

Product Folder Links: PCMD3180-Q1



Table 7-54. CH5 CFG2 Register Field Descriptions

| Table 7-54: Offo_of 62 Register Field Descriptions |               |      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|----------------------------------------------------|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit                                                | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 7-0                                                | CH5_DVOL[7:0] | R/W  | C9h   | Channel 5 digital volume control.  0d = Digital volume is muted  1d = Digital volume control is set to -100 dB  2d = Digital volume control is set to -99.5 dB  3d to 200d = Digital volume control is set as per configuration  201d = Digital volume control is set to 0 dB  202d = Digital volume control is set to 0.5 dB  203d to 253d = Digital volume control is set as per configuration  254d = Digital volume control is set to 26.5 dB  255d = Digital volume control is set to 27 dB |  |  |  |  |

# 7.1.3.54 CH5\_CFG3 Register (page = 0x00, address = 0x53) [reset = 80h]

This register is configuration register 3 for Channel 5.

Figure 7-54. CH5\_CFG3 Register

| 7 | 6     | 5        | 4 | 3        | 2  | 1  | 0 |  |
|---|-------|----------|---|----------|----|----|---|--|
|   | CH5_G | CAL[3:0] |   | Reserved |    |    |   |  |
|   | R/M   | /-8h     |   |          | R- | 0h |   |  |

Table 7-55. CH5\_CFG3 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | CH5_GCAL[3:0] | R/W  | 8h    | Channel 5 gain calibration.  0d = Gain calibration is set to -0.8 dB  1d = Gain calibration is set to -0.7 dB  2d = Gain calibration is set to -0.6 dB  3d to 7d = Gain calibration is set as per configuration  8d = Gain calibration is set to 0 dB  9d = Gain calibration is set to 0.1 dB  10d to 13d = Gain calibration is set as per configuration  14d = Gain calibration is set to 0.6 dB  15d = Gain calibration is set to 0.7 dB |
| 3-0 | Reserved      | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                   |

# 7.1.3.55 CH5\_CFG4 Register (page = 0x00, address = 0x54) [reset = 0h]

This register is configuration register 4 for Channel 5.

### Figure 7-55. CH5\_CFG4 Register



#### Table 7-56. CH5 CFG4 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                       |
|-----|---------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CH5_PCAL[7:0] | R/W  | Oh    | Channel 5 phase calibration with modulator clock resolution.  0d = No phase calibration  1d = Phase calibration delay is set to one cycle of the modulator clock  2d = Phase calibration delay is set to two cycles of the modulator clock  3d to 254d = Phase calibration delay as per configuration  255d = Phase calibration delay is set to 255 cycles of the modulator clock |

# 7.1.3.56 CH6\_CFG0 Register (page = 0x00, address = 0x55) [reset = 0h]

This register is configuration register 0 for Channel 6.

Figure 7-56. CH6 CFG0 Register

| rigule 7 do. ono_or Register |   |   |   |   |   |   |   |  |  |  |
|------------------------------|---|---|---|---|---|---|---|--|--|--|
| 7                            | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |



# Figure 7-56. CH6\_CFG0 Register (continued)

| Reserved | CH6_INSRC[1:0] | Reserved |
|----------|----------------|----------|
| R-0h     | R/W-0h         | R-0h     |

# Table 7-57. CH6\_CFG0 Register Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                       |
|-----|----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved       | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                          |
| 6-5 | CH6_INSRC[1:0] | R/W  | Oh    | Channel 6 Input Configuration  0d = Digital microphone PDM input (configure the GPO and GPI pins accordingly for PDMDIN3 and PDMCLK)  1d = Digital microphone PDM input (configure the GPO and GPI pins accordingly for PDMDIN3 and PDMCLK)  2d = Digital microphone PDM input (configure the GPO and GPI pins accordingly for PDMDIN3 and PDMCLK)  3d = Reserved |
| 4-0 | Reserved       | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                          |

# 7.1.3.57 CH6\_CFG2 Register (page = 0x00, address = 0x57) [reset = C9h]

This register is configuration register 2 for Channel 6.

# Figure 7-57. CH6\_CFG2 Register



#### Table 7-58. CH6\_CFG2 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CH6_DVOL[7:0] | R/W  | C9h   | Channel 6 digital volume control.  0d = Digital volume is muted  1d = Digital volume control is set to -100 dB  2d = Digital volume control is set to -99.5 dB  3d to 200d = Digital volume control is set as per configuration  201d = Digital volume control is set to 0 dB  202d = Digital volume control is set to 0.5 dB  203d to 253d = Digital volume control is set as per configuration  254d = Digital volume control is set to 26.5 dB  255d = Digital volume control is set to 27 dB |

# 7.1.3.58 CH6\_CFG3 Register (page = 0x00, address = 0x58) [reset = 80h]

This register is configuration register 3 for Channel 6.

#### Figure 7-58, CH6 CFG3 Register

| 7 | 6     | 5        | 4 | 3        | 2  | 1  | 0 |  |
|---|-------|----------|---|----------|----|----|---|--|
|   | CH6_G | CAL[3:0] |   | Reserved |    |    |   |  |
|   | R/W   | /-8h     |   |          | R- | 0h |   |  |

# Table 7-59. CH6\_CFG3 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | CH6_GCAL[3:0] | R/W  | 8h    | Channel 6 gain calibration.  0d = Gain calibration is set to -0.8 dB  1d = Gain calibration is set to -0.7 dB  2d = Gain calibration is set to -0.6 dB  3d to 7d = Gain calibration is set as per configuration  8d = Gain calibration is set to 0 dB  9d = Gain calibration is set to 0.1 dB  10d to 13d = Gain calibration is set as per configuration  14d = Gain calibration is set to 0.6 dB  15d = Gain calibration is set to 0.7 dB |

Table 7-59. CH6\_CFG3 Register Field Descriptions (continued)

| Bit     | Field    | Туре | Reset | Description |
|---------|----------|------|-------|-------------|
| <br>3-0 | Reserved | R    | 0h    | Reserved    |

# 7.1.3.59 CH6\_CFG4 Register (page = 0x00, address = 0x59) [reset = 0h]

This register is configuration register 4 for Channel 6.

# Figure 7-59. CH6\_CFG4 Register



Table 7-60. CH6\_CFG4 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                       |
|-----|---------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CH6_PCAL[7:0] | R/W  |       | Channel 6 phase calibration with modulator clock resolution.  0d = No phase calibration  1d = Phase calibration delay is set to one cycle of the modulator clock  2d = Phase calibration delay is set to two cycles of the modulator clock  3d to 254d = Phase calibration delay as per configuration  255d = Phase calibration delay is set to 255 cycles of the modulator clock |

# 7.1.3.60 CH7\_CFG0 Register (page = 0x00, address = 0x5A) [reset = 0h]

This register is configuration register 0 for Channel 7.

#### Figure 7-60. CH7 CFG0 Register

| 7        | 6      | 5        | 4    | 3        | 2 | 1 | 0 |  |  |
|----------|--------|----------|------|----------|---|---|---|--|--|
| Reserved | CH7_IN | SRC[1:0] |      | Reserved |   |   |   |  |  |
| R-0h     | R/W    | /-0h     | R-0h |          |   |   |   |  |  |

# Table 7-61. CH7\_CFG0 Register Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                       |
|-----|----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved       | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                          |
| 6-5 | CH7_INSRC[1:0] | R/W  | Oh    | Channel 7 Input Configuration  0d = Digital microphone PDM input (configure the GPO and GPI pins accordingly for PDMDIN4 and PDMCLK)  1d = Digital microphone PDM input (configure the GPO and GPI pins accordingly for PDMDIN4 and PDMCLK)  2d = Digital microphone PDM input (configure the GPO and GPI pins accordingly for PDMDIN4 and PDMCLK)  3d = Reserved |
| 4-0 | Reserved       | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                          |

# 7.1.3.61 CH7\_CFG2 Register (page = 0x00, address = 0x5C) [reset = C9h]

This register is configuration register 2 for Channel 7.

# Figure 7-61. CH7\_CFG2 Register



Copyright © 2024 Texas Instruments Incorporated



# Table 7-62. CH7\_CFG2 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CH7_DVOL[7:0] | R/W  | C9h   | Channel 7 digital volume control.  0d = Digital volume is muted  1d = Digital volume control is set to -100 dB  2d = Digital volume control is set to -99.5 dB  3d to 200d = Digital volume control is set as per configuration  201d = Digital volume control is set to 0 dB  202d = Digital volume control is set to 0.5 dB  203d to 253d = Digital volume control is set as per configuration  254d = Digital volume control is set to 26.5 dB  255d = Digital volume control is set to 27 dB |

# 7.1.3.62 CH7 CFG3 Register (page = 0x00, address = 0x5D) [reset = 80h]

This register is configuration register 3 for Channel 7.

Figure 7-62. CH7\_CFG3 Register

|   | 7 | 6     | 5        | 4 | 3 | 2    | 1     | 0 |
|---|---|-------|----------|---|---|------|-------|---|
| İ |   | CH7_G | CAL[3:0] |   |   | Rese | erved |   |
| ĺ |   | R/M   | /-8h     |   |   | R-   | 0h    |   |

Table 7-63. CH7\_CFG3 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | CH7_GCAL[3:0] | R/W  | 8h    | Channel 7 gain calibration.  0d = Gain calibration is set to -0.8 dB  1d = Gain calibration is set to -0.7 dB  2d = Gain calibration is set to -0.6 dB  3d to 7d = Gain calibration is set as per configuration  8d = Gain calibration is set to 0 dB  9d = Gain calibration is set to 0.1 dB  10d to 13d = Gain calibration is set as per configuration  14d = Gain calibration is set to 0.6 dB  15d = Gain calibration is set to 0.7 dB |
| 3-0 | Reserved      | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                   |

# 7.1.3.63 CH7\_CFG4 Register (page = 0x00, address = 0x5E) [reset = 0h]

This register is configuration register 4 for Channel 7.

# Figure 7-63. CH7\_CFG4 Register



# Table 7-64. CH7\_CFG4 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                       |
|-----|---------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CH7_PCAL[7:0] | R/W  |       | Channel 7 phase calibration with modulator clock resolution.  0d = No phase calibration  1d = Phase calibration delay is set to one cycle of the modulator clock  2d = Phase calibration delay is set to two cycles of the modulator clock  3d to 254d = Phase calibration delay as per configuration  255d = Phase calibration delay is set to 255 cycles of the modulator clock |

# 7.1.3.64 CH8\_CFG0 Register (page = 0x00, address = 0x5F) [reset = 0h]

This register is configuration register 0 for Channel 8.

Figure 7-64. CH8 CFG0 Register

|   |   | פי י | arc / 04. 0110 | _or ou region | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |   |   |
|---|---|------|----------------|---------------|-----------------------------------------|---|---|
| 7 | 6 | 5    | 4              | 3             | 2                                       | 1 | 0 |

# Figure 7-64. CH8\_CFG0 Register (continued)

| Reserved | CH8_INSRC[1:0] | Reserved |
|----------|----------------|----------|
| R-0h     | R/W-0h         | R-0h     |

# Table 7-65. CH8\_CFG0 Register Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                       |
|-----|----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved       | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                          |
| 6-5 | CH8_INSRC[1:0] | R/W  | Oh    | Channel 8 Input Configuration  0d = Digital microphone PDM input (configure the GPO and GPI pins accordingly for PDMDIN4 and PDMCLK)  1d = Digital microphone PDM input (configure the GPO and GPI pins accordingly for PDMDIN4 and PDMCLK)  2d = Digital microphone PDM input (configure the GPO and GPI pins accordingly for PDMDIN4 and PDMCLK)  3d = Reserved |
| 4-0 | Reserved       | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                          |

# 7.1.3.65 CH8\_CFG2 Register (page = 0x00, address = 0x61) [reset = C9h]

This register is configuration register 2 for Channel 8.

# Figure 7-65. CH8\_CFG2 Register



#### Table 7-66. CH8\_CFG2 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CH8_DVOL[7:0] | R/W  | C9h   | Channel 8 digital volume control.  0d = Digital volume is muted  1d = Digital volume control is set to -100 dB  2d = Digital volume control is set to -99.5 dB  3d to 200d = Digital volume control is set as per configuration  201d = Digital volume control is set to 0 dB  202d = Digital volume control is set to 0.5 dB  203d to 253d = Digital volume control is set as per configuration  254d = Digital volume control is set to 26.5 dB  255d = Digital volume control is set to 27 dB |

# 7.1.3.66 CH8\_CFG3 Register (page = 0x00, address = 0x62) [reset = 80h]

This register is configuration register 3 for Channel 8.

#### Figure 7-66, CH8 CFG3 Register

|   |       |          | , |          |    |    |   |  |
|---|-------|----------|---|----------|----|----|---|--|
| 7 | 6     | 5        | 4 | 3        | 2  | 1  | 0 |  |
|   | CH8_G | CAL[3:0] |   | Reserved |    |    |   |  |
|   | R/W   | /-8h     |   |          | R- | 0h |   |  |

# Table 7-67. CH8\_CFG3 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | CH8_GCAL[3:0] | R/W  | 8h    | Channel 8 gain calibration.  0d = Gain calibration is set to -0.8 dB  1d = Gain calibration is set to -0.7 dB  2d = Gain calibration is set to -0.6 dB  3d to 7d = Gain calibration is set as per configuration  8d = Gain calibration is set to 0 dB  9d = Gain calibration is set to 0.1 dB  10d to 13d = Gain calibration is set as per configuration  14d = Gain calibration is set to 0.6 dB  15d = Gain calibration is set to 0.7 dB |



Table 7-67. CH8\_CFG3 Register Field Descriptions (continued)

| Bit | Field    | Туре | Reset | Description |
|-----|----------|------|-------|-------------|
| 3-0 | Reserved | R    | 0h    | Reserved    |

# 7.1.3.67 CH8\_CFG4 Register (page = 0x00, address = 0x63) [reset = 0h]

This register is configuration register 4 for Channel 8.

#### Figure 7-67. CH8\_CFG4 Register



#### Table 7-68. CH8\_CFG4 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                       |
|-----|---------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CH8_PCAL[7:0] | R/W  |       | Channel 8 phase calibration with modulator clock resolution.  0d = No phase calibration  1d = Phase calibration delay is set to one cycle of the modulator clock  2d = Phase calibration delay is set to two cycles of the modulator clock  3d to 254d = Phase calibration delay as per configuration  255d = Phase calibration delay is set to 255 cycles of the modulator clock |

# 7.1.3.68 DSP\_CFG0 Register (page = 0x00, address = 0x6B) [reset = 1h]

This register is the digital signal processor (DSP) configuration register 0.

#### Figure 7-68. DSP\_CFG0 Register

| 7        | 6 | 5      | 4        | 3      | 2       | 1            | 0 |
|----------|---|--------|----------|--------|---------|--------------|---|
| Reserved |   | DECI_F | ILT[1:0] | CH_SL  | JM[1:0] | HPF_SEL[1:0] |   |
| R-0h     |   | R/W    | /-0h     | R/W-0h |         | R/W-1h       |   |

#### Table 7-69, DSP CFG0 Register Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | Reserved       | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                             |
| 5-4 | DECI_FILT[1:0] | R/W  | Oh    | Decimation filter response.  0d = Linear phase 1d = Low latency 2d = Ultra-low latency 3d = Reserved                                                                                                                                                                                                                                                                                                                 |
| 3-2 | CH_SUM[1:0]    | R/W  | 0h    | Channel summation mode for higher SNR  0d = Channel summation mode is disabled  1d = 2-channel summation mode is enabled to generate a (CH1 + CH2) / 2  and a (CH3 + CH4) / 2 output  2d = 4-channel summation mode is enabled to generate a (CH1 + CH2 +  CH3 + CH4) / 4 output  3d = Reserved                                                                                                                      |
| 1-0 | HPF_SEL[1:0]   | R/W  | 1h    | High-pass filter (HPF) selection. 0d = Programmable first-order IIR filter for a custom HPF with default coefficient values in P4_R72 to P4_R83 set as the all-pass filter 1d = HPF with a cutoff of $0.00025  x  f_S$ (12 Hz at fS = 48 kHz) is selected 2d = HPF with a cutoff of $0.002  x  f_S$ (96 Hz at fS = 48 kHz) is selected 3d = HPF with a cutoff of $0.008  x  f_S$ (384 Hz at fS = 48 kHz) is selected |

# 7.1.3.69 DSP\_CFG1 Register (page = 0x00, address = 0x6C) [reset = 40h]

This register is the digital signal processor (DSP) configuration register 1.

# Figure 7-69. DSP\_CFG1 Register

| g |   |   |   |   |   |   |   |  |  |
|---|---|---|---|---|---|---|---|--|--|
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |



# Figure 7-69. DSP\_CFG1 Register (continued)

| DVOL_GANG | BIQUAD_CFG[1:0] | DISABLE_SOF<br>T_STEP | Reserved | Reserved | Reserved |
|-----------|-----------------|-----------------------|----------|----------|----------|
| R/W-0h    | R/W-2h          | R/W-0h                | R/W-0h   | R/W-0h   | R-0h     |

# Table 7-70. DSP\_CFG1 Register Field Descriptions

| Bit | Field             | Туре | Reset | Description                                                                                                                                                                                                                                              |
|-----|-------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | DVOL_GANG         | R/W  | 0h    | DVOL control ganged across channels.  0d = Each channel has its own DVOL CTRL settings as programmed in the CHx_DVOL bits  1d = All active channels must use the channel 1 DVOL setting (CH1_DVOL) irrespective of whether channel 1 is turned on or not |
| 6-5 | BIQUAD_CFG[1:0]   | R/W  | 2h    | Number of biquads per channel configuration.  0d = No biquads per channel; biquads are all disabled  1d = 1 biquad per channel  2d = 2 biquads per channel  3d = 3 biquads per channel                                                                   |
| 4   | DISABLE_SOFT_STEP | R/W  | 0h    | Soft-stepping disable during DVOL change, mute, and unmute. 0d = Soft-stepping enabled 1d = Soft-stepping disabled                                                                                                                                       |
| 3-0 | Reserved          | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                 |

# 7.1.3.70 IN\_CH\_EN Register (page = 0x00, address = 0x73) [reset = F0h]

This register is the input channel enable configuration register.

# Figure 7-70. IN\_CH\_EN Register

| 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| IN_CH1_EN | IN_CH2_EN | IN_CH3_EN | IN_CH4_EN | IN_CH5_EN | IN_CH6_EN | IN_CH7_EN | IN_CH8_EN |
| R/W-1h    | R/W-1h    | R/W-1h    | R/W-1h    | R/W-0h    | R/W-0h    | R/W-0h    | R/W-0h    |

# Table 7-71. IN\_CH\_EN Register Field Descriptions

| Bit | Field     | Туре | Reset | Description                                                                          |
|-----|-----------|------|-------|--------------------------------------------------------------------------------------|
| 7   | IN_CH1_EN | R/W  | 1h    | Input channel 1 enable setting. 0d = Channel 1 is disabled 1d = Channel 1 is enabled |
| 6   | IN_CH2_EN | R/W  | 1h    | Input channel 2 enable setting. 0d = Channel 2 is disabled 1d = Channel 2 is enabled |
| 5   | IN_CH3_EN | R/W  | 1h    | Input channel 3 enable setting. 0d = Channel 3 is disabled 1d = Channel 3 is enabled |
| 4   | IN_CH4_EN | R/W  | 1h    | Input channel 4 enable setting. 0d = Channel 4 is disabled 1d = Channel 4 is enabled |
| 3   | IN_CH5_EN | R/W  | 0h    | Input channel 5 enable setting. 0d = Channel 5 is disabled 1d = Channel 5 is enabled |
| 2   | IN_CH6_EN | R/W  | 0h    | Input channel 6 enable setting. 0d = Channel 6 is disabled 1d = Channel 6 is enabled |
| 1   | IN_CH7_EN | R/W  | 0h    | Input channel 7 enable setting. 0d = Channel 7 is disabled 1d = Channel 7 is enabled |
| 0   | IN_CH8_EN | R/W  | 0h    | Input channel 8 enable setting. 0d = Channel 8 is disabled 1d = Channel 8 is enabled |



# 7.1.3.71 ASI\_OUT\_CH\_EN Register (page = 0x00, address = 0x74) [reset = 0h]

This register is the ASI output channel enable configuration register.

# Figure 7-71. ASI\_OUT\_CH\_EN Register

| 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| ASI_OUT_CH1 | ASI_OUT_CH2 | ASI_OUT_CH3 | ASI_OUT_CH4 | ASI_OUT_CH5 | ASI_OUT_CH6 | ASI_OUT_CH7 | ASI_OUT_CH8 |
| _EN         | _EN         | _EN         | _EN         | _EN         | _EN         | _EN         | _EN         |
| R/W-0h      | R/W-0h      | R/W-0h      | R/W-0h      | R/W-0h      | R/W-0h      | R/W-0h      | R/W-0h      |

# Table 7-72. ASI\_OUT\_CH\_EN Register Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                                                                                         |
|-----|----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------|
| 7   | ASI_OUT_CH1_EN | R/W  | 0h    | ASI output channel 1 enable setting.  0d = Channel 1 output slot is in a tri-state condition 1d = Channel 1 output slot is enabled  |
| 6   | ASI_OUT_CH2_EN | R/W  | 0h    | ASI output channel 2 enable setting.  0d = Channel 2 output slot is in a tri-state condition  1d = Channel 2 output slot is enabled |
| 5   | ASI_OUT_CH3_EN | R/W  | 0h    | ASI output channel 3 enable setting.  0d = Channel 3 output slot is in a tri-state condition  1d = Channel 3 output slot is enabled |
| 4   | ASI_OUT_CH4_EN | R/W  | 0h    | ASI output channel 4 enable setting.  0d = Channel 4 output slot is in a tri-state condition 1d = Channel 4 output slot is enabled  |
| 3   | ASI_OUT_CH5_EN | R/W  | 0h    | ASI output channel 5 enable setting. 0d = Channel 5 output slot is in a tri-state condition 1d = Channel 5 output slot is enabled   |
| 2   | ASI_OUT_CH6_EN | R/W  | 0h    | ASI output channel 6 enable setting.  0d = Channel 6 output slot is in a tri-state condition 1d = Channel 6 output slot is enabled  |
| 1   | ASI_OUT_CH7_EN | R/W  | 0h    | ASI output channel 7 enable setting.  0d = Channel 7 output slot is in a tri-state condition  1d = Channel 7 output slot is enabled |
| 0   | ASI_OUT_CH8_EN | R/W  | 0h    | ASI output channel 8 enable setting. 0d = Channel 8 output slot is in a tri-state condition 1d = Channel 8 output slot is enabled   |

# 7.1.3.72 PWR\_CFG Register (page = 0x00, address = 0x75) [reset = 0h]

This register is the power-up configuration register.

# Figure 7-72. PWR\_CFG Register

| 7           | 6       | 5       | 4                  | 3        | 3 2                |        | 0        |
|-------------|---------|---------|--------------------|----------|--------------------|--------|----------|
| MICBIAS_PDZ | PDM_PDZ | PLL_PDZ | DYN_CH_PUP<br>D_EN | DYN_MAXC | DYN_MAXCH_SEL[1:0] |        | Reserved |
| R/W-0h      | R/W-0h  | R/W-0h  | R/W-0h             | R/W      | V-0h               | R/W-0h | R-0h     |

# Table 7-73. PWR\_CFG Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                               |
|-----|-------------|------|-------|-----------------------------------------------------------------------------------------------------------|
| 7   | MICBIAS_PDZ | R/W  | 0h    | Power control for MICBIAS.  0d = Power down MICBIAS  1d = Power up MICBIAS                                |
| 6   | PDM_PDZ     | R/W  | 0h    | Power control for PDM channels.  0d = Power down all PDM channels  1d = Power up all enabled PDM channels |
| 5   | PLL_PDZ     | R/W  | 0h    | Power control for the PLL.  0d = Power down the PLL  1d = Power up the PLL                                |

Table 7-73. PWR\_CFG Register Field Descriptions (continued)

| Bit | Field              | Type | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|--------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4   | DYN_CH_PUPD_EN     | R/W  | 0h    | Dynamic channel power-up, power-down enable.  Od = Channel power-up, power-down is not supported if any channel recording is on  1d = Channel can be powered up or down individually, even if channel recording is on. Do not power down Channel 1 in this mode.                                                                                                                                                                                    |
| 3-2 | DYN_MAXCH_SEL[1:0] | R/W  | Oh    | Dynamic mode maximum channel select configuration.  0d = Channel 1 and channel 2 are used with dynamic channel power-up, power-down feature enabled  1d = Channel 1 to channel 4 are used with dynamic channel power-up, power-down feature enabled  2d = Channel 1 to channel 6 are used with dynamic channel power-up, power-down feature enabled  3d = Channel 1 to channel 8 are used with dynamic channel power-up, power-down feature enabled |
| 1   | Reserved           | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0   | Reserved           | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                            |

# 7.1.3.73 DEV\_STS0 Register (page = 0x00, address = 0x76) [reset = 0h]

This register is the device status value register 0.

# Figure 7-73. DEV\_STS0 Register

| 7          | 6          | 5          | 4          | 3          | 2          | 1          | 0          |
|------------|------------|------------|------------|------------|------------|------------|------------|
| CH1_STATUS | CH2_STATUS | CH3_STATUS | CH4_STATUS | CH5_STATUS | CH6_STATUS | CH7_STATUS | CH8_STATUS |
| R-0h       | R-0h       | R-0h       | R-0h       | R-0h       | R-0h       | R-0h       | R-0h       |

# Table 7-74. DEV\_STS0 Register Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                  |
|-----|------------|------|-------|----------------------------------------------------------------------------------------------|
| 7   | CH1_STATUS | R    | 0h    | PDM channel 1 power status.  0d = PDM channel is powered down 1d = PDM channel is powered up |
| 6   | CH2_STATUS | R    | 0h    | PDM channel 2 power status.  0d = PDM channel is powered down 1d = PDM channel is powered up |
| 5   | CH3_STATUS | R    | 0h    | PDM channel 3 power status.  0d = PDM channel is powered down 1d = PDM channel is powered up |
| 4   | CH4_STATUS | R    | 0h    | PDM channel 4 power status.  0d = PDM channel is powered down 1d = PDM channel is powered up |
| 3   | CH5_STATUS | R    | 0h    | PDM channel 5 power status.  0d = PDM channel is powered down 1d = PDM channel is powered up |
| 2   | CH6_STATUS | R    | 0h    | PDM channel 6 power status.  0d = PDM channel is powered down 1d = PDM channel is powered up |
| 1   | CH7_STATUS | R    | 0h    | PDM channel 7 power status.  0d = PDM channel is powered down 1d = PDM channel is powered up |
| 0   | CH8_STATUS | R    | 0h    | PDM channel 8 power status.  0d = PDM channel is powered down 1d = PDM channel is powered up |

# 7.1.3.74 DEV\_STS1 Register (page = 0x00, address = 0x77) [reset = 80h]

This register is the device status value register 1.



Figure 7-74. DEV\_STS1 Register

| 7             | 6 | 5 | 4        | 3 | 2    | 1 | 0 |  |
|---------------|---|---|----------|---|------|---|---|--|
| MODE_STS[2:0] |   |   | Reserved |   |      |   |   |  |
| R-4h          |   |   |          |   | R-0h |   |   |  |

# Table 7-75. DEV\_STS1 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                        |
|-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-5 | MODE_STS[2:0] | R    |       | Device mode status.  4d = Device is in sleep mode or software shutdown mode  6d = Device is in active mode with all PDM channels turned off  7d = Device is in active mode with at least one PDM channel turned on |
| 4-0 | Reserved      | R    | 0h    | Reserved                                                                                                                                                                                                           |

# 7.1.3.75 I2C\_CKSUM Register (page = 0x00, address = 0x7E) [reset = 0h]

This register returns the I<sup>2</sup>C transactions checksum value.

Figure 7-75. I2C\_CKSUM Register



### Table 7-76. I2C\_CKSUM Register Field Descriptions

| Bit | Field          | Туре | Reset Description |                                                                                                                                                                                                            |  |  |
|-----|----------------|------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7-0 | I2C_CKSUM[7:0] | R/W  |                   | These bits return the I <sup>2</sup> C transactions checksum value. Writing to this register resets the checksum to the written value. This register is updated on writes to other registers on all pages. |  |  |



### 7.2 Programmable Coefficient Registers

#### 7.2.1 Programmable Coefficient Registers: Page = 0x02

This register page (shown in Table 7-77) consists of the programmable coefficients for the biquad 1 to biquad 6 filters. To optimize the coefficients register transaction time for page 2, page 3, and page 4, the device also supports (by default) auto-incremented pages for the I<sup>2</sup>C and SPI burst writes and reads. After a transaction of register address 0x7F, the device auto increments to the next page at register 0x08 to transact the next coefficient value. These programmable coefficients are 32-bit, two's complement numbers. For a successful coefficient register transaction, the host device must write and read all four bytes starting with the most significant byte (BYT1) for a target coefficient register transaction. While using SPI for a coefficient register read transaction, the device gives out first byte as dummy read byte therefore the host must read five bytes which includes first byte as dummy read byte and the last four bytes corresponds to the coefficient register value starting with the most significant byte (BYT1).

Table 7-77. Page 0x02 Programmable Coefficient Registers

| ADDRESS | REGISTER         | RESET | DESCRIPTION                                       |
|---------|------------------|-------|---------------------------------------------------|
| 0x00    | PAGE[7:0]        | 0x00  | Device page register                              |
| 0x08    | BQ1_N0_BYT1[7:0] | 0x7F  | Programmable biquad 1, N0 coefficient byte[31:24] |
| 0x09    | BQ1_N0_BYT2[7:0] | 0xFF  | Programmable biquad 1, N0 coefficient byte[23:16] |
| 0x0A    | BQ1_N0_BYT3[7:0] | 0xFF  | Programmable biquad 1, N0 coefficient byte[15:8]  |
| 0x0B    | BQ1_N0_BYT4[7:0] | 0xFF  | Programmable biquad 1, N0 coefficient byte[7:0]   |
| 0x0C    | BQ1_N1_BYT1[7:0] | 0x00  | Programmable biquad 1, N1 coefficient byte[31:24] |
| 0x0D    | BQ1_N1_BYT2[7:0] | 0x00  | Programmable biquad 1, N1 coefficient byte[23:16] |
| 0x0E    | BQ1_N1_BYT3[7:0] | 0x00  | Programmable biquad 1, N1 coefficient byte[15:8]  |
| 0x0F    | BQ1_N1_BYT4[7:0] | 0x00  | Programmable biquad 1, N1 coefficient byte[7:0]   |
| 0x10    | BQ1_N2_BYT1[7:0] | 0x00  | Programmable biquad 1, N2 coefficient byte[31:24] |
| 0x11    | BQ1_N2_BYT2[7:0] | 0x00  | Programmable biquad 1, N2 coefficient byte[23:16] |
| 0x12    | BQ1_N2_BYT3[7:0] | 0x00  | Programmable biquad 1, N2 coefficient byte[15:8]  |
| 0x13    | BQ1_N2_BYT4[7:0] | 0x00  | Programmable biquad 1, N2 coefficient byte[7:0]   |
| 0x14    | BQ1_D1_BYT1[7:0] | 0x00  | Programmable biquad 1, D1 coefficient byte[31:24] |
| 0x15    | BQ1_D1_BYT2[7:0] | 0x00  | Programmable biquad 1, D1 coefficient byte[23:16] |
| 0x16    | BQ1_D1_BYT3[7:0] | 0x00  | Programmable biquad 1, D1 coefficient byte[15:8]  |
| 0x17    | BQ1_D1_BYT4[7:0] | 0x00  | Programmable biquad 1, D1 coefficient byte[7:0]   |
| 0x18    | BQ1_D2_BYT1[7:0] | 0x00  | Programmable biquad 1, D2 coefficient byte[31:24] |
| 0x19    | BQ1_D2_BYT2[7:0] | 0x00  | Programmable biquad 1, D2 coefficient byte[23:16] |
| 0x1A    | BQ1_D2_BYT3[7:0] | 0x00  | Programmable biquad 1, D2 coefficient byte[15:8]  |
| 0x1B    | BQ1_D2_BYT4[7:0] | 0x00  | Programmable biquad 1, D2 coefficient byte[7:0]   |
| 0x1C    | BQ2_N0_BYT1[7:0] | 0x7F  | Programmable biquad 2, N0 coefficient byte[31:24] |
| 0x1D    | BQ2_N0_BYT2[7:0] | 0xFF  | Programmable biquad 2, N0 coefficient byte[23:16] |
| 0x1E    | BQ2_N0_BYT3[7:0] | 0xFF  | Programmable biquad 2, N0 coefficient byte[15:8]  |
| 0x1F    | BQ2_N0_BYT4[7:0] | 0xFF  | Programmable biquad 2, N0 coefficient byte[7:0]   |
| 0x20    | BQ2_N1_BYT1[7:0] | 0x00  | Programmable biquad 2, N1 coefficient byte[31:24] |
| 0x21    | BQ2_N1_BYT2[7:0] | 0x00  | Programmable biquad 2, N1 coefficient byte[23:16] |
| 0x22    | BQ2_N1_BYT3[7:0] | 0x00  | Programmable biquad 2, N1 coefficient byte[15:8]  |
| 0x23    | BQ2_N1_BYT4[7:0] | 0x00  | Programmable biquad 2, N1 coefficient byte[7:0]   |
| 0x24    | BQ2_N2_BYT1[7:0] | 0x00  | Programmable biquad 2, N2 coefficient byte[31:24] |
| 0x25    | BQ2_N2_BYT2[7:0] | 0x00  | Programmable biquad 2, N2 coefficient byte[23:16] |
| 0x26    | BQ2_N2_BYT3[7:0] | 0x00  | Programmable biquad 2, N2 coefficient byte[15:8]  |
| 0x27    | BQ2_N2_BYT4[7:0] | 0x00  | Programmable biquad 2, N2 coefficient byte[7:0]   |
| 0x28    | BQ2_D1_BYT1[7:0] | 0x00  | Programmable biquad 2, D1 coefficient byte[31:24] |
| 0x29    | BQ2_D1_BYT2[7:0] | 0x00  | Programmable biquad 2, D1 coefficient byte[23:16] |
| 0x2A    | BQ2_D1_BYT3[7:0] | 0x00  | Programmable biquad 2, D1 coefficient byte[15:8]  |
| 0x2B    | BQ2_D1_BYT4[7:0] |       |                                                   |



| Table 7-77. Page 0x0 | 2 Programmable Coefficient | Registers (continued) |
|----------------------|----------------------------|-----------------------|
|                      |                            |                       |

|              | Table 1-11.1 age 0x0                 | z Frogrammable Co | benicient Registers (continued)                                                                      |
|--------------|--------------------------------------|-------------------|------------------------------------------------------------------------------------------------------|
| 0x2C         | BQ2_D2_BYT1[7:0]                     | 0x00              | Programmable biquad 2, D2 coefficient byte[31:24]                                                    |
| 0x2D         | BQ2_D2_BYT2[7:0]                     | 0x00              | Programmable biquad 2, D2 coefficient byte[23:16]                                                    |
| 0x2E         | BQ2_D2_BYT3[7:0]                     | 0x00              | Programmable biquad 2, D2 coefficient byte[15:8]                                                     |
| 0x2F         | BQ2_D2_BYT4[7:0]                     | 0x00              | Programmable biquad 2, D2 coefficient byte[7:0]                                                      |
| 0x30         | BQ3_N0_BYT1[7:0]                     | 0x7F              | Programmable biquad 3, N0 coefficient byte[31:24]                                                    |
| 0x31         | BQ3_N0_BYT2[7:0]                     | 0xFF              | Programmable biquad 3, N0 coefficient byte[23:16]                                                    |
| 0x32         | BQ3_N0_BYT3[7:0]                     | 0xFF              | Programmable biquad 3, N0 coefficient byte[15:8]                                                     |
| 0x33         | BQ3_N0_BYT4[7:0]                     | 0xFF              | Programmable biquad 3, N0 coefficient byte[7:0]                                                      |
| 0x34         | BQ3_N1_BYT1[7:0]                     | 0x00              | Programmable biquad 3, N1 coefficient byte[31:24]                                                    |
| 0x35         | BQ3_N1_BYT2[7:0]                     | 0x00              | Programmable biquad 3, N1 coefficient byte[23:16]                                                    |
| 0x36         | BQ3_N1_BYT3[7:0]                     | 0x00              | Programmable biquad 3, N1 coefficient byte[15:8]                                                     |
| 0x37         | BQ3_N1_BYT4[7:0]                     | 0x00              | Programmable biquad 3, N1 coefficient byte[7:0]                                                      |
| 0x38         | BQ3_N2_BYT1[7:0]                     | 0x00              | Programmable biquad 3, N2 coefficient byte[31:24]                                                    |
| 0x39         | BQ3_N2_BYT2[7:0]                     | 0x00              | Programmable biquad 3, N2 coefficient byte[23:16]                                                    |
| 0x3A         | BQ3_N2_BYT3[7:0]                     | 0x00              | Programmable biquad 3, N2 coefficient byte[15:8]                                                     |
| 0x3B         | BQ3_N2_BYT4[7:0]                     | 0x00              | Programmable biquad 3, N2 coefficient byte[7:0]                                                      |
| 0x3C         | BQ3_D1_BYT1[7:0]                     | 0x00              | Programmable biquad 3, D1 coefficient byte[31:24]                                                    |
| 0x3D         | BQ3_D1_BYT2[7:0]                     | 0x00              | Programmable biquad 3, D1 coefficient byte[23:16]                                                    |
| 0x3E         | BQ3_D1_BYT3[7:0]                     | 0x00              | Programmable biquad 3, D1 coefficient byte[15:8]                                                     |
| 0x3F         | BQ3_D1_BYT4[7:0]                     | 0x00              | Programmable biquad 3, D1 coefficient byte[7:0]                                                      |
| 0x40         | BQ3_D2_BYT1[7:0]                     | 0x00              | Programmable biquad 3, D2 coefficient byte[31:24]                                                    |
| 0x41         | BQ3_D2_BYT2[7:0]                     | 0x00              | Programmable biquad 3, D2 coefficient byte[23:16]                                                    |
| 0x42         | BQ3_D2_BYT3[7:0]                     | 0x00              | Programmable biquad 3, D2 coefficient byte[15:8]                                                     |
| 0x43         | BQ3_D2_BYT4[7:0]                     | 0x00              | Programmable biquad 3, D2 coefficient byte[7:0]                                                      |
| 0x44         | BQ4_N0_BYT1[7:0]                     | 0x7F              | Programmable biquad 4, N0 coefficient byte[31:24]                                                    |
| 0x45         | BQ4_N0_BYT2[7:0]                     | 0xFF              | Programmable biquad 4, N0 coefficient byte[23:16]                                                    |
| 0x46         | BQ4_N0_BYT3[7:0]                     | 0xFF              | Programmable biquad 4, N0 coefficient byte[15:8]                                                     |
| 0x47         | BQ4_N0_BYT4[7:0]                     | 0xFF              | Programmable biquad 4, N0 coefficient byte[7:0]                                                      |
| 0x48         | BQ4_N1_BYT1[7:0]                     | 0x00              | Programmable biquad 4, N1 coefficient byte[31:24]                                                    |
| 0x49         | BQ4_N1_BYT2[7:0]                     | 0x00              | Programmable biquad 4, N1 coefficient byte[23:16]                                                    |
| 0x4A         | BQ4_N1_BYT3[7:0]                     | 0x00              | Programmable biquad 4, N1 coefficient byte[15:8]                                                     |
| 0x4B         | BQ4_N1_BYT4[7:0]                     | 0x00              | Programmable biquad 4, N1 coefficient byte[7:0]                                                      |
| 0x4C         | BQ4_N2_BYT1[7:0]                     | 0x00              | Programmable biquad 4, N2 coefficient byte[31:24]                                                    |
| 0x4D         | BQ4_N2_BYT2[7:0]                     | 0x00              | Programmable biquad 4, N2 coefficient byte[23:16]                                                    |
| 0x4E         | BQ4_N2_BYT3[7:0]                     | 0x00              | Programmable biquad 4, N2 coefficient byte[15:8]                                                     |
| 0x4F         | BQ4_N2_BYT4[7:0]                     | 0x00              | Programmable biquad 4, N2 coefficient byte[7:0]                                                      |
| 0x50         | BQ4_D1_BYT1[7:0]                     | 0x00              | Programmable biquad 4, N2 coefficient byte[7.5]                                                      |
| 0x51         | BQ4_D1_BYT2[7:0]                     | 0x00              | Programmable biquad 4, D1 coefficient byte[21:24]                                                    |
| 0x52         | BQ4_D1_BYT3[7:0]                     | 0x00              | Programmable biquad 4, D1 coefficient byte[23.10]                                                    |
| 0x52<br>0x53 | BQ4_D1_BYT4[7:0]                     | 0x00              | Programmable biquad 4, D1 coefficient byte[13.0]                                                     |
| 0x53<br>0x54 | BQ4_D1_BY14[7:0]<br>BQ4_D2_BYT1[7:0] | 0x00              | Programmable biquad 4, D1 coefficient byte[7.0]  Programmable biquad 4, D2 coefficient byte[31:24]   |
| 0x54<br>0x55 | BQ4_D2_BYT1[7:0]                     | 0x00              | Programmable biquad 4, D2 coefficient byte[31.24]  Programmable biquad 4, D2 coefficient byte[23:16] |
|              |                                      |                   |                                                                                                      |
| 0x56<br>0x57 | BQ4_D2_BYT3[7:0]                     | 0x00<br>0x00      | Programmable biquad 4, D2 coefficient byte[15:8]                                                     |
|              | BQ4_D2_BYT4[7:0]<br>BQ5_N0_BYT1[7:0] |                   | Programmable biquad 4, D2 coefficient byte[7:0]                                                      |
| 0x58         |                                      | 0x7F              | Programmable biquad 5, N0 coefficient byte[31:24]                                                    |
| 0x59         | BQ5_N0_BYT2[7:0]                     | 0xFF              | Programmable biquad 5, N0 coefficient byte[23:16]                                                    |
| 0x5A         | BQ5_N0_BYT3[7:0]                     | 0xFF              | Programmable biquad 5, N0 coefficient byte[15:8]                                                     |
| 0x5B         | BQ5_N0_BYT4[7:0]                     | 0xFF              | Programmable biquad 5, N0 coefficient byte[7:0]                                                      |
| 0x5C         | BQ5_N1_BYT1[7:0]                     | 0x00              | Programmable biquad 5, N1 coefficient byte[31:24]                                                    |
| 0x5D         | BQ5_N1_BYT2[7:0]                     | 0x00              | Programmable biquad 5, N1 coefficient byte[23:16]                                                    |
| 0x5E         | BQ5_N1_BYT3[7:0]                     | 0x00              | Programmable biquad 5, N1 coefficient byte[15:8]                                                     |



Table 7-77. Page 0x02 Programmable Coefficient Registers (continued)

| l    |                  | . •  | Coefficient Registers (continued)                 |
|------|------------------|------|---------------------------------------------------|
| 0x5F | BQ5_N1_BYT4[7:0] | 0x00 | Programmable biquad 5, N1 coefficient byte[7:0]   |
| 0x60 | BQ5_N2_BYT1[7:0] | 0x00 | Programmable biquad 5, N2 coefficient byte[31:24] |
| 0x61 | BQ5_N2_BYT2[7:0] | 0x00 | Programmable biquad 5, N2 coefficient byte[23:16] |
| 0x62 | BQ5_N2_BYT3[7:0] | 0x00 | Programmable biquad 5, N2 coefficient byte[15:8]  |
| 0x63 | BQ5_N2_BYT4[7:0] | 0x00 | Programmable biquad 5, N2 coefficient byte[7:0]   |
| 0x64 | BQ5_D1_BYT1[7:0] | 0x00 | Programmable biquad 5, D1 coefficient byte[31:24] |
| 0x65 | BQ5_D1_BYT2[7:0] | 0x00 | Programmable biquad 5, D1 coefficient byte[23:16] |
| 0x66 | BQ5_D1_BYT3[7:0] | 0x00 | Programmable biquad 5, D1 coefficient byte[15:8]  |
| 0x67 | BQ5_D1_BYT4[7:0] | 0x00 | Programmable biquad 5, D1 coefficient byte[7:0]   |
| 0x68 | BQ5_D2_BYT1[7:0] | 0x00 | Programmable biquad 5, D2 coefficient byte[31:24] |
| 0x69 | BQ5_D2_BYT2[7:0] | 0x00 | Programmable biquad 5, D2 coefficient byte[23:16] |
| 0x6A | BQ5_D2_BYT3[7:0] | 0x00 | Programmable biquad 5, D2 coefficient byte[15:8]  |
| 0x6B | BQ5_D2_BYT4[7:0] | 0x00 | Programmable biquad 5, D2 coefficient byte[7:0]   |
| 0x6C | BQ6_N0_BYT1[7:0] | 0x7F | Programmable biquad 6, N0 coefficient byte[31:24] |
| 0x6D | BQ6_N0_BYT2[7:0] | 0xFF | Programmable biquad 6, N0 coefficient byte[23:16] |
| 0x6E | BQ6_N0_BYT3[7:0] | 0xFF | Programmable biquad 6, N0 coefficient byte[15:8]  |
| 0x6F | BQ6_N0_BYT4[7:0] | 0xFF | Programmable biquad 6, N0 coefficient byte[7:0]   |
| 0x70 | BQ6_N1_BYT1[7:0] | 0x00 | Programmable biquad 6, N1 coefficient byte[31:24] |
| 0x71 | BQ6_N1_BYT2[7:0] | 0x00 | Programmable biquad 6, N1 coefficient byte[23:16] |
| 0x72 | BQ6_N1_BYT3[7:0] | 0x00 | Programmable biquad 6, N1 coefficient byte[15:8]  |
| 0x73 | BQ6_N1_BYT4[7:0] | 0x00 | Programmable biquad 6, N1 coefficient byte[7:0]   |
| 0x74 | BQ6_N2_BYT1[7:0] | 0x00 | Programmable biquad 6, N2 coefficient byte[31:24] |
| 0x75 | BQ6_N2_BYT2[7:0] | 0x00 | Programmable biquad 6, N2 coefficient byte[23:16] |
| 0x76 | BQ6_N2_BYT3[7:0] | 0x00 | Programmable biquad 6, N2 coefficient byte[15:8]  |
| 0x77 | BQ6_N2_BYT4[7:0] | 0x00 | Programmable biquad 6, N2 coefficient byte[7:0]   |
| 0x78 | BQ6_D1_BYT1[7:0] | 0x00 | Programmable biquad 6, D1 coefficient byte[31:24] |
| 0x79 | BQ6_D1_BYT2[7:0] | 0x00 | Programmable biquad 6, D1 coefficient byte[23:16] |
| 0x7A | BQ6_D1_BYT3[7:0] | 0x00 | Programmable biquad 6, D1 coefficient byte[15:8]  |
| 0x7B | BQ6_D1_BYT4[7:0] | 0x00 | Programmable biquad 6, D1 coefficient byte[7:0]   |
| 0x7C | BQ6_D2_BYT1[7:0] | 0x00 | Programmable biquad 6, D2 coefficient byte[31:24] |
| 0x7D | BQ6_D2_BYT2[7:0] | 0x00 | Programmable biquad 6, D2 coefficient byte[23:16] |
| 0x7E | BQ6_D2_BYT3[7:0] | 0x00 | Programmable biquad 6, D2 coefficient byte[15:8]  |
| 0x7F | BQ6_D2_BYT4[7:0] | 0x00 | Programmable biquad 6, D2 coefficient byte[7:0]   |
|      | <u> </u>         | ·    |                                                   |



# 7.2.2 Programmable Coefficient Registers: Page = 0x03

This register page (shown in Table 7-78) consists of the programmable coefficients for the biquad 7 to biquad 12 filters. To optimize the coefficients register transaction time for page 2, page 3, and page 4, the device also supports (by default) auto-incremented pages for the I<sup>2</sup>C and SPI burst writes and reads. After a transaction of register address 0x7F, the device auto increments to the next page at register 0x08 to transact the next coefficient value. These programmable coefficients are 32-bit, two's complement numbers. For a successful coefficient register transaction, the host device must write and read all the four bytes starting with the most significant byte (BYT1) for a target coefficient register transaction. While using SPI for a coefficient register read transaction, the device gives out first byte as dummy read byte therefore the host must read five bytes which includes first byte as dummy read byte and the last four bytes corresponds to the coefficient register value starting with the most significant byte (BYT1).

Table 7-78. Page 0x03 Programmable Coefficient Registers

| ADDR | REGISTER         | RESET | DESCRIPTION                                       |
|------|------------------|-------|---------------------------------------------------|
| 0x00 | PAGE[7:0]        | 0x00  | Device page register                              |
| 0x08 | BQ7_N0_BYT1[7:0] | 0x7F  | Programmable biquad 7, N0 coefficient byte[31:24] |
| 0x09 | BQ7_N0_BYT2[7:0] | 0xFF  | Programmable biquad 7, N0 coefficient byte[23:16] |
| 0x0A | BQ7_N0_BYT3[7:0] | 0xFF  | Programmable biquad 7, N0 coefficient byte[15:8]  |
| 0x0B | BQ7_N0_BYT4[7:0] | 0xFF  | Programmable biquad 7, N0 coefficient byte[7:0]   |
| 0x0C | BQ7_N1_BYT1[7:0] | 0x00  | Programmable biquad 7, N1 coefficient byte[31:24] |
| 0x0D | BQ7_N1_BYT2[7:0] | 0x00  | Programmable biquad 7, N1 coefficient byte[23:16] |
| 0x0E | BQ7_N1_BYT3[7:0] | 0x00  | Programmable biquad 7, N1 coefficient byte[15:8]  |
| 0x0F | BQ7_N1_BYT4[7:0] | 0x00  | Programmable biquad 7, N1 coefficient byte[7:0]   |
| 0x10 | BQ7_N2_BYT1[7:0] | 0x00  | Programmable biquad 7, N2 coefficient byte[31:24] |
| 0x11 | BQ7_N2_BYT2[7:0] | 0x00  | Programmable biquad 7, N2 coefficient byte[23:16] |
| 0x12 | BQ7_N2_BYT3[7:0] | 0x00  | Programmable biquad 7, N2 coefficient byte[15:8]  |
| 0x13 | BQ7_N2_BYT4[7:0] | 0x00  | Programmable biquad 7, N2 coefficient byte[7:0]   |
| 0x14 | BQ7_D1_BYT1[7:0] | 0x00  | Programmable biquad 7, D1 coefficient byte[31:24] |
| 0x15 | BQ7_D1_BYT2[7:0] | 0x00  | Programmable biquad 7, D1 coefficient byte[23:16] |
| 0x16 | BQ7_D1_BYT3[7:0] | 0x00  | Programmable biquad 7, D1 coefficient byte[15:8]  |
| 0x17 | BQ7_D1_BYT4[7:0] | 0x00  | Programmable biquad 7, D1 coefficient byte[7:0]   |
| 0x18 | BQ7_D2_BYT1[7:0] | 0x00  | Programmable biquad 7, D2 coefficient byte[31:24] |
| 0x19 | BQ7_D2_BYT2[7:0] | 0x00  | Programmable biquad 7, D2 coefficient byte[23:16] |
| 0x1A | BQ7_D2_BYT3[7:0] | 0x00  | Programmable biquad 7, D2 coefficient byte[15:8]  |
| 0x1B | BQ7_D2_BYT4[7:0] | 0x00  | Programmable biquad 7, D2 coefficient byte[7:0]   |
| 0x1C | BQ8_N0_BYT1[7:0] | 0x7F  | Programmable biquad 8, N0 coefficient byte[31:24] |
| 0x1D | BQ8_N0_BYT2[7:0] | 0xFF  | Programmable biquad 8, N0 coefficient byte[23:16] |
| 0x1E | BQ8_N0_BYT3[7:0] | 0xFF  | Programmable biquad 8, N0 coefficient byte[15:8]  |
| 0x1F | BQ8_N0_BYT4[7:0] | 0xFF  | Programmable biquad 8, N0 coefficient byte[7:0]   |
| 0x20 | BQ8_N1_BYT1[7:0] | 0x00  | Programmable biquad 8, N1 coefficient byte[31:24] |
| 0x21 | BQ8_N1_BYT2[7:0] | 0x00  | Programmable biquad 8, N1 coefficient byte[23:16] |
| 0x22 | BQ8_N1_BYT3[7:0] | 0x00  | Programmable biquad 8, N1 coefficient byte[15:8]  |
| 0x23 | BQ8_N1_BYT4[7:0] | 0x00  | Programmable biquad 8, N1 coefficient byte[7:0]   |
| 0x24 | BQ8_N2_BYT1[7:0] | 0x00  | Programmable biquad 8, N2 coefficient byte[31:24] |
| 0x25 | BQ8_N2_BYT2[7:0] | 0x00  | Programmable biquad 8, N2 coefficient byte[23:16] |
| 0x26 | BQ8_N2_BYT3[7:0] | 0x00  | Programmable biquad 8, N2 coefficient byte[15:8]  |
| 0x27 | BQ8_N2_BYT4[7:0] | 0x00  | Programmable biquad 8, N2 coefficient byte[7:0]   |
| 0x28 | BQ8_D1_BYT1[7:0] | 0x00  | Programmable biquad 8, D1 coefficient byte[31:24] |
| 0x29 | BQ8_D1_BYT2[7:0] | 0x00  | Programmable biquad 8, D1 coefficient byte[23:16] |
| 0x2A | BQ8_D1_BYT3[7:0] | 0x00  | Programmable biquad 8, D1 coefficient byte[15:8]  |
| 0x2B | BQ8_D1_BYT4[7:0] | 0x00  | Programmable biquad 8, D1 coefficient byte[7:0]   |
| 0x2C | BQ8_D2_BYT1[7:0] | 0x00  | Programmable biquad 8, D2 coefficient byte[31:24] |



Table 7-78. Page 0x03 Programmable Coefficient Registers (continued)

|              |                                     |      | Coefficient Registers (continued)                  |
|--------------|-------------------------------------|------|----------------------------------------------------|
| 0x2D         | BQ8_D2_BYT2[7:0]                    | 0x00 | Programmable biquad 8, D2 coefficient byte[23:16]  |
| 0x2E         | BQ8_D2_BYT3[7:0]                    | 0x00 | Programmable biquad 8, D2 coefficient byte[15:8]   |
| 0x2F         | BQ8_D2_BYT4[7:0]                    | 0x00 | Programmable biquad 8, D2 coefficient byte[7:0]    |
| 0x30         | BQ9_N0_BYT1[7:0]                    | 0x7F | Programmable biquad 9, N0 coefficient byte[31:24]  |
| 0x31         | BQ9_N0_BYT2[7:0]                    | 0xFF | Programmable biquad 9, N0 coefficient byte[23:16]  |
| 0x32         | BQ9_N0_BYT3[7:0]                    | 0xFF | Programmable biquad 9, N0 coefficient byte[15:8]   |
| 0x33         | BQ9_N0_BYT4[7:0]                    | 0xFF | Programmable biquad 9, N0 coefficient byte[7:0]    |
| 0x34         | BQ9_N1_BYT1[7:0]                    | 0x00 | Programmable biquad 9, N1 coefficient byte[31:24]  |
| 0x35         | BQ9_N1_BYT2[7:0]                    | 0x00 | Programmable biquad 9, N1 coefficient byte[23:16]  |
| 0x36         | BQ9_N1_BYT3[7:0]                    | 0x00 | Programmable biquad 9, N1 coefficient byte[15:8]   |
| 0x37         | BQ9_N1_BYT4[7:0]                    | 0x00 | Programmable biquad 9, N1 coefficient byte[7:0]    |
| 0x38         | BQ9_N2_BYT1[7:0]                    | 0x00 | Programmable biquad 9, N2 coefficient byte[31:24]  |
| 0x39         | BQ9_N2_BYT2[7:0]                    | 0x00 | Programmable biquad 9, N2 coefficient byte[23:16]  |
| 0x3A         | BQ9_N2_BYT3[7:0]                    | 0x00 | Programmable biquad 9, N2 coefficient byte[15:8]   |
| 0x3B         | BQ9_N2_BYT4[7:0]                    | 0x00 | Programmable biquad 9, N2 coefficient byte[7:0]    |
| 0x3C         | BQ9_D1_BYT1[7:0]                    | 0x00 | Programmable biquad 9, D1 coefficient byte[31:24]  |
| 0x3D         | BQ9_D1_BYT2[7:0]                    | 0x00 | Programmable biquad 9, D1 coefficient byte[23:16]  |
| 0x3E         | BQ9_D1_BYT3[7:0]                    | 0x00 | Programmable biquad 9, D1 coefficient byte[15:8]   |
| 0x3F         | BQ9_D1_BYT4[7:0]                    | 0x00 | Programmable biquad 9, D1 coefficient byte[7:0]    |
| 0x40         | BQ9_D2_BYT1[7:0]                    | 0x00 | Programmable biquad 9, D2 coefficient byte[31:24]  |
| 0x41         | BQ9_D2_BYT2[7:0]                    | 0x00 | Programmable biquad 9, D2 coefficient byte[23:16]  |
| 0x42         | BQ9_D2_BYT3[7:0]                    | 0x00 | Programmable biquad 9, D2 coefficient byte[15:8]   |
| 0x43         | BQ9_D2_BYT4[7:0]                    | 0x00 | Programmable biquad 9, D2 coefficient byte[7:0]    |
| 0x44         | BQ10_N0_BYT1[7:0]                   | 0x7F | Programmable biquad 10, N0 coefficient byte[31:24] |
| 0x45         | BQ10_N0_BYT2[7:0]                   | 0xFF | Programmable biquad 10, N0 coefficient byte[23:16] |
| 0x46         | BQ10_N0_BYT3[7:0]                   | 0xFF | Programmable biquad 10, N0 coefficient byte[15:8]  |
| 0x47         | BQ10_N0_BYT4[7:0]                   | 0xFF | Programmable biquad 10, N0 coefficient byte[7:0]   |
| 0x48         | BQ10_N1_BYT1[7:0]                   | 0x00 | Programmable biquad 10, N1 coefficient byte[31:24] |
| 0x49         | BQ10_N1_BYT2[7:0]                   | 0x00 | Programmable biquad 10, N1 coefficient byte[23:16] |
| 0x4A         | BQ10_N1_BYT3[7:0]                   | 0x00 | Programmable biquad 10, N1 coefficient byte[15:8]  |
| 0x4B         | BQ10_N1_BYT4[7:0]                   | 0x00 | Programmable biquad 10, N1 coefficient byte[7:0]   |
| 0x4C         | BQ10_N2_BYT1[7:0]                   | 0x00 | Programmable biquad 10, N2 coefficient byte[7:0]   |
| 0x4C<br>0x4D | BQ10_N2_B111[7:0] BQ10_N2_BYT2[7:0] | 0x00 |                                                    |
|              |                                     |      | Programmable biquad 10, N2 coefficient byte[23:16] |
| 0x4E         | BQ10_N2_BYT3[7:0]                   | 0x00 | Programmable biquad 10, N2 coefficient byte[15:8]  |
| 0x4F         | BQ10_N2_BYT4[7:0]                   | 0x00 | Programmable biquad 10, N2 coefficient byte[7:0]   |
| 0x50         | BQ10_D1_BYT1[7:0]                   | 0x00 | Programmable biquad 10, D1 coefficient byte[31:24] |
| 0x51         | BQ10_D1_BYT2[7:0]                   | 0x00 | Programmable biquad 10, D1 coefficient byte[23:16] |
| 0x52         | BQ10_D1_BYT3[7:0]                   | 0x00 | Programmable biquad 10, D1 coefficient byte[15:8]  |
| 0x53         | BQ10_D1_BYT4[7:0]                   | 0x00 | Programmable biquad 10, D1 coefficient byte[7:0]   |
| 0x54         | BQ10_D2_BYT1[7:0]                   | 0x00 | Programmable biquad 10, D2 coefficient byte[31:24] |
| 0x55         | BQ10_D2_BYT2[7:0]                   | 0x00 | Programmable biquad 10, D2 coefficient byte[23:16] |
| 0x56         | BQ10_D2_BYT3[7:0]                   | 0x00 | Programmable biquad 10, D2 coefficient byte[15:8]  |
| 0x57         | BQ10_D2_BYT4[7:0]                   | 0x00 | Programmable biquad 10, D2 coefficient byte[7:0]   |
| 0x58         | BQ11_N0_BYT1[7:0]                   | 0x7F | Programmable biquad 11, N0 coefficient byte[31:24] |
| 0x59         | BQ11_N0_BYT2[7:0]                   | 0xFF | Programmable biquad 11, N0 coefficient byte[23:16] |
| 0x5A         | BQ11_N0_BYT3[7:0]                   | 0xFF | Programmable biquad 11, N0 coefficient byte[15:8]  |
| 0x5B         | BQ11_N0_BYT4[7:0]                   | 0xFF | Programmable biquad 11, N0 coefficient byte[7:0]   |
| 0x5C         | BQ11_N1_BYT1[7:0]                   | 0x00 | Programmable biquad 11, N1 coefficient byte[31:24] |
| 0x5D         | BQ11_N1_BYT2[7:0]                   | 0x00 | Programmable biquad 11, N1 coefficient byte[23:16] |
| 0x5E         | BQ11_N1_BYT3[7:0]                   | 0x00 | Programmable biquad 11, N1 coefficient byte[15:8]  |
| 0x5F         | BQ11_N1_BYT4[7:0]                   | 0x00 | Programmable biquad 11, N1 coefficient byte[7:0]   |



# Table 7-78. Page 0x03 Programmable Coefficient Registers (continued)

|      | Table 1-76. Page UXU | 3 Programmable C | Joernicient Registers (continued)                  |
|------|----------------------|------------------|----------------------------------------------------|
| 0x60 | BQ11_N2_BYT1[7:0]    | 0x00             | Programmable biquad 11, N2 coefficient byte[31:24] |
| 0x61 | BQ11_N2_BYT2[7:0]    | 0x00             | Programmable biquad 11, N2 coefficient byte[23:16] |
| 0x62 | BQ11_N2_BYT3[7:0]    | 0x00             | Programmable biquad 11, N2 coefficient byte[15:8]  |
| 0x63 | BQ11_N2_BYT4[7:0]    | 0x00             | Programmable biquad 11, N2 coefficient byte[7:0]   |
| 0x64 | BQ11_D1_BYT1[7:0]    | 0x00             | Programmable biquad 11, D1 coefficient byte[31:24] |
| 0x65 | BQ11_D1_BYT2[7:0]    | 0x00             | Programmable biquad 11, D1 coefficient byte[23:16] |
| 0x66 | BQ11_D1_BYT3[7:0]    | 0x00             | Programmable biquad 11, D1 coefficient byte[15:8]  |
| 0x67 | BQ11_D1_BYT4[7:0]    | 0x00             | Programmable biquad 11, D1 coefficient byte[7:0]   |
| 0x68 | BQ11_D2_BYT1[7:0]    | 0x00             | Programmable biquad 11, D2 coefficient byte[31:24] |
| 0x69 | BQ11_D2_BYT2[7:0]    | 0x00             | Programmable biquad 11, D2 coefficient byte[23:16] |
| 0x6A | BQ11_D2_BYT3[7:0]    | 0x00             | Programmable biquad 11, D2 coefficient byte[15:8]  |
| 0x6B | BQ11_D2_BYT4[7:0]    | 0x00             | Programmable biquad 11, D2 coefficient byte[7:0]   |
| 0x6C | BQ12_N0_BYT1[7:0]    | 0x7F             | Programmable biquad 12, N0 coefficient byte[31:24] |
| 0x6D | BQ12_N0_BYT2[7:0]    | 0xFF             | Programmable biquad 12, N0 coefficient byte[23:16] |
| 0x6E | BQ12_N0_BYT3[7:0]    | 0xFF             | Programmable biquad 12, N0 coefficient byte[15:8]  |
| 0x6F | BQ12_N0_BYT4[7:0]    | 0xFF             | Programmable biquad 12, N0 coefficient byte[7:0]   |
| 0x70 | BQ12_N1_BYT1[7:0]    | 0x00             | Programmable biquad 12, N1 coefficient byte[31:24] |
| 0x71 | BQ12_N1_BYT2[7:0]    | 0x00             | Programmable biquad 12, N1 coefficient byte[23:16] |
| 0x72 | BQ12_N1_BYT3[7:0]    | 0x00             | Programmable biquad 12, N1 coefficient byte[15:8]  |
| 0x73 | BQ12_N1_BYT4[7:0]    | 0x00             | Programmable biquad 12, N1 coefficient byte[7:0]   |
| 0x74 | BQ12_N2_BYT1[7:0]    | 0x00             | Programmable biquad 12, N2 coefficient byte[31:24] |
| 0x75 | BQ12_N2_BYT2[7:0]    | 0x00             | Programmable biquad 12, N2 coefficient byte[23:16] |
| 0x76 | BQ12_N2_BYT3[7:0]    | 0x00             | Programmable biquad 12, N2 coefficient byte[15:8]  |
| 0x77 | BQ12_N2_BYT4[7:0]    | 0x00             | Programmable biquad 12, N2 coefficient byte[7:0]   |
| 0x78 | BQ12_D1_BYT1[7:0]    | 0x00             | Programmable biquad 12, D1 coefficient byte[31:24] |
| 0x79 | BQ12_D1_BYT2[7:0]    | 0x00             | Programmable biquad 12, D1 coefficient byte[23:16] |
| 0x7A | BQ12_D1_BYT3[7:0]    | 0x00             | Programmable biquad 12, D1 coefficient byte[15:8]  |
| 0x7B | BQ12_D1_BYT4[7:0]    | 0x00             | Programmable biquad 12, D1 coefficient byte[7:0]   |
| 0x7C | BQ12_D2_BYT1[7:0]    | 0x00             | Programmable biquad 12, D2 coefficient byte[31:24] |
| 0x7D | BQ12_D2_BYT2[7:0]    | 0x00             | Programmable biquad 12, D2 coefficient byte[23:16] |
| 0x7E | BQ12_D2_BYT3[7:0]    | 0x00             | Programmable biquad 12, D2 coefficient byte[15:8]  |
| 0x7F | BQ12_D2_BYT4[7:0]    | 0x00             | Programmable biquad 12, D2 coefficient byte[7:0]   |



# 7.2.3 Programmable Coefficient Registers: Page = 0x04

This register page (shown in Table 7-79) consists of the programmable coefficients for mixer 1 to mixer 4 and the first-order IIR filter.All mixer coefficients are 32-bit, two's complement numbers using a 1.31 number format. The value of 0x7FFFFFFF is equivalent to +1 (0-dB gain), the value 0x00000000 is equivalent to mute (zero data) and all values in between set the mixer attenuation computed using Equation 4. If the MSB is set to '1' then the attenuation remains the same but the signal phase is inverted. All IIR filter programmable coefficients are 32-bit, two's complement numbers. For a successful coefficient register transaction, the host device must write and read all the four bytes starting with the most significant byte (BYT1) for a target coefficient register transaction. While using SPI for a coefficient register read transaction, the device gives out first byte as dummy read byte therefore the host must read five bytes which includes first byte as dummy read byte and the last four bytes corresponds to the coefficient register value starting with the most significant byte (BYT1).

hex2dec (value) /  $2^{31}$  (4)

Table 7-79. Page 0x04 Programmable Coefficient Registers

| ADDR | REGISTER           | RESET | DESCRIPTION                                        |  |  |
|------|--------------------|-------|----------------------------------------------------|--|--|
| 0x00 | PAGE[7:0]          | 0x00  | Device page register                               |  |  |
| 0x08 | MIX1_CH1_BYT1[7:0] | 0x7F  | Digital mixer 1, channel 1 coefficient byte[31:24] |  |  |
| 0x09 | MIX1_CH1_BYT2[7:0] | 0xFF  | Digital mixer 1, channel 1 coefficient byte[23:16] |  |  |
| 0x0A | MIX1_CH1_BYT3[7:0] | 0xFF  | Digital mixer 1, channel 1 coefficient byte[15:8]  |  |  |
| 0x0B | MIX1_CH1_BYT4[7:0] | 0xFF  | Digital mixer 1, channel 1 coefficient byte[7:0]   |  |  |
| 0x0C | MIX1_CH2_BYT1[7:0] | 0x00  | Digital mixer 1, channel 2 coefficient byte[31:24] |  |  |
| 0x0D | MIX1_CH2_BYT2[7:0] |       |                                                    |  |  |
| 0x0E | MIX1_CH2_BYT3[7:0] | 0x00  | Digital mixer 1, channel 2 coefficient byte[15:8]  |  |  |
| 0x0F | MIX1_CH2_BYT4[7:0] | 0x00  | Digital mixer 1, channel 2 coefficient byte[7:0]   |  |  |
| 0x10 | MIX1_CH3_BYT1[7:0] | 0x00  | Digital mixer 1, channel 3 coefficient byte[31:24] |  |  |
| 0x11 | MIX1_CH3_BYT2[7:0] | 0x00  | Digital mixer 1, channel 3 coefficient byte[23:16] |  |  |
| 0x12 | MIX1_CH3_BYT3[7:0] | 0x00  | Digital mixer 1, channel 3 coefficient byte[15:8]  |  |  |
| 0x13 | MIX1_CH3_BYT4[7:0] | 0x00  | Digital mixer 1, channel 3 coefficient byte[7:0]   |  |  |
| 0x14 | MIX1_CH4_BYT1[7:0] | 0x00  | Digital mixer 1, channel 4 coefficient byte[31:24] |  |  |
| 0x15 | MIX1_CH4_BYT2[7:0] | 0x00  | Digital mixer 1, channel 4 coefficient byte[23:16] |  |  |
| 0x16 | MIX1_CH4_BYT3[7:0] | 0x00  | Digital mixer 1, channel 4 coefficient byte[15:8]  |  |  |
| 0x17 | MIX1_CH4_BYT4[7:0] | 0x00  | Digital mixer 1, channel 4 coefficient byte[7:0]   |  |  |
| 0x18 | MIX2_CH1_BYT1[7:0] | 0x00  | Digital mixer 2, channel 1 coefficient byte[31:24] |  |  |
| 0x19 | MIX2_CH1_BYT2[7:0] | 0x00  | Digital mixer 2, channel 1 coefficient byte[23:16] |  |  |
| 0x1A | MIX2_CH1_BYT3[7:0] | 0x00  | Digital mixer 2, channel 1 coefficient byte[15:8]  |  |  |
| 0x1B | MIX2_CH1_BYT4[7:0] | 0x00  | Digital mixer 2, channel 1 coefficient byte[7:0]   |  |  |
| 0x1C | MIX2_CH2_BYT1[7:0] | 0x7F  | Digital mixer 2, channel 2 coefficient byte[31:24] |  |  |
| 0x1D | MIX2_CH2_BYT2[7:0] | 0xFF  | Digital mixer 2, channel 2 coefficient byte[23:16] |  |  |
| 0x1E | MIX2_CH2_BYT3[7:0] | 0xFF  | Digital mixer 2, channel 2 coefficient byte[15:8]  |  |  |
| 0x1F | MIX2_CH2_BYT4[7:0] | 0xFF  | Digital mixer 2, channel 2 coefficient byte[7:0]   |  |  |
| 0x20 | MIX2_CH3_BYT1[7:0] | 0x00  | Digital mixer 2, channel 3 coefficient byte[31:24] |  |  |
| 0x21 | MIX2_CH3_BYT2[7:0] | 0x00  | Digital mixer 2, channel 3 coefficient byte[23:16] |  |  |
| 0x22 | MIX2_CH3_BYT3[7:0] | 0x00  | Digital mixer 2, channel 3 coefficient byte[15:8]  |  |  |
| 0x23 | MIX2_CH3_BYT4[7:0] | 0x00  | Digital mixer 2, channel 3 coefficient byte[7:0]   |  |  |
| 0x24 | MIX2_CH4_BYT1[7:0] | 0x00  | Digital mixer 2, channel 4 coefficient byte[31:24] |  |  |
| 0x25 | MIX2_CH4_BYT2[7:0] | 0x00  | Digital mixer 2, channel 4 coefficient byte[23:16] |  |  |
| 0x26 | MIX2_CH4_BYT3[7:0] | 0x00  | Digital mixer 2, channel 4 coefficient byte[15:8]  |  |  |
| 0x27 | MIX2_CH4_BYT4[7:0] | 0x00  | Digital mixer 2, channel 4 coefficient byte[7:0]   |  |  |
| 0x28 | MIX3_CH1_BYT1[7:0] | 0x00  | Digital mixer 3, channel 1 coefficient byte[31:24] |  |  |
| 0x29 | MIX3_CH1_BYT2[7:0] | 0x00  | Digital mixer 3, channel 1 coefficient byte[23:16] |  |  |
| 0x2A | MIX3 CH1 BYT3[7:0] | 0x00  | Digital mixer 3, channel 1 coefficient byte[15:8]  |  |  |



# Table 7-79. Page 0x04 Programmable Coefficient Registers (continued)

|      | Table 7-79. Page 0x0 | 4 Programmable | Coefficient Registers (continued)                        |
|------|----------------------|----------------|----------------------------------------------------------|
| 0x2B | MIX3_CH1_BYT4[7:0]   | 0x00           | Digital mixer 3, channel 1 coefficient byte[7:0]         |
| 0x2C | MIX3_CH2_BYT1[7:0]   | 0x00           | Digital mixer 3, channel 2 coefficient byte[31:24]       |
| 0x2D | MIX3_CH2_BYT2[7:0]   | 0x00           | Digital mixer 3, channel 2 coefficient byte[23:16]       |
| 0x2E | MIX3_CH2_BYT3[7:0]   | 0x00           | Digital mixer 3, channel 2 coefficient byte[15:8]        |
| 0x2F | MIX3_CH2_BYT4[7:0]   | 0x00           | Digital mixer 3, channel 2 coefficient byte[7:0]         |
| 0x30 | MIX3_CH3_BYT1[7:0]   | 0x7F           | Digital mixer 3, channel 3 coefficient byte[31:24]       |
| 0x31 | MIX3_CH3_BYT2[7:0]   | 0xFF           | Digital mixer 3, channel 3 coefficient byte[23:16]       |
| 0x32 | MIX3_CH3_BYT3[7:0]   | 0xFF           | Digital mixer 3, channel 3 coefficient byte[15:8]        |
| 0x33 | MIX3_CH3_BYT4[7:0]   | 0xFF           | Digital mixer 3, channel 3 coefficient byte[7:0]         |
| 0x34 | MIX3_CH4_BYT1[7:0]   | 0x00           | Digital mixer 3, channel 4 coefficient byte[31:24]       |
| 0x35 | MIX3_CH4_BYT2[7:0]   | 0x00           | Digital mixer 3, channel 4 coefficient byte[23:16]       |
| 0x36 | MIX3_CH4_BYT3[7:0]   | 0x00           | Digital mixer 3, channel 4 coefficient byte[15:8]        |
| 0x37 | MIX3_CH4_BYT4[7:0]   | 0x00           | Digital mixer 3, channel 4 coefficient byte[7:0]         |
| 0x38 | MIX4_CH1_BYT1[7:0]   | 0x00           | Digital mixer 4, channel 1 coefficient byte[31:24]       |
| 0x39 | MIX4_CH1_BYT2[7:0]   | 0x00           | Digital mixer 4, channel 1 coefficient byte[23:16]       |
| 0x3A | MIX4_CH1_BYT3[7:0]   | 0x00           | Digital mixer 4, channel 1 coefficient byte[15:8]        |
| 0x3B | MIX4_CH1_BYT4[7:0]   | 0x00           | Digital mixer 4, channel 1 coefficient byte[7:0]         |
| 0x3C | MIX4_CH2_BYT1[7:0]   | 0x00           | Digital mixer 4, channel 2 coefficient byte[31:24]       |
| 0x3D | MIX4_CH2_BYT2[7:0]   | 0x00           | Digital mixer 4, channel 2 coefficient byte[23:16]       |
| 0x3E | MIX4_CH2_BYT3[7:0]   | 0x00           | Digital mixer 4, channel 2 coefficient byte[15:8]        |
| 0x3F | MIX4_CH2_BYT4[7:0]   | 0x00           | Digital mixer 4, channel 2 coefficient byte[7:0]         |
| 0x40 | MIX4_CH3_BYT1[7:0]   | 0x00           | Digital mixer 4, channel 3 coefficient byte[31:24]       |
| 0x41 | MIX4_CH3_BYT2[7:0]   | 0x00           | Digital mixer 4, channel 3 coefficient byte[23:16]       |
| 0x42 | MIX4_CH3_BYT3[7:0]   | 0x00           | Digital mixer 4, channel 3 coefficient byte[15:8]        |
| 0x43 | MIX4_CH3_BYT4[7:0]   | 0x00           | Digital mixer 4, channel 3 coefficient byte[7:0]         |
| 0x44 | MIX4_CH4_BYT1[7:0]   | 0x7F           | Digital mixer 4, channel 4 coefficient byte[31:24]       |
| 0x45 | MIX4_CH4_BYT2[7:0]   | 0xFF           | Digital mixer 4, channel 4 coefficient byte[23:16]       |
| 0x46 | MIX4_CH4_BYT3[7:0]   | 0xFF           | Digital mixer 4, channel 4 coefficient byte[15:8]        |
| 0x47 | MIX4_CH4_BYT4[7:0]   | 0xFF           | Digital mixer 4, channel 4 coefficient byte[7:0]         |
| 0x48 | IIR_N0_BYT1[7:0]     | 0x7F           | Programmable first-order IIR, N0 coefficient byte[31:24] |
| 0x49 | IIR_N0_BYT2[7:0]     | 0xFF           | Programmable first-order IIR, N0 coefficient byte[23:16] |
| 0x4A | IIR_N0_BYT3[7:0]     | 0xFF           | Programmable first-order IIR, N0 coefficient byte[15:8]  |
| 0x4B | IIR_N0_BYT4[7:0]     | 0xFF           | Programmable first-order IIR, N0 coefficient byte[7:0]   |
| 0x4C | IIR_N1_BYT1[7:0]     | 0x00           | Programmable first-order IIR, N1 coefficient byte[31:24] |
| 0x4D | IIR_N1_BYT2[7:0]     | 0x00           | Programmable first-order IIR, N1 coefficient byte[23:16] |
| 0x4E | IIR_N1_BYT3[7:0]     | 0x00           | Programmable first-order IIR, N1 coefficient byte[15:8]  |
| 0x4F | IIR_N1_BYT4[7:0]     | 0x00           | Programmable first-order IIR, N1 coefficient byte[7:0]   |
| 0x50 | IIR_D1_BYT1[7:0]     | 0x00           | Programmable first-order IIR, D1 coefficient byte[31:24] |
| 0x51 | IIR_D1_BYT2[7:0]     | 0x00           | Programmable first-order IIR, D1 coefficient byte[23:16] |
| 0x52 | IIR_D1_BYT3[7:0]     | 0x00           | Programmable first-order IIR, D1 coefficient byte[15:8]  |
| 0x53 | IIR_D1_BYT4[7:0]     | 0x00           | Programmable first-order IIR, D1 coefficient byte[7:0]   |



# 8 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

The PCMD3180-Q1 is a multichannel, pulse-density-modulation (PDM) input to time-division multiplexing (TDM) or I<sup>2</sup>S audio output converter that supports output sample rates of up to 768 kHz. The device supports up to eight digital pulse density modulation (PDM) microphones for simultaneous recording applications.

Communication to the PCMD3180-Q1 for configuration of the control registers is supported using an I<sup>2</sup>C or SPI interface. The device supports a highly flexible, audio serial interface (TDM, I<sup>2</sup>S, and LJ) to transmit audio data seamlessly in the system across devices.

# 8.2 Typical Applications

#### 8.2.1 Eight-Channel Digital PDM Microphone Recording

Figure 8-1 shows a typical configuration of the PCMD3180-Q1 for an application using eight digital PDM MEMS microphones with simultaneous recording operation using an  $I^2C$  control interface and the TDM audio data target interface. If the MICBIAS output is not used in the system then the 1  $\mu F$  capacitor for the MICBIAS pin is not must.

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback





Figure 8-1. Eight-Channel Digital PDM Microphone Recording Diagram

#### 8.2.1.1 Design Requirements

The supply decoupling capacitors must be used ceramic type with low ESR. Table 8-1 lists the design parameters for this application.

**Table 8-1. Design Parameters** 

| KEY PARAMETER                    | SPECIFICATION                                                                      |  |  |  |  |  |  |
|----------------------------------|------------------------------------------------------------------------------------|--|--|--|--|--|--|
| AVDD                             | 3.3 V                                                                              |  |  |  |  |  |  |
| AVIDD SUPPLY CURRENT CONSUMPTION | 11.7 mA (PLL on, eight-channel recording, $f_S$ = 48 kHz, PDMCLKx = = 64 × $f_S$ ) |  |  |  |  |  |  |
| IOVDD                            | 1.8 V or 3.3 V                                                                     |  |  |  |  |  |  |



#### 8.2.1.2 Detailed Design Procedure

This section describes the necessary steps to configure the PCMD3180-Q1 for this specific application. The following steps provide a sequence of items that must be executed in the time between powering the device up and reading data from the device or transitioning from one mode to another mode of operation.

- 1. Apply power to the device:
  - a. Power up the IOVDD and AVDD power supplies, keeping the SHDNZ pin voltage low
  - b. The device now goes into hardware shutdown mode (ultra-low-power mode  $< 1 \mu A$ )
- 2. Transition from hardware shutdown mode to sleep mode (or software shutdown mode):
  - a. Release SHDNZ only when the IOVDD and AVDD power supplies settle to the steady-state operating voltage
  - b. Wait for at least 1 ms to allow the device to initialize the internal registers initialization
  - c. The device now goes into sleep mode (low-power mode <  $10 \mu A$ )
- 3. Transition from sleep mode to active mode whenever required for the recording operation:
  - a. Wake up the device by writing to P0 R2 to disable sleep mode
  - b. Wait for at least 1 ms to allow the device to complete the internal wake-up sequence
  - c. Override the default configuration registers or programmable coefficients value as required (this step is optional)
  - d. Configure channel 1 to channel 4 (CHx\_INSRC) for the digital microphone as the input source for recording
  - e. Configure GPO1 to GPO4 (GPOx CFG) as the PDMCLK output
  - f. Configure GPI1 to GPI4 (GPI1x\_CFG) as PDMDIN1 to PDMDIN4, respectively
  - g. Enable all desired input channels by writing to P0\_R115
  - h. Enable all desired audio serial interface output channels by writing to P0 R116
  - i. Power-up the PDM converter and PLL by writing to P0 R117
  - i. Apply FSYNC and BCLK with the desired output sample rates and the BCLK to FSYNC ratio

This specific step can be done at any point in the sequence after step a.

See the Section 6.3.2 section for supported sample rates and the BCLK to FSYNC ratio.

- k. The device recording data is now sent to the host processor using the TDM audio serial data bus
- 4. Transition from active mode to sleep mode (again) as required in the system for low-power operation:
  - a. Enter sleep mode by writing to P0 R2 to enable sleep mode
  - b. Wait at least 6 ms (when FSYNC = 48 kHz) for the volume to ramp down and for all blocks to power down
  - c. Read P0\_R119 to check the device shutdown and sleep mode status
  - d. If the device P0\_R119\_D7 status bit is 1'b1 then stop FSYNC and BCLK in the system
  - e. The device now goes into sleep mode (low-power mode  $< 10 \mu A$ ) and retains all register values
- 5. Transition from sleep mode to active mode (again) as required for the recording operation:
  - a. Wake up the device by writing to P0 R2 to disable sleep mode
  - b. Wait at least 1 ms to allow the device to complete the internal wake-up sequence
  - c. Apply FSYNC and BCLK with the desired output sample rates and the BCLK to FSYNC ratio
  - d. The device recording data are now sent to the host processor using the TDM audio serial data bus
- 6. Repeat step 4 and step 5 as required for mode transitions
- 7. Assert the SHDNZ pin low to enter hardware shutdown mode (again) at any time
- 8. Follow step 2 onwards to exit hardware shutdown mode (again)

Copyright © 2024 Texas Instruments Incorporated



#### 8.2.1.2.1 Example Device Register Configuration Script for EVM Setup

This section provides a typical EVM I<sup>2</sup>C register control script that shows how to set up the PCMD3180-Q1 in an eight-channel digital PDM microphone recording mode.

```
# Key: w 98 XX YY ==> write to I2C address 0x98, to register 0xXX, data 0xYY
                 # ==> comment delimiter
# The following list gives an example sequence of items that must be executed in the time
# between powering the device up and reading data from the device. Note that there are
 other valid sequences depending on which features are used.
 See the PCMD3180-Q1 EVM user guide for jumper settings and audio connections.
# PDM 8-channel: PDMDIN1 - Ch1 and Ch2, PDMDIN2 - Ch3 and Ch4, PDMDIN3 - Ch5 and Ch6, PDMDIN4 - Ch7 and Ch8
# PDMCLKx = 2.8224 MHz (PDMCLKx/FSYNC = 64)
 FSYNC = 44.1 kHz (Output Data Sample Rate), BCLK = 11.2896 MHz (BCLK/FSYNC = 256)
# Power up IOVDD and AVDD power supplies keeping SHDNZ pin voltage LOW
# Wait for IOVDD and AVDD power supplies to settle to steady state operating voltage range.
 Release SHDNZ to HIGH.
 Wait for 1ms.
# Wake-up device by I2C write into PO_R2 using internal AREG
# Configure CH1_INSRC as Digital PDM Input by I2C write into P0_R60
w 98 3c 40
 Configure CH2_INSRC as Digital PDM Input by I2C write into P0_R65
w 98 41 40
 Configure CH3_INSRC as Digital PDM Input by I2C write into PO_R70
# Configure CH4_INSRC as Digital PDM Input by I2C write into PO_R75
w 98 4B 40
 Configure PDMCLK1_GPO1 as PDMCLK by I2C write into PO_R34
w 98 22 41
# Configure PDMCLK1_GPO2 as PDMCLK by I2C write into PO_R35
 98 23 41
# Configure PDMCLK1_GPO3 as PDMCLK by I2C write into PO_R36
w 98 24 41
# Configure PDMCLK1_GPO4 as PDMCLK by I2C write into PO_R37
w 98 25 41
# Configure PDMDIN1_GPI1 and PDMDIN2_GPI2 as PDMDIN1 and PDMDIN2 by I2C write into PO_R43
 98 2B 45
# Configure PDMDIN3_GPI3 and PDMDIN4_GPI4 as PDMDIN3 and PDMDIN4 by I2C write into PO_R44
w 98 2c 67
# Enable Input Ch-1 to Ch-8 by I2C write into PO_R115
w 98 73 FF
# Enable ASI Output Ch-1 to Ch-8 slots by I2C write into PO_R116
w 98 74 FF
 Power-up PDM converter and PLL by I2C write into PO_R117
w 98 75 60
# Apply FSYNC = 44.1 \text{ kHz} and BCLK = 11.2896 \text{ MHz} and
# Start recording data by host on ASI bus with TDM protocol 32-bits channel wordlength
```

Product Folder Links: PCMD3180-Q1

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



# 8.2.1.3 Application Curves

Measurements are done on the EVM by feeding the device PDM digital input signal using audio precision. In the system application, the device performance is expected to be limited by single-bit PDM modulator digital microphone output performance.



#### 8.3 What to Do and What Not to Do

In controller mode operation with I<sup>2</sup>S or LJ format, the device generates FSYNC half a cycle earlier than the normal protocol timing behavior expected. This timing behavior can still function for most of the system, however for further details and a suggested workaround for this weakness, see the *Configuring and Operating the TLV320ADCx140 as Audio Bus Master* application report.

# 9 Power Supply Recommendations

The power-supply sequence between the IOVDD and AVDD rails can be applied in any order. However, keep the SHDNZ pin low until the IOVDD supply voltage settles to a stable and supported operating voltage range. After all supplies are stable, set the SHDNZ pin high to initialize the device.

For the supply power-up requirement, t<sub>1</sub> and t<sub>2</sub> must be at least 100 µs. For the supply power-down requirement, t<sub>3</sub> and t<sub>4</sub> must be at least 10 ms. This timing (as shown in Figure 9-1) allows the device to ramp down the volume on the record data, power down the analog and digital blocks, and put the device into hardware shutdown mode. The device can also be immediately put into hardware shutdown mode from active mode if SHDNZ CFG[1:0] is set to 2'b00 using the P0\_R5\_D[3:2] bits. In that case, t<sub>3</sub> and t<sub>4</sub> are required to be at least 100 µs.



Figure 9-1. Power-Supply Sequencing Requirement Timing Diagram

Make sure that the supply ramp rate is slower than 1 V/µs and that the wait time between a power-down and a power-up event is at least 100 ms. For supply ramp rate slower than 0.1 V/ms, host device must apply a software reset as first transaction before doing any device configuration.

After releasing SHDNZ, or after a software reset, delay any additional I2C or SPI transactions to the device for at least 2 ms to allow the device to initialize the internal registers. See the Section 6.4 section for details on how the device operates in various modes after the device power supplies are settled to the recommended operating voltage levels.

The PCMD3180-Q1 supports a single AVDD supply operation by integrating an on-chip digital regulator, DREG, and an analog regulator, AREG. However, if the AVDD voltage is less than 1.98 V in the system, then short the AREG and AVDD pins onboard and do not enable the internal AREG by keeping the AREG SELECT bit to 1b'0 (default value) of P0 R2. If the AVDD supply used in the system is higher than 2.7 V, then the host device can set AREG SELECT to 1'b1 while exiting sleep mode to allow the device internal regulator to generate the AREG supply.



# 10 Layout

# 10.1 Layout Guidelines

Each system design and printed circuit board (PCB) layout is unique. The layout must be carefully reviewed in the context of a specific PCB design. However, the following guidelines can optimize the device performance:

- Connect the thermal pad to ground. Use a via pattern to connect the device thermal pad, which is the area directly under the device, to the ground planes. This connection helps dissipate heat from the device.
- The decoupling capacitors for the power supplies must be placed close to the device pins.
- The supply decoupling capacitors must be used ceramic type with low ESR.
- Input coupling capacitors must be film type for the best performance. See Selecting Capacitors to Minimize Distortion in Audio Applications for details on how input coupling capacitor type impacts THD+N performance.
- Route the analog differential audio signals differentially on the PCB for better noise immunity. Avoid crossing digital and analog signals to prevent undesirable crosstalk.
- The device internal voltage references must be filtered using external capacitors. Place the filter capacitors near the VREF pin for optimal performance.
- Directly tap the MICBIAS pin to avoid common impedance when routing the biasing or supply traces for multiple microphones to avoid coupling across microphones.
- Directly short the VREF and MICBIAS external capacitors ground terminal to the AVSS pin without using any vias for this connection trace.
- Place the MICBIAS capacitor (with low equivalent series resistance) close to the device with minimal trace impedance.
- Use ground planes to provide the lowest impedance for power and signal current between the device and the decoupling capacitors. Treat the area directly under the device as a central ground area for the device, and all device grounds must be connected directly to that area.

Product Folder Links: PCMD3180-Q1

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback



# 10.2 Layout Example



Figure 10-1. Layout Example

Product Folder Links: PCMD3180-Q1

Copyright © 2024 Texas Instruments Incorporated



# 11 Device and Documentation Support

### 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation see the following:

- Texas Instruments, Multiple TLV320ADCx140 Devices With Shared TDM and I<sup>2</sup>C Bus, application note
- Texas Instruments, Configuring and Operating the TLV320ADCx140 as Audio Bus Master, application note
- Texas Instruments, TLV320ADCx140 Sampling Rates and Programmable Processing Blocks Supported, application note
- Texas Instruments, TLV320ADCx140 Programmable Bi-Quad Filter Configuration and Application, application note
- Texas Instruments, Analog Microphone and ADC System in Far-field Application, application note
- Texas Instruments, TLV320ADCx140 Power Consumption Matrix Across Various Usage Scenarios, application note
- Texas Instruments, ADCx140EVM-PDK, EVM user's guide
- Texas Instruments, PurePath<sup>™</sup> Console Graphical Development Suite for Audio System Design and Development

### 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 11.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.4 Trademarks

PurePath<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. All trademarks are the property of their respective owners.

# 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



# 12 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision * (May 2023) to Revision A (January 2024)                                              | Page            |
|--------------------------------------------------------------------------------------------------------------|-----------------|
| • Updated the numbering format for figures, tables, and cross-references throughout the document             | 1               |
| Changed CH_SUM[2:0] to CH_SUM[1:0] to match proper register length                                           | 31              |
| · Updated GPOx pin description to remove unsupported options and included additional table to separ          | ate             |
| GPIO1 options from GPOx options                                                                              | 46              |
| Updated formatting for references to I <sup>2</sup> C in SLEEP_CFG Register                                  | <mark>57</mark> |
| • Updated spelling of f <sub>s</sub> in MST_CFG0 Register section to match the rest of the document          | 64              |
| Updated GPO_CFG0 register table to remove unsupported options as reserved                                    | 68              |
| Updated GPO_CFG1 register table to remove unsupported options as reserved                                    | 68              |
| Updated GPO_CFG2 register table to remove unsupported options as reserved                                    | 69              |
| Updated PO_CFG3 register table to remove unsupported options as reserved                                     | 69              |
| · Added description in PWR_CFG Register section about Channel 1 requirement to use dynamic chan              | nel             |
| power up                                                                                                     | 88              |
| • Added description in <i>Layout Guidelines</i> of requirement for film capacitors and added link to related |                 |
| application note                                                                                             | 105             |
| ••                                                                                                           |                 |

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                 |                       |      | (4)                           | (5)                        |              |                  |
| PCMD3180QRGERQ1       | Active | Production    | VQFN (RGE)   24 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | PMD3180<br>Q1    |
| PCMD3180QRGERQ1.A     | Active | Production    | VQFN (RGE)   24 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | PMD3180<br>Q1    |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF PCMD3180-Q1:

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 9-Nov-2025

● Catalog : PCMD3180

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 10-Feb-2024

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |  |  |  |  |  |
|----|-----------------------------------------------------------|--|--|--|--|--|
| В0 | Dimension designed to accommodate the component length    |  |  |  |  |  |
| K0 | Dimension designed to accommodate the component thickness |  |  |  |  |  |
| W  | Overall width of the carrier tape                         |  |  |  |  |  |
| P1 | Pitch between successive cavity centers                   |  |  |  |  |  |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          |      | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| PCMD3180QRGERQ1 | VQFN | RGE                | 24 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

www.ti.com 10-Feb-2024



### \*All dimensions are nominal

| Ì | Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| ı | PCMD3180QRGERQ1 | VQFN         | RGE             | 24   | 3000 | 367.0       | 367.0      | 35.0        |  |

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4204104/H



PLASTIC QUAD FLATPACK-NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC QUAD FLATPACK-NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK-NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025