

# SN54ALS00A, SN54AS00, SN74ALS00A, SN74AS00 QUADRUPLE 2-INPUT POSITIVE-NAND GATES

SDAS187A – APRIL 1982 – REVISED DECEMBER 1994

- Package Options Include Plastic Small-Outline (D) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs

## description

These devices contain four independent 2-input positive-NAND gates. They perform the Boolean functions  $Y = A \bullet \bar{B}$  or  $Y = \bar{A} + \bar{B}$  in positive logic.

The SN54ALS00A and SN54AS00 are characterized for operation over the full military temperature range of  $-55^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ . The SN74ALS00A and SN74AS00 are characterized for operation from  $0^{\circ}\text{C}$  to  $70^{\circ}\text{C}$ .

FUNCTION TABLE  
(each gate)

| INPUTS |   | OUTPUT |
|--------|---|--------|
| A      | B | Y      |
| H      | H | L      |
| L      | X | H      |
| X      | L | H      |

## logic symbol†



† This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

Pin numbers shown are for the D, J, and N packages.

SN54ALS00A, SN54AS00 . . . J PACKAGE  
SN74ALS00A, SN74AS00 . . . D OR N PACKAGE  
(TOP VIEW)



SN54ALS00A, SN54AS00 . . . FK PACKAGE  
(TOP VIEW)



NC – No internal connection

# **SN54ALS00A, SN54AS00, SN74ALS00A, SN74AS00 QUADRUPLE 2-INPUT POSITIVE-NAND GATES**

SDAS187A – APRIL 1982 – REVISED DECEMBER 1994

## logic diagram (positive logic)



Pin numbers shown are for the D, J, and N packages.

absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## recommended operating conditions

|                 |                                | SN54ALS00A |                  |      | SN74ALS00A |     |      | UNIT |
|-----------------|--------------------------------|------------|------------------|------|------------|-----|------|------|
|                 |                                | MIN        | NOM              | MAX  | MIN        | NOM | MAX  |      |
| V <sub>CC</sub> | Supply voltage                 | 4.5        | 5                | 5.5  | 4.5        | 5   | 5.5  | V    |
| V <sub>IH</sub> | High-level input voltage       | 2          |                  |      | 2          |     |      | V    |
| V <sub>IL</sub> | Low-level input voltage        |            | 0.8 <sup>†</sup> |      |            | 0.8 |      | V    |
|                 |                                |            | 0.7 <sup>§</sup> |      |            |     |      |      |
| I <sub>OH</sub> | High-level output current      |            |                  | -0.4 |            |     | -0.4 | mA   |
| I <sub>OL</sub> | Low-level output current       |            |                  | 4    |            |     | 8    | mA   |
| T <sub>A</sub>  | Operating free-air temperature | -55        |                  | 125  | 0          |     | 70   | °C   |

† Applies over temperature range -55°C to 70°C

§ Applies over temperature range 70°C to 125°C

**SN54ALS00A, SN54AS00, SN74ALS00A, SN74AS00  
QUADRUPLE 2-INPUT POSITIVE-NAND GATES**

SDAS187A – APRIL 1982 – REVISED DECEMBER 1994

**electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)**

| PARAMETER        | TEST CONDITIONS                                                            | SN54ALS00A              |                   |      | SN74ALS00A   |                   |      | UNIT          |
|------------------|----------------------------------------------------------------------------|-------------------------|-------------------|------|--------------|-------------------|------|---------------|
|                  |                                                                            | MIN                     | TYPT <sup>†</sup> | MAX  | MIN          | TYPT <sup>†</sup> | MAX  |               |
| $V_{IK}$         | $V_{CC} = 4.5 \text{ V}$ ,<br>$I_I = -18 \text{ mA}$                       |                         |                   | -1.2 |              |                   | -1.5 | V             |
| $V_{OH}$         | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ ,<br>$I_{OH} = -0.4 \text{ mA}$ | $V_{CC} - 2$            |                   |      | $V_{CC} - 2$ |                   |      | V             |
| $V_{OL}$         | $V_{CC} = 4.5 \text{ V}$                                                   | $I_{OL} = 4 \text{ mA}$ |                   | 0.25 | 0.4          |                   | 0.25 | 0.4           |
|                  |                                                                            | $I_{OL} = 8 \text{ mA}$ |                   |      |              |                   | 0.35 | 0.5           |
| $I_I$            | $V_{CC} = 5.5 \text{ V}$ ,<br>$V_I = 7 \text{ V}$                          |                         |                   | 0.1  |              |                   | 0.1  | mA            |
| $I_{IH}$         | $V_{CC} = 5.5 \text{ V}$ ,<br>$V_I = 2.7 \text{ V}$                        |                         |                   | 20   |              |                   | 20   | $\mu\text{A}$ |
| $I_{IL}$         | $V_{CC} = 5.5 \text{ V}$ ,<br>$V_I = 0.4 \text{ V}$                        |                         |                   | -0.1 |              |                   | -0.1 | mA            |
| $I_O^{\ddagger}$ | $V_{CC} = 5.5 \text{ V}$ ,<br>$V_O = 2.25 \text{ V}$                       | -20                     | -112              | -30  | -112         |                   |      | mA            |
| $I_{CCH}$        | $V_{CC} = 5.5 \text{ V}$ ,<br>$V_I = 0$                                    |                         | 0.5               | 0.85 |              | 0.5               | 0.85 | mA            |
| $I_{CCL}$        | $V_{CC} = 5.5 \text{ V}$ ,<br>$V_I = 4.5 \text{ V}$                        | 1.5                     | 3                 |      | 1.5          | 3                 |      | mA            |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^\circ\text{C}$ .

<sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current,  $I_{OS}$ .

**switching characteristics (see Figure 1)**

| PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ ,<br>$C_L = 50 \text{ pF}$ ,<br>$R_L = 500 \Omega$ ,<br>$T_A = \text{MIN to MAX}^{\$}$ |     |            |     | UNIT |  |
|-----------|-----------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|------------|-----|------|--|
|           |                 |                | SN54ALS00A                                                                                                                        |     | SN74ALS00A |     |      |  |
|           |                 |                | MIN                                                                                                                               | MAX | MIN        | MAX |      |  |
| $t_{PLH}$ | A or B          | Y              | 3                                                                                                                                 | 15  | 3          | 11  | ns   |  |
|           |                 |                | 2                                                                                                                                 | 9   | 2          | 8   |      |  |

<sup>§</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

# **SN54ALS00A, SN54AS00, SN74ALS00A, SN74AS00 QUADRUPLE 2-INPUT POSITIVE-NAND GATES**

SDAS187A – APRIL 1982 – REVISED DECEMBER 1994

**absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>**

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### **recommended operating conditions**

|                 |                                | SN54AS00 |     |     | SN74AS00 |     |     | UNIT |
|-----------------|--------------------------------|----------|-----|-----|----------|-----|-----|------|
|                 |                                | MIN      | NOM | MAX | MIN      | NOM | MAX |      |
| V <sub>CC</sub> | Supply voltage                 | 4.5      | 5   | 5.5 | 4.5      | 5   | 5.5 | V    |
| V <sub>IH</sub> | High-level input voltage       |          | 2   |     | 2        |     |     | V    |
| V <sub>IL</sub> | Low-level input voltage        |          |     | 0.8 |          |     | 0.8 | V    |
| I <sub>OH</sub> | High-level output current      |          |     | -2  |          |     | -2  | mA   |
| I <sub>OL</sub> | Low-level output current       |          |     | 20  |          |     | 20  | mA   |
| T <sub>A</sub>  | Operating free-air temperature | -55      |     | 125 | 0        |     | 70  | °C   |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER  | TEST CONDITIONS                                                      | SN54AS00     |      |      | SN74AS00     |      |      | UNIT          |
|------------|----------------------------------------------------------------------|--------------|------|------|--------------|------|------|---------------|
|            |                                                                      | MIN          | TYP‡ | MAX  | MIN          | TYP‡ | MAX  |               |
| $V_{IK}$   | $V_{CC} = 4.5\text{ V}$ ,<br>$I_I = -18\text{ mA}$                   |              |      | -1.2 |              |      | -1.2 | V             |
| $V_{OH}$   | $V_{CC} = 4.5\text{ V to }5.5\text{ V}$ ,<br>$I_{OH} = -2\text{ mA}$ | $V_{CC} - 2$ |      |      | $V_{CC} - 2$ |      |      | V             |
| $V_{OL}$   | $V_{CC} = 4.5\text{ V}$ ,<br>$I_{OL} = 20\text{ mA}$                 |              | 0.35 | 0.5  |              | 0.35 | 0.5  | V             |
| $I_I$      | $V_{CC} = 5.5\text{ V}$ ,<br>$V_I = 7\text{ V}$                      |              |      | 0.1  |              |      | 0.1  | mA            |
| $I_{IH}$   | $V_{CC} = 5.5\text{ V}$ ,<br>$V_I = 2.7\text{ V}$                    |              |      | 20   |              |      | 20   | $\mu\text{A}$ |
| $I_{IL}$   | $V_{CC} = 5.5\text{ V}$ ,<br>$V_I = 0.4\text{ V}$                    |              |      | -0.5 |              |      | -0.5 | mA            |
| $I_O^{\$}$ | $V_{CC} = 5.5\text{ V}$ ,<br>$V_O = 2.25\text{ V}$                   | -30          | -112 |      | -30          | -112 |      | mA            |
| $I_{CCH}$  | $V_{CC} = 5.5\text{ V}$ ,<br>$V_I = 0$                               |              | 2    | 3.2  |              | 2    | 3.2  | mA            |
| $I_{CCI}$  | $V_{CC} = 5.5\text{ V}$ ,<br>$V_I = 4.5\text{ V}$                    |              | 10.8 | 17.4 |              | 10.8 | 17.4 | mA            |

<sup>‡</sup>All typical values are at  $V_{CC} = 5$  V,  $T_A = 25^\circ\text{C}$ .

§ The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current,  $I_{OS}$ .

switching characteristics (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 4.5 V to 5.5 V,<br>C <sub>L</sub> = 50 pF,<br>R <sub>L</sub> = 500 Ω,<br>T <sub>A</sub> = MIN to MAX <sup>1</sup> |     |     |     | UNIT |  |
|------------------|-----------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|--|
|                  |                 |                | SN54AS00                                                                                                                            |     |     |     |      |  |
|                  |                 |                | MIN                                                                                                                                 | MAX | MIN | MAX |      |  |
|                  |                 |                | 1                                                                                                                                   | 5   | 1   | 4.5 |      |  |
| t <sub>PLH</sub> | A or B          | Y              | 1                                                                                                                                   | 5   | 1   | 4   | ns   |  |
| t <sub>PHI</sub> |                 |                | 1                                                                                                                                   | 5   | 1   | 4   |      |  |

¶ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

PARAMETER MEASUREMENT INFORMATION  
SERIES 54ALS/74ALS AND 54AS/74AS DEVICES



NOTES: A.  $C_L$  includes probe and jig capacitance.  
 B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.  
 C. When measuring propagation delay items of 3-state outputs, switch S1 is open.  
 D. All input pulses have the following characteristics:  $PRR \leq 1 \text{ MHz}$ ,  $t_r = t_f = 2 \text{ ns}$ , duty cycle = 50%.  
 E. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuits and Voltage Waveforms

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6)             |
|-----------------------|---------------|----------------------|----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------------------|
| 5962-86833012A        | Active        | Production           | LCCC (FK)   20 | 55   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 5962-86833012A<br>SNJ54ALS00AFK |
| 5962-8683301DA        | Active        | Production           | CFP (W)   14   | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 5962-8683301DA<br>SNJ54ALS00AW  |
| JM38510/37001B2A      | Active        | Production           | LCCC (FK)   20 | 55   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | JM38510/37001B2A                |
| JM38510/37001B2A.A    | Active        | Production           | LCCC (FK)   20 | 55   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | JM38510/37001B2A                |
| JM38510/37001BCA      | Active        | Production           | CDIP (J)   14  | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | JM38510/37001BCA                |
| JM38510/37001BCA.A    | Active        | Production           | CDIP (J)   14  | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | JM38510/37001BCA                |
| M38510/37001B2A       | Active        | Production           | LCCC (FK)   20 | 55   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | JM38510/37001B2A                |
| M38510/37001BCA       | Active        | Production           | CDIP (J)   14  | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | JM38510/37001BCA                |
| SN54ALS00AJ           | Active        | Production           | CDIP (J)   14  | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | SN54ALS00AJ                     |
| SN54ALS00AJ.A         | Active        | Production           | CDIP (J)   14  | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | SN54ALS00AJ                     |
| SN54AS00J             | Active        | Production           | CDIP (J)   14  | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | SN54AS00J                       |
| SN54AS00J.A           | Active        | Production           | CDIP (J)   14  | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | SN54AS00J                       |
| SN74ALS00AD           | Obsolete      | Production           | SOIC (D)   14  | -                     | -           | Call TI                              | Call TI                           | 0 to 70      | ALS00A                          |
| SN74ALS00ADBR         | Active        | Production           | SSOP (DB)   14 | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | G00A                            |
| SN74ALS00ADBR.A       | Active        | Production           | SSOP (DB)   14 | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | G00A                            |
| SN74ALS00ADR          | Active        | Production           | SOIC (D)   14  | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | ALS00A                          |
| SN74ALS00ADR.A        | Active        | Production           | SOIC (D)   14  | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | ALS00A                          |
| SN74ALS00AN           | Active        | Production           | PDIP (N)   14  | 25   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | 0 to 70      | SN74ALS00AN                     |
| SN74ALS00AN.A         | Active        | Production           | PDIP (N)   14  | 25   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | 0 to 70      | SN74ALS00AN                     |
| SN74ALS00ANSR         | Active        | Production           | SOP (NS)   14  | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | ALS00A                          |
| SN74ALS00ANSR.A       | Active        | Production           | SOP (NS)   14  | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | ALS00A                          |
| SN74AS00D             | Obsolete      | Production           | SOIC (D)   14  | -                     | -           | Call TI                              | Call TI                           | 0 to 70      | AS00                            |

| Orderable part number         | Status<br>(1) | Material type<br>(2) | Package   Pins | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6)                     |
|-------------------------------|---------------|----------------------|----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|-----------------------------------------|
| <a href="#">SN74AS00DR</a>    | Active        | Production           | SOIC (D)   14  | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | AS00                                    |
| SN74AS00DR.A                  | Active        | Production           | SOIC (D)   14  | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | AS00                                    |
| <a href="#">SN74AS00N</a>     | Active        | Production           | PDIP (N)   14  | 25   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | 0 to 70      | SN74AS00N                               |
| SN74AS00N.A                   | Active        | Production           | PDIP (N)   14  | 25   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | 0 to 70      | SN74AS00N                               |
| <a href="#">SN74AS00NSR</a>   | Active        | Production           | SOP (NS)   14  | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | 74AS00                                  |
| SN74AS00NSR.A                 | Active        | Production           | SOP (NS)   14  | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | 74AS00                                  |
| <a href="#">SNJ54ALS00AFK</a> | Active        | Production           | LCCC (FK)   20 | 55   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 5962-<br>86833012A<br>SNJ54ALS<br>00AFK |
| SNJ54ALS00AFK.A               | Active        | Production           | LCCC (FK)   20 | 55   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 5962-<br>86833012A<br>SNJ54ALS<br>00AFK |
| <a href="#">SNJ54ALS00AJ</a>  | Active        | Production           | CDIP (J)   14  | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | SNJ54ALS00AJ                            |
| SNJ54ALS00AJ.A                | Active        | Production           | CDIP (J)   14  | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | SNJ54ALS00AJ                            |
| <a href="#">SNJ54ALS00AW</a>  | Active        | Production           | CFP (W)   14   | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 5962-8683301DA<br>SNJ54ALS00AW          |
| SNJ54ALS00AW.A                | Active        | Production           | CFP (W)   14   | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 5962-8683301DA<br>SNJ54ALS00AW          |
| <a href="#">SNJ54AS00J</a>    | Active        | Production           | CDIP (J)   14  | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | SNJ54AS00J                              |
| SNJ54AS00J.A                  | Active        | Production           | CDIP (J)   14  | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | SNJ54AS00J                              |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF SN54ALS00A, SN54AS00, SN74ALS00A, SN74AS00 :**

- Catalog : [SN74ALS00A](#), [SN74AS00](#)
- Military : [SN54ALS00A](#), [SN54AS00](#)

NOTE: Qualified Version Definitions:

- Catalog - TI's standard catalog product
- Military - QML certified for Military and Defense Applications

**TAPE AND REEL INFORMATION**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|---------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| SN74ALS00ADBR | SSOP         | DB              | 14   | 2000 | 330.0              | 16.4               | 8.35    | 6.6     | 2.4     | 12.0    | 16.0   | Q1            |
| SN74ALS00ADR  | SOIC         | D               | 14   | 2500 | 330.0              | 16.4               | 6.5     | 9.0     | 2.1     | 8.0     | 16.0   | Q1            |
| SN74ALS00ANSR | SOP          | NS              | 14   | 2000 | 330.0              | 16.4               | 8.1     | 10.4    | 2.5     | 12.0    | 16.0   | Q1            |
| SN74AS00DR    | SOIC         | D               | 14   | 2500 | 330.0              | 16.4               | 6.5     | 9.0     | 2.1     | 8.0     | 16.0   | Q1            |
| SN74AS00NSR   | SOP          | NS              | 14   | 2000 | 330.0              | 16.4               | 8.1     | 10.4    | 2.5     | 12.0    | 16.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74ALS00ADBR | SSOP         | DB              | 14   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74ALS00ADR  | SOIC         | D               | 14   | 2500 | 353.0       | 353.0      | 32.0        |
| SN74ALS00ANSR | SOP          | NS              | 14   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74AS00DR    | SOIC         | D               | 14   | 2500 | 353.0       | 353.0      | 32.0        |
| SN74AS00NSR   | SOP          | NS              | 14   | 2000 | 353.0       | 353.0      | 32.0        |

**TUBE**


\*All dimensions are nominal

| Device             | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (μm) | B (mm) |
|--------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| 5962-86833012A     | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| 5962-8683301DA     | W            | CFP          | 14   | 25  | 506.98 | 26.16  | 6220   | NA     |
| JM38510/37001B2A   | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| JM38510/37001B2A.A | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| M38510/37001B2A    | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| SN74ALS00AN        | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74ALS00AN        | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74ALS00AN.A      | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74ALS00AN.A      | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74AS00N          | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74AS00N          | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74AS00N.A        | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74AS00N.A        | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SNJ54ALS00AFK      | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| SNJ54ALS00AFK.A    | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| SNJ54ALS00AW       | W            | CFP          | 14   | 25  | 506.98 | 26.16  | 6220   | NA     |
| SNJ54ALS00AW.A     | W            | CFP          | 14   | 25  | 506.98 | 26.16  | 6220   | NA     |

# PACKAGE OUTLINE

D0014A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
5. Reference JEDEC registration MS-012, variation AB.

# EXAMPLE BOARD LAYOUT

D0014A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



LAND PATTERN EXAMPLE  
SCALE:8X



SOLDER MASK DETAILS

4220718/A 09/2016

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

D0014A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:8X

4220718/A 09/2016

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## MECHANICAL DATA

**NS (R-PDSO-G\*\*)**

## PLASTIC SMALL-OUTLINE PACKAGE

**14-PINS SHOWN**



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.

W (R-GDFP-F14)

CERAMIC DUAL FLATPACK



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL-STD 1835 GDFP1-F14

# PACKAGE OUTLINE

## SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



### NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. Reference JEDEC registration MO-150.

# EXAMPLE BOARD LAYOUT

DB0014A

SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE: 10X



SOLDER MASK DETAILS

4220762/A 05/2024

NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.
6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DB0014A

SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE: 10X

4220762/A 05/2024

NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
8. Board assembly site may have different recommendations for stencil design.

# GENERIC PACKAGE VIEW

**FK 20**

**LCCC - 2.03 mm max height**

**8.89 x 8.89, 1.27 mm pitch**

**LEADLESS CERAMIC CHIP CARRIER**

This image is a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.



4229370VA\

# GENERIC PACKAGE VIEW

**J 14**

**CDIP - 5.08 mm max height**

CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.

4040083-5/G



# PACKAGE OUTLINE

J0014A

CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



4214771/A 05/2017

## NOTES:

1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This package is hermetically sealed with a ceramic lid using glass frit.
4. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
5. Falls within MIL-STD-1835 and GDIP1-T14.

# EXAMPLE BOARD LAYOUT

J0014A

CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



LAND PATTERN EXAMPLE  
NON-SOLDER MASK DEFINED  
SCALE: 5X



4214771/A 05/2017

## N (R-PDIP-T\*\*)

16 PINS SHOWN

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).  
B. This drawing is subject to change without notice.

△ Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).

△ The 20 pin end lead shoulder width is a vendor option, either half or full width.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#), [TI's General Quality Guidelines](#), or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2026, Texas Instruments Incorporated

Last updated 10/2025