

# **DeviceNet™ CAN Transceivers**

Check for Samples: SN65HVD252, SN65HVD253

### **FEATURES**

- DeviceNet Compliant Supporting 64 DeviceNet Nodes
- Loopback Function (HVD253)
- Bus-Fault Protection of –36 V to 40 V
- Power-Up/Down Glitch-Free Bus I/O
- 3.3-V Compatible Receiver Output

### **APPLICATIONS**

- DeviceNet Networks (Vendor ID # 806)
- Industrial Automation
- HVAC Networks
- Security Systems
- Telecom Base Station Status and Control
- CANopen Data Bus
- SDS Data Bus
- CAN Kingdom Data Bus

### **DESCRIPTION**

The SN65HVD252 and SN65HVD253 CAN transceivers meet or exceed the specifications of DeviceNet and are compatible to the ISO 11898-2:2003 standard for use in applications employing a controller area network (CAN). This device provides differential transmit and receive capability at signaling rates up to 1 megabit per second (Mbps).

Designed for operation in harsh industrial environments, these devices feature bus-pin voltage protection from –36 V to 40 V, driver output current limiting, and overtemperature driver shutdown.

Pin 8 provides for two different modes of operation: normal and silent mode. The normal mode of operation is selected by connecting S (pin 8) to ground. If a high logic level is applied to the S pin, the device enters a listen-only silent mode during which the driver is inactive while the receiver remains fully functional.

The Vref pin 5 of the SN65HVD252 is a V<sub>CC</sub>/2 voltage reference for systems which use split termination.

The AB pin of the SN65HVD253 implements a listen-only loopback feature which allows the local node controller to synchronize its baud rate with that of the CAN bus. In loopback mode, the driver differential outputs are placed in high-impedance state while the receiver bus inputs remain active. For more information on the loopback mode, see the *Application Information* section.

The SN65HVD252 and SN65HVD253 are characterized for operation from -40°C to 85°C.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

DeviceNet is a trademark of Open DeviceNet Vendor Association.

SLLSE37 –JUNE 2010 www.ti.com





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



Table 1. DRIVER (SN65HVD252)

| INP       | UTS       | OUTPUTS |       | BUS STATE |
|-----------|-----------|---------|-------|-----------|
| TXD       | s         | CAN_H   | CAN_L | BUS STATE |
| L         | L or OPEN | Н       | L     | Dominant  |
| H or OPEN | L OF OPEN | Z       | Z     | Recessive |
| X         | Н         | Z       | Z     | Recessive |

## Table 2. RECEIVER (SN65HVD252)

| INPUTS    |                                 | OUTPUT |
|-----------|---------------------------------|--------|
| BUS STATE | $V_{ID} = V_{CANH} - V_{CANL}$  | RXD    |
| Dominant  | V <sub>ID</sub> ≥ 0.9 V         | L      |
| ?         | 0.5 V < V <sub>ID</sub> < 0.9 V | ?      |
| Recessive | V <sub>ID</sub> < 0.5 V         | Н      |
| OPEN      | V <sub>ID</sub> ≈ 0 V           | Н      |

Table 3. DRIVER (SN65HVD253)

| INPUTS    |           | OUTPUTS   |       | DUC STATE |           |
|-----------|-----------|-----------|-------|-----------|-----------|
| TXD       | AB        | s         | CAN_H | CAN_L     | BUS STATE |
| Х         | Х         | Н         | Z     | Z         | Recessive |
| L         | L or open |           | Н     | L         | Dominant  |
| H or open | Х         | L or OPEN | Z     | Z         | Recessive |
| Х         | Н         |           | Z     | Z         | Recessive |

## Table 4. RECEIVER (SN65HVD253)

|           | INPUTS    |                                                        |     | OUTPUT |
|-----------|-----------|--------------------------------------------------------|-----|--------|
| AB        | BUS STATE | $V_{ID} = V_{CANH} - V_{CANL}$                         | TXD | RXD    |
|           | Dominant  | V <sub>ID</sub> ≥ 0.9 V                                |     | L      |
| 1         | ?         | $0.5 \text{ V} < \text{V}_{\text{ID}} < 0.9 \text{ V}$ |     | ?      |
| L or open | Recessive | V <sub>ID</sub> ≤ 0.5 V                                | ×   | Н      |
|           | Open      | V <sub>ID</sub> ≈0 V                                   |     | Н      |
|           | Dominant  | V <sub>ID</sub> ≥ 0.9 V                                | X   | L      |
| н         | ?         | 0.5.1/ .1/ .0.0.1/                                     | L   | L      |
| П         | ,         | $0.5 \text{ V} < \text{V}_{\text{ID}} < 0.9 \text{ V}$ | Н   | ?      |
|           | Recessive | V <sub>ID</sub> ≤ 0.5 V or open                        | Н   | Н      |
| Х         | X         | Х                                                      | L   | L      |

STRUMENTS



ABSOLUTE MAXIMUM RATINGS(1)

|                                                                                        | VALUE       | UNIT |
|----------------------------------------------------------------------------------------|-------------|------|
| Supply voltage <sup>(2)</sup> , V <sub>CC</sub>                                        | -0.3 to 6   | V    |
| Voltage range at CANH, CANL, V <sub>REF</sub>                                          | -36 to 40   | V    |
| Voltage at CANH, CANL, transient pulse per ISO 7637, pulse 1, 2, 3a, 3b, 5, 6, 7       | -200 to 200 | V    |
| Voltage input range at logic inputs, V <sub>I</sub> (TXD, AB, RXD, S)                  | -0.5 to 6   | V    |
| ESD, human-body model (HBM) per JEDEC Standard 22, test method A114, CANH, CANL vs GND | ±12         | kV   |
| ESD, human-body model (HBM) per JEDEC Standard 22, test method A114, all pins          | ±5          | kV   |
| ESD, charged-device model (CDM) per JEDEC Standard 22, test method C101, all pins      | ±2          | kV   |
| ESD, machine model (MM) per JEDEC Standard 22, test method A115 CANH, CANL vs GND      | ±200        | V    |
| Receiver output current, I <sub>O</sub>                                                | ±20         | mA   |
| Junction temperature, T <sub>J</sub>                                                   | 170         | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## RECOMMENDED OPERATING CONDITIONS

|                 |                                        |                               | MIN              | MAX. | UNIT |
|-----------------|----------------------------------------|-------------------------------|------------------|------|------|
| $V_{CC}$        | Supply voltage                         |                               | 4.75             | 5.25 | V    |
|                 | Voltage at any bus terminal (sep       | arately or common mode)       | -5 <sup>(1</sup> | 10   | V    |
| V <sub>IH</sub> | High-level input voltage               | TVD C AD increase             | 2                | 5.5  | V    |
| $V_{IL}$        | Low-level input voltage                | TXD, S, AB inputs             | (                | 0.8  | V    |
| $V_{ID}$        | Differential input voltage             |                               | -7               | 7    | V    |
| 1               | I <sub>OH</sub> Output current         | Driver                        | -70              | 70   | A    |
| ЮН              |                                        | Receiver                      | -2               | 2    | mA   |
| T <sub>A</sub>  | Operating ambient free-air temperature | See Thermal Information Table | -40              | 85   | °C   |

<sup>(1)</sup> The algebraic convention, in which the least positive (most negative) limit is designated as minimum is used in this data sheet.

<sup>(2)</sup> All voltage values, except differential I/O bus voltages, are with respect to ground terminal.

SLLSE37 – JUNE 2010 www.ti.com

### THERMAL INFORMATION

| <b>J</b> i3 | Texas       |
|-------------|-------------|
| A           | Instruments |

|                              | THEOMAL METE                                          | 10                                                                                                                    | HVD252/53   | LIMITO |
|------------------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-------------|--------|
|                              | THERMAL METR                                          |                                                                                                                       | 8 PINS SOIC | UNITS  |
| $\theta_{JA}$                | Junction-to-ambient thermal resistance <sup>(1)</sup> | 124.5                                                                                                                 |             |        |
| $\theta_{JC(top)}$           | Junction-to-case(top) thermal resistance (            | 55.9                                                                                                                  |             |        |
| $\theta_{\sf JB}$            | Junction-to-board thermal resistance (3)              |                                                                                                                       | 50.2        | 9004   |
| ΨЈТ                          | Junction-to-top characterization paramete             | r <sup>(4)</sup>                                                                                                      | 4.9         | °C/W   |
| ΨЈВ                          | Junction-to-board characterization parame             | eter <sup>(5)</sup>                                                                                                   | 46          |        |
| $\theta_{\text{JC(bottom)}}$ | Junction-to-case(bottom) thermal resistant            | ce <sup>(6)</sup>                                                                                                     | n/a         |        |
| D                            | Device power dissipation                              | $V_{CC}$ = 5 V, $T_J$ = 27°C, $R_L$ = 60 $\Omega$ , $R_S$ at 0 V, Input to D a 500-kHz 50% duty cycle square wave     | 189.1       | mW     |
| $P_{D}$                      |                                                       | $V_{CC}$ = 5.25 V, $T_J$ = 150°C, $R_L$ = 50 $\Omega$ , $R_S$ at 0 V, Input to D a 500-kHz 50% duty cycle square wave | 274.8       | mW     |

- (1) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (2) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (3) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (4) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (5) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

### DRIVER ELECTRICAL CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)

|                             | PARAMETER                               |        | TEST CONDITIONS                                                                                                                                        |                   | MIN  | TYP <sup>(1)</sup> | MAX  | UNIT |
|-----------------------------|-----------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|--------------------|------|------|
| V                           | Bus output voltage                      | CANH   | See Figure 1, TXD = 0 V, S = 0 V, AB = 0                                                                                                               | V (HVD253),       | 2.75 | 3.5                | 4.5  | V    |
| $V_{O(D)}$                  | (dominant)                              | CANL   | $R_{CM}$ = open, $C_L$ = open, $R_L$ = 60 $\Omega$                                                                                                     | ,                 | 0.5  | 1.5                | 2.25 | V    |
| $V_{O(R)}$                  | Bus output voltage (reces               | sive)  | TXD = 3 V, S = 0 V                                                                                                                                     | No Load           | 2    | 2.5                | 3    | V    |
| Differential output voltage |                                         | 1      | See Figure 1, TXD = 0 V, S = 0 V, R <sub>CM</sub> = $C_L$ = open, 45 $\Omega$ ≤ $R_L$ ≤ 60 $\Omega$                                                    | open,             | 1.5  | 2.4                | 3.4  | V    |
| V <sub>OD(D)</sub>          | (dominant)                              |        | See Figure 1, TXD = 0 V, S = 0 V, R <sub>L</sub> = 60 $\Omega$ , R <sub>CM</sub> = 330 $\Omega$ , C <sub>L</sub> = open, -5 V < V <sub>CM</sub> < 10 V |                   | 1.2  | 2.6                | 3.3  | V    |
| V                           | Differential output voltage             |        | See Figure 1, TXD = 3 V, S = 0 V,                                                                                                                      | $R_L = 60 \Omega$ | -12  |                    | 12   | mV   |
| $V_{OD(R)}$                 | (recessive)                             |        | $R_{CM}$ = open, $C_L$ = 100 pF                                                                                                                        | No load           | -100 |                    | 50   | IIIV |
| V <sub>SYM</sub>            | Output symmetry (dominant or recessive) |        | See Figure 1, S = 0 V, AB = 0 V (HVD253), $R_{CM}$ = open, $C_L$ = open, $R_L$ = 60 $\Omega$ , $V_{SYM}$ = $V_{CC}$ - $V_{CANH}$ - $V_{CANL}$          |                   | -400 | 0                  | 400  | mV   |
|                             | Short-circuit steady-state              | output | -5 V < V <sub>CANH</sub> < 10 V, CANL open                                                                                                             |                   | -350 |                    | 2.5  | A    |
| IOS(ss)                     | current                                 | •      | -5 V < V <sub>CANL</sub> < 10 V, CANH open                                                                                                             |                   | -2.5 |                    | 350  | mA   |

<sup>(1)</sup> All typical values are at 25°C with  $V_{CC} = 5 \text{ V}$ .

### **DRIVER SWITCHING CHARACTERISTICS**

|                 | PARAMETER                                              | TEST CONDITIONS                                                              | MIN | TYP | MAX | UNIT |
|-----------------|--------------------------------------------------------|------------------------------------------------------------------------------|-----|-----|-----|------|
| $t_{pHR}$       | Propagation delay time, high input to recessive output | See Figure 1, S = 0 V, $R_L$ = 60 $\Omega$ , $C_L$ = 100 pF, $R_{CM}$ = open |     | 50  | 70  |      |
| $t_{pLD}$       | Propagation delay time, low input to dominant output   |                                                                              |     | 40  | 70  | 20   |
| t <sub>r</sub>  | Differential output signal rise time, 10% to 90%       |                                                                              |     | 15  | 30  | ns   |
| t <sub>f</sub>  | Differential output signal fall time, 90% to 10%       |                                                                              |     | 17  | 30  |      |
| t <sub>en</sub> | Enable time from silent mode to dominant               | $R_L = 60 \Omega, C_L = 15 pF,$<br>$C_{LD} = 100 pF$                         |     |     | 200 | ns   |

Submit Documentation Feedback

# RECEIVER ELECTRICAL CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)

|                      | PARAMETER                                                                                   | TEST CON                              | DITIONS                         | MIN  | TYP <sup>(1)</sup> | MAX | UNIT |
|----------------------|---------------------------------------------------------------------------------------------|---------------------------------------|---------------------------------|------|--------------------|-----|------|
| V <sub>IT+</sub>     | Positive-going input threshold voltage                                                      |                                       |                                 | 800  | 900                |     |      |
| V <sub>IT</sub> _    | Negative-going input threshold voltage                                                      | -5 V < V <sub>CM</sub> < 10 V         |                                 | 500  | 650                |     | mV   |
| V <sub>hys</sub>     | Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT-</sub> )                                   |                                       |                                 | 140  | 160                |     |      |
|                      | High lavial autoriticality                                                                  | $I_O = -2 \text{ mA}$                 |                                 | 2.4  | 3.3                | 3.7 | V    |
| V <sub>OH</sub>      | High-level output voltage                                                                   | I <sub>O</sub> = -20 μA               |                                 | 2.7  | 3.3                | 3.7 | V    |
| V <sub>OL</sub>      | Low-level output voltage                                                                    | I <sub>O</sub> = 2 mA                 |                                 |      | 0.1                | 0.2 | V    |
| I <sub>BL(off)</sub> | Bus leakage current, with power off                                                         | CANH or CANL,                         | Vcc at 0 V                      | -600 |                    | 600 |      |
| I <sub>BL</sub>      | Bus leakage current, in silent mode or recessive state                                      | Other bus pin at 0 V                  | TXD or S pin at V <sub>CC</sub> | -600 |                    | 600 | μΑ   |
| Cı                   | Input capacitance to ground, (CANH or CANL)                                                 | $V_I = 0.4 \sin (4E6\pi t) + 2$       | 2.5 V                           |      | 20                 |     | pF   |
| C <sub>ID</sub>      | Differential input capacitance                                                              | $V_I = 0.4 \sin (4E6\pi t)$           |                                 |      | 7                  |     | pF   |
| R <sub>ID</sub>      | Differential input resistance                                                               | TXD at 3 V, S at 0 V                  |                                 | 30   | 60                 | 80  | kΩ   |
| R <sub>IN</sub>      | Input resistance, (CANH or CANL)                                                            |                                       |                                 | 15   | 30                 | 40  | kΩ   |
| R <sub>I(M)</sub>    | Input resistance matching [1 – (R <sub>IN (CANH)</sub> ) / R <sub>IN (CANL)</sub> )] × 100% | V <sub>CANH</sub> = V <sub>CANL</sub> |                                 | -3%  | 0%                 | 3%  |      |

<sup>(1)</sup> All typical values are at 25°C with  $V_{CC} = 5 \text{ V}$ .

### RECEIVER SWITCHING CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)

|                  | PARAMETER                                              | TEST CONDITIONS                               | MIN | TYP | MAX | UNIT |
|------------------|--------------------------------------------------------|-----------------------------------------------|-----|-----|-----|------|
| t <sub>pRH</sub> | Propagation delay time, recessive input to high output | See Figure 2, C <sub>1</sub> = 15 pF,         |     | 55  | 80  |      |
| $t_{pDL}$        | Propagation delay time, dominant input to low output   |                                               |     | 50  | 80  |      |
| t <sub>r</sub>   | Output signal rise time, 10% to 90%                    | $AB = 0 \text{ V or V}_{CC} \text{ (HVD253)}$ |     |     | 20  | ns   |
| t <sub>f</sub>   | Output signal fall time, 90% to 10%                    |                                               |     |     | 20  |      |

## DRIVER-TO-RECEIVER LOOP-SWITCHING CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)

|                    | commonaca operaning coman                     |                       | 2                                                                                                                       |     |     |      |    |
|--------------------|-----------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------|-----|-----|------|----|
|                    | PARAMETER                                     | TEST CONDITIONS       | MIN                                                                                                                     | TYP | MAX | UNIT |    |
| t <sub>loop1</sub> | Total loop delay, driver input                | Recessive to dominant | See Figure 4, S at 0 V, AB at 0 V,                                                                                      | 40  | 90  | 140  | ns |
| t <sub>loop2</sub> | to receiver output                            | Dominant to recessive | $R_L = 60 \Omega$ , $C_{LD} = 100 pF$ , $C_L = 15 pF$                                                                   | 40  | 105 | 140  |    |
| t <sub>AB1</sub>   | Loopback delay, driver input to (HVD253 only) | receiver output       | See Figure 5, S at 0 V, AB = $V_{CC}$ , R <sub>L</sub> = 60 $\Omega$ , C <sub>LD</sub> = 100 pF, C <sub>L</sub> = 15 pF |     | 20  | 40   | ns |

SLLSE37 –JUNE 2010 www.ti.com



## LOGIC INPUT PIN CHARACTERISTICS (D, S, AND AB INPUTS)

over recommended operating conditions (unless otherwise noted)

| PARAMETER            |                           | TEST CONDITIONS                               | MIN  | TYP MAX | UNIT |
|----------------------|---------------------------|-----------------------------------------------|------|---------|------|
| II                   | Input current             | 0 V < V <sub>IN</sub> < V <sub>CC</sub>       | -100 | 100     | μΑ   |
| I <sub>OP(off)</sub> | Power-off leakage current | $V_{CC}$ at 0 V, 0 < $V_{IN}$ < $V_{CC(MAX)}$ | -100 | 100     | μA   |

# $\mathbf{V}_{\text{REF}}$ PIN CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)

|    | PARAMETER      | TEST CONDITIONS                   | MIN                  | TYP                | MAX                  | UNIT |
|----|----------------|-----------------------------------|----------------------|--------------------|----------------------|------|
|    |                | –100 μA < I <sub>O</sub> < 100 μA | 0.4 V <sub>CC</sub>  | $0.5V_{CC}$        | 0.6V <sub>CC</sub>   |      |
| Vo | Output voltage | –50 μA < I <sub>O</sub> < 50 μA   | 0.43 V <sub>CC</sub> | 0.5V <sub>CC</sub> | 0.57 V <sub>CC</sub> | V    |
|    |                | –5 μA < I <sub>O</sub> < 5 μA     | 0.45 V <sub>CC</sub> | $0.5V_{CC}$        | 0.55 V <sub>CC</sub> |      |

## **SUPPLY CURRENT**

over recommended operating conditions (unless otherwise noted)

| PARAMETER |                                       |           | TEST CONDITIONS                            | MIN                                                 | TYP | MAX | UNIT |    |
|-----------|---------------------------------------|-----------|--------------------------------------------|-----------------------------------------------------|-----|-----|------|----|
|           |                                       | HVD252    | Cilont                                     | S at V <sub>CC</sub> , TXD at V <sub>CC</sub>       |     | 13  | 17   |    |
|           | I <sub>CC</sub> Supply current HVD253 | HVD253    | Silent                                     | S at V <sub>CC</sub> , AB at 0 V or V <sub>CC</sub> |     | 13  | 17   | Λ  |
| ICC       |                                       | All       | Dominant                                   | TXD at 0 V, 50-Ω load, S at 0 V                     |     | 60  | 80   | mA |
|           | All                                   | Recessive | TXD at V <sub>CC</sub> , no load, S at 0 V |                                                     | 13  | 17  |      |    |



## PARAMETER MEASUREMENT INFORMATION



Figure 1. Driver Test Circuit





Figure 2. Receiver Test Circuit

SLLSE37 –JUNE 2010 www.ti.com

## PARAMETER MEASUREMENT INFORMATION (continued)



Figure 3. Enable Test Circuit



Figure 4. Loop Time Measurements



## PARAMETER MEASUREMENT INFORMATION (continued)



Figure 5. Loopback Timing Measurement

INSTRUMENTS

SLLSE37 -JUNE 2010 www.ti.com

# TEXAS INSTRUMENTS

# PARAMETER MEASUREMENT INFORMATION (continued) EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS







#### **APPLICATION INFORMATION**

### **USING THE SILENT MODE**

The silent mode is selected by setting a logic high on pin 8 (S). In silent mode, the driver function of the transceiver is disabled, whereas the receiver function remains active. This silent mode may be used to implement *babbling idiot* protection, to ensure that the driver does not disrupt the entire network in case of a local fault. The silent mode may also be used in redundant systems to select or de-select the redundant transceiver until needed.

### **USING THE AUTOBAUD FEATURE OF THE SN65HVD253**

The autobaud feature of the HVD253 is selected by placing a logic high on pin 5 (AB). In autobaud mode, the normal *bus-transmit* function of the transceiver is disabled, whereas the *bus-receive* function and all of the other normal operating functions of the device remain active. An internal loopback emulates the connection between the driver outputs and the receiver inputs, allowing the receiver to respond to locally-generated dominant bits as well as dominant bits from other nodes.

With the autobaud function engaged, normal bus activity, including activity from the local controller, can be monitored by the local node as received data. However, if an error frame is generated by the local CAN controller, it is not transmitted to the bus. Only the local microprocessor can detect the error frame.

Autobaud detection is well suited to applications that have a known selection of baud rates. For example, DeviceNet (a common industrial protocol) has optional signaling rates of 125 kbps, 250 kbps, or 500 kbps. Once a logic high has been applied to pin 5 (AB) of the HVD253, the local controller may assume a baud rate such as 125 kbps and then wait for a message to be transmitted by another node on the bus. If the wrong local signaling rate has been selected, an error message is generated by the local CAN controller. However, because the bus-transmit function of the transceiver has been disabled, no other nodes receive the error message from the local controller.

This procedure makes use of the CAN controller status-register indications of message received and error warning status to signal if the current signaling rate is correct or not. The warning status indicates that the CAN controller error counters have been incremented. A message-received status indicates that a good message has been received.

If an error is generated, the local CAN controller may assume another signaling rate and wait to receive another message. When an error-free message has been received, the correct baud rate has been selected. A logic low may now be applied to pin 5 (AB) of the HVD253, returning the *bus-transmit* normal operating function to the transceiver.

## USING THE V<sub>REF</sub> OUTPUT

The  $V_{REF}$  output provides a stable voltage of half the power supply voltage. This can be used in split-termination schemes to improve electromagnetic compatibility (EMC) of the system. It can also be used as a reference with which to compare the single-ended inputs for degraded operation in the event of a wire-break fault on either the CANH or CANL bus lines.

### **DeviceNet REQUIREMENTS**

DeviceNet requires additional performance beyond the requirements of the ISO 11898-2 CAN standard. These additional specifications address the conditions found in rugged industrial applications. The DeviceNet specifications are maintained by ODVA. (www.odva.org) The HVD252 and HVD253 fully meet these requirements under all recommended operating conditions.

| PARAMETER                              | DeviceNet SPECIFICATION | HVD252, HVD253 |
|----------------------------------------|-------------------------|----------------|
| Number of nodes                        | 64                      | Yes            |
| Minimum differential input resistance  | 20 kΩ                   | Yes            |
| Minimum differential input capacitance | 24 pF                   | Yes            |
| Bus pin voltage range (survivable)     | –25 V to 18 V           | Yes            |
| Bus pin voltage range (operation)      | –5 V to 10 V            | Yes            |
| Differential output voltage            | 1.5 V with 50-Ω load    | Yes            |

11-Nov-2025

### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|----------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                |                       |      | (4)           | (5)                |              |              |
| SN65HVD252D           | Active | Production    | SOIC (D)   8   | 75   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | HVD252       |
| SN65HVD252D.A         | Active | Production    | SOIC (D)   8   | 75   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | HVD252       |
| SN65HVD252DR          | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | HVD252       |
| SN65HVD252DR.A        | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | HVD252       |
| SN65HVD253D           | Active | Production    | SOIC (D)   8   | 75   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | HVD253       |
| SN65HVD253D.A         | Active | Production    | SOIC (D)   8   | 75   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | HVD253       |
| SN65HVD253DR          | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | HVD253       |
| SN65HVD253DR.A        | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | HVD253       |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No. RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## **PACKAGE OPTION ADDENDUM**

www.ti.com 11-Nov-2025

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65HVD252DR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD253DR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 24-Jul-2025



## \*All dimensions are nominal

| Device       | Package Type Package Drawing |   | Package Type Package Drawin |      | Pins  | SPQ   | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|------------------------------|---|-----------------------------|------|-------|-------|-------------|------------|-------------|--|
| SN65HVD252DR | SOIC                         | D | 8                           | 2500 | 353.0 | 353.0 | 32.0        |            |             |  |
| SN65HVD253DR | SOIC                         | D | 8                           | 2500 | 353.0 | 353.0 | 32.0        |            |             |  |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

## **TUBE**



\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65HVD252D   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| SN65HVD252D.A | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| SN65HVD253D   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| SN65HVD253D.A | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025