









SN65LVDS1, SN65LVDS2, SN65LVDT2 SLLS373M - JULY 1999 - REVISED MARCH 2024

# **SN65LVDxx High-Speed Differential Line Drivers and Receivers**

## 1 Features

- Meets or Exceeds the ANSI TIA/EIA-644 Standard
- Designed for Signaling Rates <sup>1</sup> up to:
  - 630Mbps for Drivers
  - 400Mbps for Receivers
- Operates From a 2.4V to 3.6V Supply
- Available in SOT-23 and SOIC Packages
- Bus-Terminal ESD Exceeds 9kV
- Low-Voltage Differential Signaling With Typical Output Voltages of 350mV Into a 100Ω Load
- **Propagation Delay Times** 
  - 1.7ns Typical Driver
  - 2.5ns Typical Receiver
- Power Dissipation at 200MHz
  - 25mW Typical Driver
  - 60mW Typical Receiver
- LVDT Receiver Includes Line Termination
- Low Voltage TTL (LVTTL) Level Driver Input Is 5V
- Driver Is Output High-Impedance with  $V_{CC} < 1.5V$
- Receiver Output and Inputs are High-Impedance With  $V_{CC} < 1.5V$
- Receiver Open-Circuit Fail Safe
- Differential Input Voltage Threshold Less Than 100mV

## 2 Applications

- Wireless Infrastructure
- Telecom Infrastructure
- Printer

## 3 Description

The SN65LVDS1, SN65LVDS2, and SN65LVDT2 devices are single, low-voltage, differential line drivers and receivers in the small-outline transistor package. The outputs comply with the TIA/EIA-644 standard and provide a minimum differential output voltage magnitude of 247mV into a  $100\Omega$  load at signaling rates up to 630Mbps for drivers and 400Mbps for receivers.

When the SN65LVDS1 device is used with an LVDS receiver (such as the SN65LVDT2) in a point-topoint connection, data or clocking signals can be transmitted over printed-circuit board traces or cables at very high rates with very low electromagnetic emissions and power consumption. The packaging, low power, low EMI, high ESD tolerance, and wide supply voltage range make the device ideal for battery-powered applications.

The SN65LVDS1, SN65LVDS2, and SN65LVDT2 devices are characterized for operation from -40°C to 85°C.

#### **Device Information**

|             | Bevice information     |                   |  |  |  |  |  |  |
|-------------|------------------------|-------------------|--|--|--|--|--|--|
| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |  |  |  |  |  |  |
| SN65LVDS1   | SOIC (8)               | 4.90 mm × 3.91 mm |  |  |  |  |  |  |
|             | SOT (5)                | 2.90 mm × 1.60 mm |  |  |  |  |  |  |
| SN65LVDS2   | SOIC (8)               | 4.90 mm × 3.91 mm |  |  |  |  |  |  |
|             | SOT (5)                | 2.90 mm × 1.60 mm |  |  |  |  |  |  |
| SN65LVDT2   | SOIC (8)               | 4.90 mm × 3.91 mm |  |  |  |  |  |  |
| SINOSLVD12  | SOT (5)                | 2.90 mm × 1.60 mm |  |  |  |  |  |  |

For all available packages, see the orderable addendum at the end of the data sheet.



## **Simplified Schematic**

<sup>1</sup> The signaling rate of a line, is the number of voltage transitions that are made per second expressed in the units bps (bits per second)



# **Table of Contents**

| 1 Features1                              | 8.4 Device Functional Modes                          | .17 |
|------------------------------------------|------------------------------------------------------|-----|
| 2 Applications                           | 9 Application and Implementation                     | 19  |
| 3 Description1                           | 9.1 Application Information                          |     |
| 4 Device Options3                        | 9.2 Typical Applications                             |     |
| 5 Pin Configuration and Functions3       | 10 Power Supply Recommendations                      |     |
| 6 Specifications4                        | 11 Layout                                            |     |
| 6.1 Absolute Maximum Ratings4            | 11.1 Layout Guidelines                               |     |
| 6.2 ESD Ratings4                         | 11.2 Layout Example                                  |     |
| 6.3 Recommended Operating Conditions4    | 12 Device and Documentation Support                  |     |
| 6.4 Thermal Information5                 | 12.1 Device Support                                  |     |
| 6.5 Driver Electrical Characteristics5   | 12.2 Third-Party Products Disclaimer                 |     |
| 6.6 Receiver Electrical Characteristics6 | 12.3 Documentation Support                           | 31  |
| 6.7 Driver Switching Characteristics6    | 12.4 Receiving Notification of Documentation Updates | 31  |
| 6.8 Receiver Switching Characteristics7  | 12.5 Support Resources                               | 3   |
| 6.9 Typical Characteristics8             | 12.6 Trademarks                                      | 3   |
| 7 Parameter Measurement Information10    | 12.7 Electrostatic Discharge Caution                 | 3   |
| 8 Detailed Description14                 | 12.8 Glossary                                        |     |
| 8.1 Overview14                           | 13 Revision History                                  |     |
| 8.2 Functional Block Diagram14           | 14 Mechanical, Packaging, and Orderable              |     |
| 8.3 Feature Description14                |                                                      | 32  |
|                                          |                                                      |     |



## **4 Device Options**

| PART NUMBER  | INTEGRATED TERMINATION | PACKAGE    |
|--------------|------------------------|------------|
| SN65LVDS1DBV |                        | SOT-23 (5) |
| SN65LVDS1D   |                        | SOIC (8)   |
| SN65LVDS2DBV |                        | SOT-23 (5) |
| SN65LVDS2D   |                        | SOIC (8)   |
| SN65LVDT2DBV | V                      | SOT-23 (5) |
| SN65LVDT2D   | √                      | SOIC (8)   |

# **5 Pin Configuration and Functions**



Table 5-1. Pin Functions: SN65LVDS1

|                 | PIN |         | I/O | DESCRIPTION                              |  |  |
|-----------------|-----|---------|-----|------------------------------------------|--|--|
| NAME            | DBV | D       | 1/0 |                                          |  |  |
| V <sub>CC</sub> | 1   | 1       |     | Supply voltage                           |  |  |
| GND             | 2   | 4       |     | Ground                                   |  |  |
| D               | 5   | 2       | I   | LVTTL input signal                       |  |  |
| Υ               | 4   | 7       | 0   | Differential (LVDS) non-inverting output |  |  |
| Z               | 3   | 8       | 0   | Differential (LVDS) inverting output     |  |  |
| NC              |     | 3, 5, 6 |     | No connect                               |  |  |



## Table 5-2. Pin Functions: SN65LVDS2, SN65LVDT2

|                 | PIN |         | I/O | DESCRIPTION                              |  |  |  |
|-----------------|-----|---------|-----|------------------------------------------|--|--|--|
| NAME            | DBV | D       | 1/0 | DESCRIPTION                              |  |  |  |
| V <sub>CC</sub> | 1   | 8       |     | Supply voltage                           |  |  |  |
| GND             | 2   | 5       |     | Ground                                   |  |  |  |
| A               | 3   | 2       | I   | Differential (LVDS) non-inverting output |  |  |  |
| В               | 4   | 1       | I   | Differential (LVDS) inverting output     |  |  |  |
| R               | 5   | 7       | 0   | LVTTL output signal                      |  |  |  |
| NC              |     | 3, 4, 6 |     | No connect                               |  |  |  |

## **6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

| PAI                                                    | RAMETER                                              |  | MIN  | MAX                 | UNIT |
|--------------------------------------------------------|------------------------------------------------------|--|------|---------------------|------|
| Supply voltage range, V <sub>CC</sub> <sup>(2)</sup>   | Supply voltage range, V <sub>CC</sub> <sup>(2)</sup> |  |      | 4                   | V    |
| Innut valta a name N                                   | (A or B)                                             |  | -0.5 | 4                   | V    |
| Input voltage range, V <sub>I</sub>                    | (D)                                                  |  | -0.5 | V <sub>CC</sub> + 2 | V    |
| Output voltage, V <sub>O</sub>                         | (Y or Z)                                             |  | -0.5 | 4                   | V    |
| Differential input voltage magnitude,  V <sub>ID</sub> | SN65LVDT2 only                                       |  |      | 1                   | V    |
| Receiver output current, I <sub>O</sub>                |                                                      |  | -12  | 12                  | mA   |
| Storage temperature, T <sub>stg</sub>                  |                                                      |  | -65  | 150                 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential I/O bus voltages are with respect to network ground terminal.

## 6.2 ESD Ratings

|                    |                                                                                                                                                                                                               |                                                              |                                 | VALUE | UNIT                                  |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|---------------------------------|-------|---------------------------------------|
|                    | Electrostatic discharge  Machine-model electrostatic discharge, HBM ESD <sup>(1)</sup> Machine-model electrostatic discharge, MM ESD <sup>(2)</sup> Field-induced-charge device model electrostatic discharge | All pins                                                     | ±4000                           |       |                                       |
|                    | Electrostatic                                                                                                                                                                                                 | ESD <sup>(1)</sup>                                           | Bus pins (A, B, Y, Z)           | ±9000 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |
| V <sub>(ESD)</sub> | discharge                                                                                                                                                                                                     | Machine-model electrostatic discharge, MM ESD <sup>(2)</sup> |                                 | ±400  | V                                     |
|                    |                                                                                                                                                                                                               | Field-induced-charge device model electrostatic dis          | charge, FCDM ESD <sup>(3)</sup> | ±1500 |                                       |

- (1) Test method based upon JEDEC Standard 22, Test Method A114-A. Bus pins stressed with respect to GND and V<sub>CC</sub> separately.
- (2) Test method based upon JEDEC Standard 22, Test Method A114-A.
- (3) Test method based upon EIA-JEDEC JESD22-C101C.

## 6.3 Recommended Operating Conditions

|                 | PARAMETER                                                       | MIN | NOM MAX               | UNIT |
|-----------------|-----------------------------------------------------------------|-----|-----------------------|------|
| V <sub>CC</sub> | Supply voltage                                                  | 2.4 | 3.3 3.6               | V    |
| V <sub>IH</sub> | High-level input voltage                                        | 2   | 5                     | V    |
| V <sub>IL</sub> | Low-level input voltage                                         | 0   | 0.8                   | V    |
| T <sub>A</sub>  | Operating free-air temperature                                  | -40 | 85                    | °C   |
| V <sub>ID</sub> | Magnitude of differential input voltage                         | 0.1 | 0.6                   | V    |
|                 | Input voltage (any combination of input or common-mode voltage) | 0   | V <sub>CC</sub> – 0.8 | V    |

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



## **6.4 Thermal Information**

|                 |                                        | SN65LVDS1, SN65L |        |       |
|-----------------|----------------------------------------|------------------|--------|-------|
|                 | THERMAL METRIC(1)                      | D                | DBV    | UNIT  |
|                 |                                        | 8 PINS           | 5 PINS |       |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 172.4            | 322.6  | °C/W  |
| Power rating    | T <sub>A</sub> ≤ 25°C                  | 725              | 385    | mW    |
| Power rating    | T <sub>A</sub> ≤ 85°C                  | 402              | 200    | IIIVV |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## **6.5 Driver Electrical Characteristics**

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                              | TEST CONDITIONS                                   | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX   | UNIT |
|---------------------|------------------------------------------------------------------------|---------------------------------------------------|--------------------|--------------------|-------|------|
| 11.7                | Differential output valtage magnitude                                  | $R_L$ = 100 Ω, 2.4 ≤ $V_{CC}$ < 3 $V$             | 200                | 350                | 454   |      |
| V <sub>OD</sub>     | Differential output voltage magnitude                                  | $R_L$ = 100 Ω, 3 ≤ $V_{CC}$ < 3.6 $V$             | 247                | 350                | 454   | mV   |
| $\Delta  V_{OD} $   | Change in differential output voltage magnitude between logic states   | See Figure 7-2                                    | -50                |                    | 50    |      |
| V <sub>OC(SS)</sub> | Steady-state common-mode output voltage                                |                                                   | 1.125              |                    | 1.375 | V    |
| $\Delta V_{OC(SS)}$ | Change in steady-state common-mode output voltage between logic states | See Figure 7-2                                    | -50                |                    | 50    | mV   |
| V <sub>OC(PP)</sub> | Peak-to-peak common-mode output voltage                                |                                                   |                    | 25                 | 100   | mV   |
|                     | Own the comment                                                        | V <sub>I</sub> = 0 V or V <sub>CC</sub> , No load |                    | 2                  | 4     | mA   |
| I <sub>CC</sub>     | Supply current                                                         | $V_I = 0 \text{ V or } V_{CC}, R_L = 100 \Omega$  |                    | 2<br>5.5<br>2<br>2 | 8     |      |
| I <sub>IH</sub>     | High-level input current                                               | V <sub>IH</sub> = 5 V                             |                    | 2                  | 20    | μA   |
| I <sub>IL</sub>     | Low-level input current                                                | V <sub>IL</sub> = 0.8 V                           |                    | 2                  | 10    | μA   |
|                     | Short-circuit output current                                           | V <sub>OY</sub> or V <sub>OZ</sub> = 0 V          |                    | 3                  | 10    | mΛ   |
| I <sub>OS</sub>     | Short-circuit output current                                           | V <sub>OD</sub> = 0 V                             |                    |                    | 10    | mA   |
| I <sub>O(OFF)</sub> | Power-off output current                                               | V <sub>CC</sub> = 1.5 V, V <sub>O</sub> = 3.6 V   | -1                 |                    | 1     | μA   |
| Ci                  | Input capacitance                                                      | V <sub>I</sub> = 0.4sin(4E6πt) + 0.5 V            |                    | 3                  |       | pF   |

<sup>(1)</sup> The algebraic convention, in which the least positive (most negative) limit is designated as a minimum, is used in this data sheet.

<sup>(2)</sup> All typical values are at 25°C and with a 3.3-V supply.



## **6.6 Receiver Electrical Characteristics**

over recommended operating conditions (unless otherwise noted)

|                      | PARAMETER                                      | •                        | TEST CONDITIONS                                                         | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX  | UNIT |
|----------------------|------------------------------------------------|--------------------------|-------------------------------------------------------------------------|--------------------|--------------------|------|------|
| V <sub>ITH+</sub>    | Positive-going differential input threshold    | voltage                  |                                                                         |                    |                    | 100  | m)/  |
| V <sub>ITH</sub> _   | Negative-going differential inpu threshold     | t voltage                | See Figure 7-3                                                          | -100               |                    |      | mV   |
| \/                   | High lovel output voltage                      |                          | $I_{OH} = -8 \text{ mA}, V_{CC} = 2.4 \text{ V}$                        | 1.9                |                    |      | V    |
| V <sub>OH</sub>      | High-level output voltage                      |                          | $I_{OH} = -8 \text{ mA}, V_{CC} = 3 \text{ V}$                          | 2.4                |                    |      | V    |
| V <sub>OL</sub>      | Low-level output voltage                       | Low-level output voltage |                                                                         |                    | 0.25               | 0.4  | V    |
| Icc                  | Supply current                                 |                          | No load, Steady state                                                   |                    | 4                  | 7    | mA   |
|                      |                                                |                          | V <sub>I</sub> = 0 V, other input = 1.2 V                               | -20                |                    | -2   | μА   |
|                      | Input current (A or B inputs)                  | LVDS2                    | V <sub>I</sub> = 2.2 V, other input = 1.2 V,<br>V <sub>CC</sub> = 3.0 V |                    | -3                 | -1.2 |      |
| 11                   |                                                | LVDT2                    | V <sub>I</sub> = 0 V, other input open                                  | -40                |                    | -4   |      |
|                      |                                                |                          | V <sub>I</sub> = 2.2 V, other input open,<br>V <sub>CC</sub> = 3.0 V    |                    | -6                 | -2.4 |      |
| I <sub>ID</sub>      | Differential input current $(I_{IA} - I_{IB})$ | LVDS2                    | V <sub>IA</sub> = 2.4 V, V <sub>IB</sub> = 2.3 V                        | -2                 |                    | 2    | μΑ   |
|                      | Power-off input current (A or B                | LVDS2                    | V <sub>CC</sub> = 0 V, V <sub>IA</sub> = V <sub>IB</sub> = 2.4 V        |                    |                    | 20   |      |
| I <sub>I</sub> (OFF) | inputs)                                        | LVDT2                    | V <sub>CC</sub> = 0 V, V <sub>IA</sub> = V <sub>IB</sub> = 2.4 V        |                    |                    | 40   | μA   |
| R <sub>T</sub>       | Differential input resistance                  | LVDT2                    | V <sub>IA</sub> = 2.4 V, V <sub>IB</sub> = 2.2 V                        | 90                 | 111                | 132  | Ω    |
| Cı                   | Input capacitance                              |                          | $V_I = 0.4 \sin(4E6\pi t) + 0.5 V$                                      |                    | 5.8                |      | pF   |
| Co                   | Output capacitance                             |                          | $V_I = 0.4\sin(4E6\pi t) + 0.5 V$                                       |                    | 3.4                |      | pF   |

<sup>(1)</sup> The algebraic convention, in which the least positive (most negative) limit is designated as a minimum, is used in this data sheet.

## 6.7 Driver Switching Characteristics

over recommended operating conditions (unless otherwise noted)

|                    | PARAMETER                                                          | TEST CONDITIONS                                        | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|--------------------|--------------------------------------------------------------------|--------------------------------------------------------|-----|--------------------|-----|------|
| t <sub>PLH</sub>   | Propagation delay time, low-to-high-level output                   |                                                        |     | 1.5                | 3.1 | ns   |
| t <sub>PHL</sub>   | Propagation delay time, high-to-low-level output                   |                                                        |     | 1.8                | 3.1 | ns   |
| t <sub>r</sub>     | Differential output signal rise time                               | $R_L = 100 \Omega$ , $C_L = 10 pF$ ,<br>See Figure 7-5 |     | 0.6                | 1   | ns   |
| t <sub>f</sub>     | Differential output signal fall time                               | oss riguies r s                                        |     | 0.7                | 1   | ns   |
| t <sub>sk(p)</sub> | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  ) <sup>(2)</sup> |                                                        |     | 0.3                |     | ns   |

<sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply.

<sup>2)</sup> All typical values are at 25°C and with a 2.7-V supply.

 $t_{sk(p)}$  is the magnitude of the time difference between the high-to-low and low-to-high propagation delay times at an output.



## **6.8 Receiver Switching Characteristics**

over recommended operating conditions (unless otherwise noted)

|                      | PARAMETER                                                          | TES                     | ST CONDITIONS                                                      | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|----------------------|--------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------|-----|--------------------|-----|------|
| t <sub>PLH</sub>     | Propagation delay time, low-to-high-<br>level output               |                         |                                                                    | 1.4 | 2.6                | 3.6 | ns   |
| t <sub>PHL</sub>     | Propagation delay time, high-to-low-level output                   | C <sub>L</sub> = 10 pF, | See Figure 7-6                                                     | 1.4 | 2.5                | 3.6 | ns   |
| t <sub>sk(p)</sub>   | Pulse skew ( t <sub>pHL</sub> - t <sub>pLH</sub>  ) <sup>(2)</sup> |                         |                                                                    |     | 0.1                | 0.6 | ns   |
| t <sub>r</sub>       | Output signal rise time                                            |                         |                                                                    |     | 0.8                | 1.4 | ns   |
| t <sub>f</sub>       | Output signal fall time                                            |                         |                                                                    |     | 0.8                | 1.4 | ns   |
|                      | Output slew rate (rising)                                          |                         | V <sub>CC</sub> = 3.0 V – 3.6 V                                    | 2.2 | 3                  | 5.5 | V/ns |
| t <sub>r(slew)</sub> | Output siew rate (rising)                                          | C <sub>I</sub> = 10 pF  | V <sub>CC</sub> = 2.4 V – 2.7 V<br>V <sub>CC</sub> = 3.0 V – 3.6 V | 1.5 | 1.9                | 2.9 | V/ns |
|                      | Output alou rate (falling)                                         | 10L - 10 PF             | V <sub>CC</sub> = 3.0 V – 3.6 V                                    | 2.7 | 3.8                | 6   | V/ns |
| t <sub>f(slew)</sub> | Output slew rate (falling)                                         |                         | V <sub>CC</sub> = 2.4 V – 2.7 V                                    | 2.1 | 2.3                | 3.9 | V/ns |

All typical values are at 25°C and with a 2.7-V supply.  $t_{sk(p)}$  is the magnitude of the time difference between the high-to-low and low-to-high propagation delay times at an output.



## **6.9 Typical Characteristics**



Figure 6-1. Driver High-to-Low Level Propagation Delay Times vs Free-Air Temperature



Figure 6-2. Driver Low-to-High Level Propagation Delay Times vs Free-Air Temperature



Figure 6-3. Receiver High-Level Output Voltage vs High-Level Output Current



Figure 6-4. Receiver Low-Level Output Voltage vs Low-Level
Output Current



Times vs Free-Air Temperature



Figure 6-6. Receiver Low-to-High Level Propagation Delay Times vs Free-Air Temperature



# **6.9 Typical Characteristics (continued)**







## 7 Parameter Measurement Information



Figure 7-1. Driver Voltage and Current Definitions



A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, pulse repetition rate (PRR) = 0.5 Mpps, pulse width =  $500 \pm 10$  ns.  $C_L$  includes instrumentation and fixture capacitance within 0.06 mm of the device under test. The measurement of  $V_{OC(PP)}$  is made on test equipment with a -3dB bandwidth of at least 300 MHz.

Figure 7-2. Driver Test Circuit and Definitions for the Driver Common-Mode Output Voltage



Figure 7-3. Receiver Voltage and Current Definitions





<sup>†</sup> Remove for testing LVDT device.

NOTE: Input signal of 3 Mpps, duration of 167 ns, and transition time of < 1 ns.



NOTE: Input signal of 3 Mpps, duration of 167 ns, and transition time of <1 ns.

Figure 7-4.  $V_{\text{IT+}}$  and  $V_{\text{IT-}}$  Input Voltage Threshold Test Circuit and Definitions





- A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, pulse repetition rate (PRR) = 50 Mpps, pulse width = 10 ± 0.2 ns.  $C_L$  includes instrumentation and fixture capacitance within 0.06 mm of the device under test.
- B. This point is 1.4 V with  $V_{CC}$  = 3.3 V or 1.2 V with  $V_{CC}$  = 2.7 V.

Figure 7-5. Driver Test Circuit, Timing, and Voltage Definitions for the Differential Output Signal





A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, pulse repetition rate (PRR) = 50 Mpps, pulse width = 10 ± 0.2 ns.  $C_L$  includes instrumentation and fixture capacitance within 0.06 m of the device under test.

Figure 7-6. Receiver Timing Test Circuit and Waveforms



## 8 Detailed Description

## 8.1 Overview

The SN65LVDS1 device is a single-channel, low-voltage differential signaling (LVDS) line driver. It operates from a single supply that is nominally 3.3 V, but can be as low as 2.4 V and as high as 3.6 V. The input signal to the SN65LVDS1 is an LVTTL signal. The output of the device is a differential signal complying with the LVDS standard (TIA/EIA-644). The differential output signal operates with a signal level of 340 mV, nominally, at a common-mode voltage of 1.2 V. This low differential output voltage results in a low emitted radiated energy, which is dependent on the signal slew rate. The differential nature of the output provides immunity to common-mode coupled signals that the driven signal may experience.

The SN65LVDS1 device is intended to drive a 100-Ω transmission line. This transmission line may be a printedcircuit board (PCB) or cabled interconnect. With transmission lines, the optimum signal quality and power delivery is reached when the transmission line is terminated with a load equal to the characteristic impedance of the interconnect. Likewise, the driven  $100-\Omega$  transmission line should be terminated with a matched resistance.

The SN65LVDS2 device is a single-channel LVDS line receiver. It also operates from a single supply that is nominally 3.3 V, but can be as low as 2.4 V and as high as 3.6 V. The input signal to the SN65LVDS2 is a differential LVDS signal. The output of the device is a LVTTL digital signal. This LVDS receiver requires ±100 mV of input signal to determine the correct state of the received signal compliant LVDS receivers can accept input signals with a common-mode range between 0.05 V and 2.35 V. As the common-mode output voltage of an LVDS driver is 1.2 V, the SN65LVDS2 correctly determines the line state when operated with a 1-V ground shift between driver and receiver.

The SN65LVDT2 device is also a single-channel LVDS receiver. This device differs from the SN65LVDS2 in that it incorporates an integrated termination resistor along with the receiver. This termination would take the place of the matched load line termination mentioned above. The SN65LVDT2 can be used in a point-to-point system or in a multidrop system when it is the last receiver on the multidrop bus. The SN65LVDT2 device should not be used at every node in a multidrop system as this would change the loaded bus impedance throughout the bus resulting in multiple reflections and signal distortion.

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 SN65LVDS1 Features

#### 8.3.1.1 Driver Output Voltage and Power-On Reset

The SN65LVDS1 driver operates and meets all the specified performance requirements for supply voltages in the range of 2.6 V to 3.6 V. When the supply voltage drops below 1.5 V (or is turning on and has not yet reached 1.5 V), power-on reset circuitry set the driver output to a high-impedance state.

### 8.3.1.2 Driver Offset

An LVDS-compliant driver is required to maintain the common-mode output voltage at 1.2 V (±75 mV). The SN65LVDS1 incorporates sense circuitry and a control loop to source common-mode current and keep the output signal within specified values. Further, the device maintains the output common-mode voltage at this set point over the full 2.6-V to 3.6-V supply range.

#### 8.3.1.3 5-V Input Tolerance

5-V and 3.3-V TTL logic standards share the same input high-voltage and input low-voltage thresholds, namely 2.0 V and 0.8 V, respectively. Although the maximum supply voltage for the SN65LVDS1 is 3.6 V, the driver can



operate and meet all performance requirements when the input signals are as high as 5 V. This allows operation with 3.3-V TTL as well as 5-V TTL logic. 3.3-V CMOS and 5-V CMOS inputs are also allowable, although one should ensure that the duty-cycle distortion that will result from the TTL (ground-referenced) thresholds are acceptable.

#### 8.3.1.4 NC Pins

NC (not connected) pins are pins where the die is not physically connected to the lead frame or package. For optimum thermal performance, a good rule of thumb is to ground the NC pins at the board level.

#### 8.3.1.5 Driver Equivalent Schematics

The SN65LVDS1 equivalent input and output schematic diagrams are shown in Figure 8-1. The driver input is represented by a CMOS inverter stage with a 7-V Zener diode. The input stage is high-impedance, and includes an internal pulldown to ground. If the driver input is left open, the driver input provides a low-level signal to the rest of the driver circuitry, resulting in a low-level signal at the driver output pins. The Zener diode provides ESD protection. The driver output stage is a differential pair, one half of which is shown in Figure 8-1. Like the input stage, the driver output includes a Zener diode for ESD protection. The schematic shows an output stage that includes a set of current sources (nominally 3.5 mA) that are connected to the output load circuit based upon the input stage signal. To the first order, the SN65LVDS2 output stage acts a constant-current source.



Figure 8-1. Driver Equivalent Input and Output Schematic Diagrams

#### 8.3.2 SN65LVDS2 and SN65LVDT2 Features

#### 8.3.2.1 Receiver Open Circuit Fail-Safe

One of the most common problems with differential signaling applications is how the system responds when no differential voltage is present on the signal pair. The LVDS receiver is like most differential line receivers in that its output logic state can be indeterminate when the differential input voltage is between –100 mV and 100 mV and within its recommended input common-mode voltage range. However, the TI LVDS receiver is different in how it handles the open-input circuit situation.

Open circuit means that there is little or no input current to the receiver from the data line itself. This could be when the driver is in a high-impedance state or the cable is disconnected. When this occurs, the LVDS receiver pulls each line of the signal to  $V_{CC}$  through 300-k $\Omega$  resistors as shown in Figure 8-2. The fail-safe feature uses an AND gate with input voltage thresholds at about 2.3 V to detect this condition and force the output to a high level.





Figure 8-2. Open-Circuit Fail-Safe of the LVDS Receiver

It is only under these conditions that the output of the receiver is valid with less than a 100-mV differential input voltage magnitude. The presence of the termination resistor, Rt does not affect the fail-safe function as long as it is connected as shown in Figure 8-2. Other termination circuits may allow a dc-current to ground that could defeat the pullup currents from the receiver and the fail-safe feature.

## 8.3.2.2 Receiver Output Voltage and Power-On Reset

The receiver high level outputs are a function of the device supply voltage. Both receivers support supply voltages in the range of 2.6 V to 3.6 V. The receiver high level output voltage has a minimum output voltage of 2.4 V (TTL logic compliant), when the supply voltage is above 3 V. For supply voltages in the range of 2.6 V to 3.0 V, the receiver high level has a minimum output voltage of 1.9 V. The SN65LVDS2 and the SN65LVDT2 receivers include power-on reset circuitry similar to the SN65LVDS1 circuitry. When the supply voltage drops below 1.5 V (or is turning on and has not yet reached 1.5 V), power-on reset circuitry sets the receiver input and output pins to a high-impedance state.

## 8.3.2.3 Common-Mode Range vs Supply Voltage

The input common-mode range over which the receivers meet all requirements is a function of the supply voltage as well. For all supply voltages, the valid input signal is from ground to 0.8 V below the supply rail. Hence, if the device is operating with a 3.3 V supply, and a minimum differential voltage of 100 mV, common-mode values in the range of 0.05 V to 2.45 V are supported. If the supply rail is set to 2.5 V, the common-mode range is limited to 0.05 V to 1.65 V.

#### 8.3.2.4 General Purpose Comparator

While the SN65LVDS2 and SN65LVDT2 are LVDS standard-compliant receivers, their utility and applications extend to a wider range of signals. As long as the input signals are within the required differential and common-mode voltage ranges mentioned above, the receiver output will be a faithful representation of the input signal.

#### 8.3.2.5 Receiver Equivalent Schematics

The SN65LVDS2 and SN65LVDT2 equivalent input and output schematic diagrams are shown in Figure 8-3. The receiver input is a high-impedance differential pair in the case of the SN65LVDS2. The SN65LVDT2 includes an internal termination resistor of 110  $\Omega$  across the input port. 7-V Zener diodes are included on each input to provide ESD protection. The receiver output structure shown is a CMOS inverter with an additional Zener diode, again for ESD protection.



Figure 8-3. Receiver Equivalent Input and Output Schematic Diagrams

#### 8.3.2.6 NC Pins

NC (not connected) pins are pins where the die is not physically connected to the lead frame or package. For optimum thermal performance, a good rule of thumb is to ground the NC pins at the board level.

#### 8.4 Device Functional Modes

## 8.4.1 Operation With $V_{CC}$ < 1.5 V

When the SN65LVDS1 is operated with its supply voltage less than 1.5 V, the driver output pins are high-impedance. When the SN65LVDS2 or the SN65LVDT2 is operated with its supply voltage less than 1.5 V, both the receiver input and the receiver output pins are high-impedance.

## 8.4.2 Operation With 1.5 $V \le V_{CC} < 2.4 V$

Operation with supply voltages in the range of 1.5 V  $\leq$  V<sub>CC</sub> < 2.4 V is undefined, and no specific device performance is guaranteed in this range.

## 8.4.3 Operation With 2.4 $V \le V_{CC} < 3.6 V$

Operation with the supply voltages greater than or equal to 2.4 and less than or equal to 3.6 V is normal operation. Some device specifications apply across the full supply range of 2.4 V  $\leq$  V<sub>CC</sub>  $\leq$  3.6 V, while some specifications are dependent upon the supply voltage. These dependencies are clearly described in the parametric tables above, as well as shown in the *Typical Characteristics* section.

## 8.4.4 SN65LVDS1 Truth Table

As can be seen from the truth table, when the driver input is left open, the differential output will be driven low.

Table 8-1. Driver Function(1)

| INPUT | OUTPUTS |   |  |  |  |
|-------|---------|---|--|--|--|
| D     | Y       | Z |  |  |  |
| Н     | Н       | L |  |  |  |
| L     | L       | Н |  |  |  |
| Open  | L       | Н |  |  |  |

(1) H = High level, L = low level, ? = indeterminate



Table 8-2. Receiver Function<sup>(1)</sup>

| INPUTS                             | OUTPUT |
|------------------------------------|--------|
| $V_{ID} = V_A - V_B$               | R      |
| V <sub>ID</sub> ≥ 100 mV           | Н      |
| -100 mV < V <sub>ID</sub> < 100 mV | ?      |
| V <sub>ID</sub> ≤ −100 mV          | L      |
| Open                               | Н      |

(1) H = High level, L = low level, ? = indeterminate

#### 8.4.5 SN65LVDS2 and SN65LVDT2 Truth Table

As can be seen from the truth table, when the receiver differential input signal is greater than 100 mV, the receiver output is high, and when the differential input voltage is below -100 mV, the receiver output is low. When the input voltage is between these thresholds (that is, between -100 mV and 100 mV), the receiver output is indeterminate. It may be high or low. A special case occurs when the input to the receiver is open-circuited.

Table 8-3. Driver Function<sup>(1)</sup>

| INPUT | OUTPUTS |   |  |  |
|-------|---------|---|--|--|
| D     | Υ       | Z |  |  |
| Н     | Н       | L |  |  |
| L     | L       | Н |  |  |
| Open  | L       | Н |  |  |

(1) H = High level, L = low level, ? = indeterminate

Table 8-4. Receiver Function<sup>(1)</sup>

| INPUTS                             | OUTPUT |
|------------------------------------|--------|
| $V_{ID} = V_A - V_B$               | R      |
| V <sub>ID</sub> ≥ 100 mV           | Н      |
| -100 mV < V <sub>ID</sub> < 100 mV | ?      |
| V <sub>ID</sub> ≤ −100 mV          | L      |
| Open                               | Н      |

(1) H = High level, L = low level, ? = indeterminate



# 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The SN65LVDS1, SN65LVDS2, and SN65LVDT2 devices are single-channel LVDS buffers. The functionality of these devices is simple, yet extremely flexible, leading to their use in designs ranging from wireless base stations to desktop computers. The varied class of potential applications share features and applications discussed in the paragraphs below.

## 9.2 Typical Applications

#### 9.2.1 Point-to-Point Communications

The most basic application for LVDS buffers, as found in this data sheet, is for point-to-point communications of digital data, as shown in Figure 9-1.



Figure 9-1. Point-to-Point Topology

A point-to-point communications channel has a single transmitter (driver) and a single receiver. This communications topology is often referred to as simplex. In Figure 9-1 the driver receives a single-ended input signal and the receiver outputs a single-ended recovered signal. The LVDS driver converts the single-ended input to a differential signal for transmission over a balanced interconnecting media of  $100-\Omega$  characteristic impedance. The conversion from a single-ended signal to an LVDS signal retains the digital data payload while translating to a signal whose features are more appropriate for communication over extended distances or in a noisy environment.

#### 9.2.1.1 Design Requirements

| DESIGN PARAMETERS                           | EXAMPLE VALUE                 |
|---------------------------------------------|-------------------------------|
| Driver Supply Voltage (V <sub>CCD</sub> )   | 2.4 to 3.6 V                  |
| Driver Input Voltage                        | 0.8 to 5.0 V                  |
| Driver Signaling Rate                       | DC to 400 Mbps                |
| Interconnect Characteristic Impedance       | 100 Ω                         |
| Termination Resistance                      | 100 Ω                         |
| Number of Receiver Nodes                    | 1                             |
| Receiver Supply Voltage (V <sub>CCR</sub> ) | 2.4 to 3.6 V                  |
| Receiver Input Voltage                      | 0 to V <sub>CCR</sub> – 0.8 V |
| Receiver Signaling Rate                     | DC to 400 Mbps                |
| Ground shift between driver and receiver    | ±1 V                          |

#### 9.2.1.2 Detailed Design Procedure

#### 9.2.1.2.1 Driver Supply Voltage

The SN65LVDS1 driver is operated from a single supply. The device can support operation with a supply as low as 2.4 V and as high as 3.6 V. The driver output voltage is dependent upon the chosen supply voltage. As shown in *Driver Electrical Characteristics*, the differential output voltage is nominally 350 mV over the complete output range. The minimum output voltage stays within the specified LVDS limits (247 mV to 454 mV) for a 3.3-V supply. If the supply range is between 2.4 V and 3 V, the minimum output voltage may be as low as 200 mV. If a communication link is designed to operate with a supply within this lower range, the channel noise margin will need to be looked at carefully to ensure error-free operation.

#### 9.2.1.2.2 Driver Bypass Capacitance

Bypass capacitors play a key role in power distribution circuitry. Specifically, they create low-impedance paths between power and ground. At low frequencies, a good digital power supply offers very low-impedance paths between its terminals. However, as higher frequency currents propagate through power traces, the source is quite often incapable of maintaining a low-impedance path to ground. Bypass capacitors are used to address this shortcoming. Usually, large bypass capacitors (10  $\mu$ F to 1000  $\mu$ F) at the board-level do a good job up into the kHz range. Due to their size and length of their leads, they tend to have large inductance values at the switching frequencies of modern digital circuitry. To solve this problem, one must resort to the use of smaller capacitors (nF to  $\mu$ F range) installed locally next to the integrated circuit.

Multilayer ceramic chip or surface-mount capacitors (size 0603 or 0805) minimize lead inductances of bypass capacitors in high-speed environments, because their lead inductance is about 1 nH. For comparison purposes, a typical capacitor with leads has a lead inductance around 5 nH.

The value of the bypass capacitors used locally with LVDS chips can be determined by the following formula according to Johnson1, equations 8.18 to 8.21. A conservative rise time of 200 ps and a worst-case change in supply current of 1 A covers the whole range of LVDS devices offered by Texas Instruments. In this example, the maximum power supply noise tolerated is 200 mV; however, this figure varies depending on the noise budget available in your design.

$$C_{\text{chip}} = \left(\frac{\Delta I_{\text{Maximum Step Change Supply Current}}}{\Delta V_{\text{Maximum Power Supply Noise}}}\right) \times T_{\text{Rise Time}} \tag{1}$$

$$C_{LVDS} = \left(\frac{1A}{0.2V}\right) \times 200 \text{ ps} = 0.001 \,\mu\text{F}$$
 (2)

The following example lowers lead inductance and covers intermediate frequencies between the board-level capacitor (>10  $\mu$ F) and the value of capacitance found above (0.001  $\mu$ F). You should place the smallest value of capacitance as close as possible to the chip.



Figure 9-2. Recommended LVDS Bypass Capacitor Layout

 Howard Johnson & Martin Graham. 1993. High Speed Digital Design – A Handbook of Black Magic. Prentice Hall PRT. ISBN number 013395724.



#### 9.2.1.2.3 Driver Input Voltage

The SN65LVDS1 input is designed to support a wide input voltage range. The input stage can accept signals as high as 5 V, independent of the supply voltage being used on the driver. This wide input range allows operation with 3.3-V and 5-V sources. While the input stage does support this wide input range, the driver will operate with a decision threshold of ~1.4 V. For LVTTL input signals, this threshold is well-matched to the voltages representing HI and LO logic levels. For 5-V TTL input signals and CMOS input signals, this fixed threshold at 1.4 V will result in some duty-cycle distortion. The level of the distortion is easily calculated based upon the input slew rate, as well as the signaling rate of the input data. Quite often this distortion is insignificant, although the designer should consider this effect where the device is operated at higher speeds, or when duty-cycle is a critical feature.

#### 9.2.1.2.4 Driver Output Voltage

The SN65LVDS1 driver output is a 1.2-V common-mode voltage, with a nominal differential output signal of 350 mV. This 350 mV is the absolute value of the differential swing ( $V_{OD} = |V^+ - V^-|$ ). The peak-to-peak differential voltage is twice this value, or 700 mV. As mentioned previously, the minimum differential output voltage is 200 mV when the supply voltage is between 2.4 V and 3 V. While 200 mV does not meet the minimum specified voltage for an LVDS-compliant driver, the designer may choose to employ this driver with a lower supply voltage, as long as attention is paid to the channel noise margin.

As we will see shortly, LVDS receiver thresholds are  $\pm 100$  mV. With these receiver decision thresholds, it is clear that the disadvantage of operating the driver with a lower supply will be noise margin. With fully compliant LVDS drivers and receivers, we would expect a minimum of ~150 mV of noise margin (247-mV minimum output voltage - 100-mV maximum input requirement). If we operate the SN65LVDS1 with a supply in the range of 2.4 V to 3 V, the minimum noise margin will drop to 100 mV (200 mV - 100 mV).

## 9.2.1.2.5 Interconnecting Media

The physical communication channel between the driver and the receiver may be any balanced paired metal conductors meeting the requirements of the LVDS standard, the key points which will be included here. This media may be a twisted pair, twinax, flat ribbon cable, or PCB traces.

The nominal characteristic impedance of the interconnect should be between 100  $\Omega$  and 120  $\Omega$  with variation no more than 10% (90  $\Omega$  to 132  $\Omega$ ).

#### 9.2.1.2.6 PCB Transmission Lines

As per SNLA187, Figure 9-3 depicts several transmission line structures commonly used in printed-circuit boards (PCBs). Each structure consists of a signal line and a return path with uniform cross-section along its length. A microstrip is a signal trace on the top (or bottom) layer, separated by a dielectric layer from its return path in a ground or power plane. A stripline is a signal trace in the inner layer, with a dielectric layer in between a ground plane above and below the signal trace. The dimensions of the structure along with the dielectric material properties determine the characteristic impedance of the transmission line (also called controlled-impedance transmission line).

When two signal lines are placed close by, they form a pair of coupled transmission lines. Figure 9-3 shows examples of edge-coupled microstrips, and edge-coupled or broad-side-coupled striplines. When excited by differential signals, the coupled transmission line is referred to as a differential pair. The characteristic impedance of each line is called odd-mode impedance. The sum of the odd-mode impedances of each line is the differential impedance of the differential pair. In addition to the trace dimensions and dielectric material properties, the spacing between the two traces determines the mutual coupling and impacts the differential impedance. When the two lines are immediately adjacent; for example, S is less than 2W, the differential pair is called a tightly-coupled differential pair. To maintain constant differential impedance along the length, it is important to keep the trace width and spacing uniform along the length, as well as maintain good symmetry between the two lines.





Figure 9-3. Controlled-Impedance Transmission Lines

## 9.2.1.2.7 Termination Resistor

As shown earlier, an LVDS communication channel employs a current source driving a transmission line which is terminated with a resistive load. This load serves to convert the transmitted current into a voltage at the receiver input. To ensure incident wave switching (which is necessary to operate the channel at the highest signaling rate), the termination resistance should be matched to the characteristic impedance of the transmission line. The designer should ensure that the termination resistance is within 10% of the nominal media characteristic impedance. If the transmission line is targeted for  $100-\Omega$  impedance, the termination resistance should be between  $90~\Omega$  and  $110~\Omega$ .

The line termination resistance should be located as close as possible to the receiver, thereby minimizing the stub length from the resistor to the receiver. The limiting case would be to incorporate the termination resistor into the receiver, which is exactly what is offered with the SN65LVDT2. The SN65LVDT2 provides all the functionality and performance of the SN65LVDS2 receiver, with the added feature of an integrated termination load.

While we talk in this section about point-to-point communications, a word of caution is useful when a multidrop topology is used. In such topologies, line termination resistors are to be located only at the end(s) of the transmission line. In such an environment, SN65LVDS2 receivers could be used for loads branching off the main bus, with an SN65LVDT2 used only at the bus end.

#### 9.2.1.2.8 Driver NC Pins

NC (not connected) pins are pins where the die is not physically connected to the lead frame or package. For optimum thermal performance, a good rule of thumb is to ground the NC pins at the board level.



#### 9.2.1.2.9 Receiver Supply Voltage

The SN65LVDS2 and SN65LVDT2 receivers are operated from a single supply. Like the SN65LVDS1, these devices can support operation with a supply as low as 2.4 V and as high as 3.6 V. The main effects of low supply voltage for these LVDS receivers will be seen in the receiver input common-mode range and the receiver output voltage. We will address these in turn below.

#### 9.2.1.2.10 Receiver Bypass Capacitance

Bypass capacitors recommendations have been discussed above in *Driver Bypass Capacitance*.

#### 9.2.1.2.11 Receiver Input Common-Mode Range

The SN65LVDS2 and SN65LVDT2 support operation over an input common-mode range that is dependent upon the device supply voltage. Per the recommended conditions table, we see that operation is supported between 0 V and 0.8 V below the supply rail.

For a supply voltage of 3.3 V, operation is available when the input common-mode voltage is between GND and 2.5 V. The receivers are required to meet sensitivity requirements over the whole common-mode input range.

If we return to the transmitter discussions, we recall that the SN65LVDS1 has an output common-mode range of 1.2 V. Using one of the receivers discussed here, we see that valid operation of the communication link will occur when the ground difference between transmitter and receiver is within ~±1 V . The use of differential signaling in LVDS allows operation in an environment where the combination of ground difference and common-mode noise result in a common-mode difference between transmitter and receiver of 1 V. This 1-V potential difference hints at the intended application of LVDS circuits.

Standards such as RS-485 support potential differences of almost 10 V, allowing for communication over distances of greater than 1 km. The intended applications of LVDS devices is more moderate distances, such as those from chip to chip on a board, board to board in a rack, or from rack to nearby rack. When the 1-V potential difference is not adequate, yet the high-speed and low voltage features of LVDS are still needed, the designer can choose from either M-LVDS devices available from TI, or from LVDS devices with extended common-mode ranges, such as the SN65LVDS33.

#### 9.2.1.2.12 Receiver Input Signal

The LVDS receivers herein comply with the LVDS standard and correctly determine the bus state when the differential input voltage is greater than 100 mV (HI output) or less than -100 mV (LO output). In addition, the receivers operate with differential input voltages of up to 600 mV.

#### 9.2.1.2.13 Receiver Output Signal

Receiver outputs comply with LVTTL output voltage standards when the supply voltage is within the range of 3 V to 3.6 V. When the supply voltage is within the lower range of 2.4 V to 3 V, the high output voltage can be as low as 1.9 V. If a design intends to operate the receivers with a supply voltage in this lower range, care should be taken to ensure that the device being driven by these devices will be able to operate without errors with the lower output voltage.

## 9.2.1.2.14 Receiver NC Pins

NC (not connected) pins are pins where the die is not physically connected to the lead frame or package. For optimum thermal performance, a good rule of thumb is to ground the NC pins at the board level.



## 9.2.2 Application Curve



Figure 9-4. Typical Driver Output Eye Pattern in Point-to-Point System

## 9.2.3 Multidrop Communications

A second common application of LVDS buffers is a multidrop topology. In a multidrop configuration, a single driver and a shared bus are present, along with two or more receivers (with a maximum permissible number of 32 receivers). Figure 9-5 below shows an example of a multidrop system.



Figure 9-5. Multidrop Topology

#### 9.2.3.1 Design Requirements

| DESIGN PARAMETERS                           | EXAMPLE VALUE                 |  |  |  |
|---------------------------------------------|-------------------------------|--|--|--|
| Driver Supply Voltage (V <sub>CCD</sub> )   | 2.4 to 3.6 V                  |  |  |  |
| Driver Input Voltage                        | 0.8 to 5.0 V                  |  |  |  |
| Driver Signaling Rate                       | DC to 400 Mbps                |  |  |  |
| Interconnect Characteristic Impedance       | 100 Ω                         |  |  |  |
| Termination Resistance                      | 100 Ω                         |  |  |  |
| Number of Receiver Nodes                    | 2 to 32                       |  |  |  |
| Receiver Supply Voltage (V <sub>CCR</sub> ) | 2.4 to 3.6 V                  |  |  |  |
| Receiver Input Voltage                      | 0 to V <sub>CCR</sub> – 0.8 V |  |  |  |
| Receiver Signaling Rate                     | DC to 400 Mbps                |  |  |  |
| Ground shift between driver and receiver    | ±1 V                          |  |  |  |



#### 9.2.3.2 Detailed Design Procedure

#### 9.2.3.2.1 Interconnecting Media

The interconnect in a multidrop system differs considerably from a point-to-point system. While point-to-point interconnects are straightforward, and well understood, the bus type architecture encountered with multidrop systems requires more careful attention. We will use Figure 9-5 above to explore these details.

The most basic multidrop system would include a single driver, located at a bus origin, with multiple receiver nodes branching off the main line, and a final receiver at the end of the transmission line, co-located with a bus termination resistor. While this would be the most basic multidrop system, it has several considerations not yet explored.

The location of the transmitter at one bus end allows the design concerns to be simplified, but this comes at the cost of flexibility. With a transmitter located at the origin, a single bus termination at the far-end is required. The far-end termination absorbs the incident traveling wave. The flexibility lost with this arrangement is thus: if the single transmitter needed to be relocated on the bus, at any location other than the origin, we would be faced with a bus with one open-circuited end, and one properly terminated end. Locating the transmitter say in the middle of the bus may be desired to reduce (by ½) the maximum flight time from the transmitter to receiver.

Another new feature in Figure 9-5 is clear in that every node branching off the main line results in stubs. The stubs should be minimized in any case, but have the unintended effect of locally changing the loaded impedance of the bus.

To a good approximation, the characteristic transmission line impedance seen into any cut point in the unloaded multipoint or multidrop bus is defined by  $\sqrt{L/C}$ , where L is the inductance per unit length and C is the capacitance per unit length. As capacitance is added to the bus in the form of devices and interconnections, the bus characteristic impedance is lowered. This may result in signal reflections from the impedance mismatch between the unloaded and loaded segments of the bus.

If the number of loads is constant and can be distributed evenly along the line, reflections can be reduced by changing the bus termination resistors to match the loaded characteristic impedance. Normally, the number of loads are not constant or distributed evenly and the reflections resulting from any mismatching must be accounted for in the noise budget.

#### 9.2.3.3 Application Curve



Figure 9-6. Typical Driver Output Eye Pattern in Multidrop System

## 10 Power Supply Recommendations

The LVDS driver and receivers in this data sheet are designed to operate from a single power supply. Both drivers and receivers operate with supply voltages in the range of 2.4 V to 3.6 V. In a typical application, a driver and a receiver may be on separate boards, or even separate equipment. In these cases, separate supplies would be used at each location. The expected ground potential difference between the driver power supply and the receiver power supply would be less than |±1 V|. Board level and local device level bypass capacitance should be used and are covered in *Driver Bypass Capacitance* and *Reciever Bypass Capacitance*.

## 11 Layout

## 11.1 Layout Guidelines

#### 11.1.1 Microstrip vs. Stripline Topologies

As per SLLD009, printed-circuit boards usually offer designers two transmission line options: Microstrip and stripline. Microstrips are traces on the outer layer of a PCB, as shown in Figure 11-1.



Figure 11-1. Microstrip Topology

On the other hand, striplines are traces between two ground planes. Striplines are less prone to emissions and susceptibility problems because the reference planes effectively shield the embedded traces. However, from the standpoint of high-speed transmission, juxtaposing two planes creates additional capacitance. TI recommends routing LVDS signals on microstrip transmission lines, if possible. The PCB traces allow designers to specify the necessary tolerances for  $Z_0$  based on the overall noise budget and reflection allowances. Footnotes 1<sup>1</sup>, 2<sup>2</sup>, and 3<sup>3</sup> provide formulas for  $Z_0$  and  $z_0$  and  $z_0$  for differential and single-ended traces. 2 3 4



Figure 11-2. Stripline Topology

<sup>2</sup> Howard Johnson & Martin Graham. 1993. High Speed Digital Design – A Handbook of Black Magic. Prentice Hall PRT. ISBN number 013395724.

Mark I. Montrose. 1996. Printed Circuit Board Design Techniques for EMC Compliance. IEEE Press. ISBN number 0780311310.

<sup>&</sup>lt;sup>4</sup> Clyde F. Coombs, Jr. Ed, Printed Circuits Handbook, McGraw Hill, ISBN number 0070127549.



#### 11.1.2 Dielectric Type and Board Construction

The speeds at which signals travel across the board dictates the choice of dielectric. FR-4, or equivalent, usually provides adequate performance for use with LVDS signals. If rise or fall times of TTL/CMOS signals are less than 500 ps, empirical results indicate that a material with a dielectric constant near 3.4, such as Rogers<sup>™</sup> 4350 or Nelco N4000-13 is better suited. Once the designer chooses the dielectric, there are several parameters pertaining to the board construction that can affect performance. The following set of guidelines were developed experimentally through several designs involving LVDS devices:

- Copper weight: 15 g or 1/2 oz start, plated to 30 g or 1 oz
- All exposed circuitry should be solder-plated (60/40) to 7.62 μm or 0.0003 in (minimum).
- Copper plating should be 25.4 µm or 0.001 in (minimum) in plated-through-holes.
- Solder mask over bare copper with solder hot-air leveling

## 11.1.3 Recommended Stack Layout

Following the choice of dielectrics and design specifications, you must decide how many levels to use in the stack. To reduce the TTL/CMOS to LVDS crosstalk, it is a good practice to have at least two separate signal planes as shown in Figure 11-3.



Figure 11-3. Four-Layer PCB Board

#### Note

The separation between layers 2 and 3 should be 127  $\mu$ m (0.005 in). By keeping the power and ground planes tightly coupled, the increased capacitance acts as a bypass for transients.

One of the most common stack configurations is the six-layer board, as shown in Figure 11-4.



Figure 11-4. Six-Layer PCB Board

In this particular configuration, it is possible to isolate each signal layer from the power plane by at least one ground plane. The result is improved signal integrity; however, fabrication is more expensive. Using the 6-layer board is preferable, because it offers the layout designer more flexibility in varying the distance between signal layers and referenced planes, in addition to ensuring reference to a ground plane for signal layers 1 and 6.

## 11.1.4 Separation Between Traces

The separation between traces depends on several factors; however, the amount of coupling that can be tolerated usually dictates the actual separation. Low noise coupling requires close coupling between the differential pair of an LVDS link to benefit from the electromagnetic field cancellation. The traces should be  $100-\Omega$  differential and thus coupled in the manner that best fits this requirement. In addition, differential pairs should have the same electrical length to ensure that they are balanced, thus minimizing problems with skew and signal reflection.

In the case of two adjacent single-ended traces, one should use the 3-W rule, which stipulates that the distance between two traces must be greater than two times the width of a single trace, or three times its width measured from trace center to trace center. This increased separation effectively reduces the potential for crosstalk. The same rule should be applied to the separation between adjacent LVDS differential pairs, whether the traces are edge-coupled or broad-side-coupled.



Figure 11-5. 3-W Rule for Single-Ended and Differential Traces (Top View)

You should exercise caution when using autorouters, because they do not always account for all factors affecting crosstalk and signal reflection. For instance, it is best to avoid sharp 90° turns to prevent discontinuities in the signal path. Using successive 45° turns tends to minimize reflections.

## 11.1.5 Crosstalk and Ground Bounce Minimization

To reduce crosstalk, it is important to provide a return path to high-frequency currents that is as close as possible to its originating trace. A ground plane usually achieves this. Because the returning currents always choose the path of lowest inductance, they are most likely to return directly under the original trace, thus minimizing crosstalk. Lowering the area of the current loop lowers the potential for crosstalk. Traces kept as short as possible with an uninterrupted ground plane running beneath them emit the minimum amount of electromagnetic field strength. Discontinuities in the ground plane increase the return path inductance and should be avoided.



#### 11.1.6 Decoupling

Each power or ground lead of a high-speed device should be connected to the PCB through a low inductance path. For best results, one or more vias are used to connect a power or ground pin to the nearby plane. Ideally, via placement is immediately adjacent to the pin to avoid adding trace inductance. Placing a power plane closer to the top of the board reduces the effective via length and its associated inductance.



Figure 11-6. Low Inductance, High-Capacitance Power Connection

Typical 12-Layer PCB

Bypass capacitors should be placed close to  $V_{DD}$  pins. They can be placed conveniently near the corners or underneath the package to minimize the loop area. This extends the useful frequency range of the added capacitance. Small-physical-size capacitors, such as 0402 or even 0201, or X7R surface-mount capacitors should be used to minimize body inductance of capacitors. Each bypass capacitor is connected to the power and ground plane through vias tangent to the pads of the capacitor as shown in Figure 11-7(a).

An X7R surface-mount capacitor of size 0402 has about 0.5 nH of body inductance. At frequencies above 30 MHz or so, X7R capacitors behave as low-impedance inductors. To extend the operating frequency range to a few hundred MHz, an array of different capacitor values like 100 pF, 1 nF, 0.03 μF, and 0.1 μF are commonly used in parallel. The most effective bypass capacitor can be built using sandwiched layers of power and ground at a separation of 2 to 3 mils. With a 2-mil FR4 dielectric, there is approximately 500 pF per square inch of PCB. Refer back to Figure 5-1 for some examples. Many high-speed devices provide a low-inductance GND connection on the backside of the package. This center dap must be connected to a ground plane through an array of vias. The via array reduces the effective inductance to ground and enhances the thermal performance of the small Surface Mount Technology (SMT) package. Placing vias around the perimeter of the dap connection ensures proper heat spreading and the lowest possible die temperature. Placing high-performance devices on opposing sides of the PCB using two GND planes (as shown in Figure 9-3) creates multiple paths for heat transfer. Often thermal PCB issues are the result of one device adding heat to another, resulting in a very high local temperature. Multiple paths for heat transfer minimize this possibility. In many cases the GND dap that is so important for heat dissipation makes the optimal decoupling layout impossible to achieve due to insufficient pad-to-dap spacing as shown in Figure 11-7(b). When this occurs, placing the decoupling capacitor on the backside of the board keeps the extra inductance to a minimum. It is important to place the V<sub>DD</sub> via as close to the device pin as possible while still allowing for sufficient solder mask coverage. If the via is left open, solder may flow from the pad and into the via barrel. This will result in a poor solder connection.





Figure 11-7. Typical Decoupling Capacitor Layouts

## 11.2 Layout Example

At least two or three times the width of an individual trace should separate single-ended traces and differential pairs to minimize the potential for crosstalk. Single-ended traces that run in parallel for less than the wavelength of the rise or fall times usually have negligible crosstalk. Increase the spacing between signal paths for long parallel runs to reduce crosstalk. Boards with limited real estate can benefit from the staggered trace layout, as shown in Figure 11-8.



Figure 11-8. Staggered Trace Layout

This configuration lays out alternating signal traces on different layers; thus, the horizontal separation between traces can be less than 2 or 3 times the width of individual traces. To ensure continuity in the ground signal path, TI recommends having an adjacent ground via for every signal via, as shown in Figure 11-9. Note that vias create additional capacitance. For example, a typical via has a lumped capacitance effect of 1/2 pF to 1 pF in FR4.



Figure 11-9. Ground Via Location (Side View)

Short and low-impedance connection of the device ground pins to the PCB ground plane reduces ground bounce. Holes and cutouts in the ground planes can adversely affect current return paths if they create discontinuities that increase returning current loop areas.

To minimize EMI problems, TI recommends avoiding discontinuities below a trace (for example, holes, slits, and so on) and keeping traces as short as possible. Zoning the board wisely by placing all similar functions in the same area, as opposed to mixing them together, helps reduce susceptibility issues.



## 12 Device and Documentation Support

## 12.1 Device Support

#### 12.1.1 Other LVDS Products

For other products and application notes in the LVDS and LVDM product families visit our Web site at http://www.ti.com/sc/datatran.

## 12.2 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## 12.3 Documentation Support

#### 12.3.1 Related Information

IBIS modeling is available for this device. Contact the local TI sales office or the TI Web site at www.ti.com for more information.

For more application guidelines, see the following documents:

- IC Package Thermal Metrics (SPRA953)
- Control-Impedance Transmission Lines (SNLA187)
- Microstrip vs Stripline Topologies (SLLD009)

## 12.4 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 12.5 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

## 12.6 Trademarks

Rogers<sup>™</sup> is a trademark of Rogers Corporation.

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 12.7 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.8 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



## 13 Revision History

| С | Changes from Revision L (July 2014) to Revision M (March 2024)                                                                                                                                                                                                                                              | Page   |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| • | Updated the numbering format for tables, figures, and cross-references throughout the document                                                                                                                                                                                                              | 1      |
| С | Changes from Revision K (November 2008) to Revision L (July 2014)                                                                                                                                                                                                                                           | Page   |
| • | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Devi Functional Modes, Application and Implementation section, Power Supply Recommendations section, section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information | Layout |

# 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

www.ti.com

5-Mar-2024

## **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| SN65LVDS1D       | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | LVDS1                   | Samples |
| SN65LVDS1DBVR    | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | SAAI                    | Samples |
| SN65LVDS1DBVRG4  | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | SAAI                    | Samples |
| SN65LVDS1DBVT    | ACTIVE     | SOT-23       | DBV                | 5    | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | SAAI                    | Samples |
| SN65LVDS1DBVTG4  | ACTIVE     | SOT-23       | DBV                | 5    | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | SAAI                    | Samples |
| SN65LVDS1DR      | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | LVDS1                   | Samples |
| SN65LVDS2D       | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |              | LVDS2                   | Samples |
| SN65LVDS2DBVR    | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | SABI                    | Samples |
| SN65LVDS2DBVRG4  | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | SABI                    | Samples |
| SN65LVDS2DBVT    | ACTIVE     | SOT-23       | DBV                | 5    | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | SABI                    | Samples |
| SN65LVDS2DBVTG4  | ACTIVE     | SOT-23       | DBV                | 5    | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | SABI                    | Samples |
| SN65LVDS2DR      | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | LVDS2                   | Samples |
| SN65LVDT2D       | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |              | LVDT2                   | Samples |
| SN65LVDT2DBVR    | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | SACI                    | Samples |
| SN65LVDT2DBVRG4  | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | SACI                    | Samples |
| SN65LVDT2DBVT    | ACTIVE     | SOT-23       | DBV                | 5    | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | SACI                    | Samples |
| SN65LVDT2DBVTG4  | ACTIVE     | SOT-23       | DBV                | 5    | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | SACI                    | Samples |
| SN65LVDT2DG4     | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |              | LVDT2                   | Samples |
| SN65LVDT2DR      | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | LVDT2                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:



# PACKAGE OPTION ADDENDUM

www.ti.com 5-Mar-2024

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 25-Sep-2024

## TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO PI BO BO Cavity AO

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65LVDS1DBVR | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| SN65LVDS1DBVT | SOT-23          | DBV                | 5 | 250  | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| SN65LVDS1DR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65LVDS2DBVR | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| SN65LVDS2DBVT | SOT-23          | DBV                | 5 | 250  | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| SN65LVDS2DR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65LVDT2DBVR | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| SN65LVDT2DBVT | SOT-23          | DBV                | 5 | 250  | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| SN65LVDT2DR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com 25-Sep-2024



#### \*All dimensions are nominal

| All difficultions are florifical |              |                 |      |      |             |            |             |
|----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN65LVDS1DBVR                    | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN65LVDS1DBVT                    | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN65LVDS1DR                      | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| SN65LVDS2DBVR                    | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN65LVDS2DBVT                    | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN65LVDS2DR                      | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| SN65LVDT2DBVR                    | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN65LVDT2DBVT                    | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN65LVDT2DR                      | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024

## **TUBE**



\*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65LVDS1D   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65LVDS2D   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65LVDT2D   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65LVDT2DG4 | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE TRANSISTOR



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated