

www.ti.com

## MuxIt™ PLL FREQUENCY MULTIPLIER

#### **FEATURES**

- A Member of the MuxIt<sup>™</sup> Serializer-Deserializer Building-Block Chip Family
- Pin Selectable Frequency Multiplier Ratios Between 4 and 40
- Input Clock Frequencies From 5 to 50 MHz
- Multiplied Clock Frequencies up to 400 MHz
- Internal Loop Filters and Low PLL-Jitter of 20 ps RMS Typical at 200 MHz
- LVDS Compatible Differential Inputs and Outputs Meet or Exceed the Requirements of ANSI EIA/TIA-644-A
- LVTTL Compatible Inputs Are 5 V Tolerant
- LVDS Inputs and Outputs ESD Protection Exceeds 12 kV HBM
- Operates From a Single 3.3 V Supply
- Packaged in 28-Pin Thin Shrink Small-Outline Package With 26 mil Terminal Pitch

#### (Marked as 65LVDS150) V<sub>CC</sub> 1 28 NC 27 NC CRI+ [ 2 26 NC CRI- ∏ 3 V<sub>T</sub> **∏** 4 25 V<sub>CC</sub> GND 5 24 GND 23 NC M1 **∏** 6 22 | GND M2 **∏** 7 M3 **∏** 8 21 NC М4 🛮 9 20 MCO+ M5 **□** 10 19 MCO-BSEL I 11 18 T GND GND **1** 12 17 TEN LCRO- **1** 13 16 LCRO\_EN LCRO+ **1** 14 15 LVO

NC - No internal connection

**SN65LVDS150** 

**PW PACKAGE** 

#### **DESCRIPTION**

The MuxIt is a family of general-purpose, multiple-chip building blocks for implementing parallel data serializers and deserializers. The system allows for wide parallel data to be transmitted through a reduced number of differential transmission lines over distances greater than can be achieved with a single-ended (e.g., LVTTL or LVCMOS) data interface. The number of bits multiplexed per transmission line is user selectable, allowing for higher transmission efficiencies than with other existing fixed ratio solutions. MuxIt utilizes the LVDS (TIA/EIA-644) low voltage differential signaling technology for communications between the data source and data destination.

The MuxIt family initially includes three devices supporting simplex communications; *The SN65LVDS150 Phase Locked Loop-Frequency Multiplier, The SN65LVDS151 Serializer-Transmitter,* and *The SN65LVDS152 Receiver-Deserializer.* 

The SN65LVDS150 is a PLL based frequency multiplier designed for use with the other members of the MuxIt family of serializers and deserializers. The frequency multiplication ratio is pin selectable over a wide range of values from 4 through 40 to accommodate a broad spectrum of user needs. No external filter components are needed. A PLL lock indicator output is available which may be used to enable link data transfers.

The design of the SN65LVDS150 allows it to be used at either the transmit end or the receive end of the MuxIt serial link. The differential clock reference input (CRI) is driven by the system's parallel data clock when at the source end of the link, or by the link clock when at the destination end of the link. The differential clock reference input may be driven by either an LVDS differential signal, or by a single ended clock of either polarity. For single-ended use the nonclocked input is biased to the logic threshold voltage. A  $V_{\rm CC}/2$  threshold reference, VT, is provided on a pin adjacent the differential CRI pins for convenience when the input is used in a single-ended mode.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### **DESCRIPTION (CONTINUED)**

The multiplied clock output (MCO) is an LVDS differential signal used to drive the high-speed shift registers in either the SN65LVDS151 serializer-transmitter or the SN65LVDS152 receiver-deserializer. The link clock reference output (LCRO) is an LVDS differential signal provided to the SN65LVDS151 serializer-transmitter for transmission over the link.

An internal power on reset and an enable input (EN) control the operation of the SN65LVDS150. When  $V_{CC}$  is below 1.5 V, or when EN is low, the device is in a low power disabled state and the MCO and LCRO differential outputs are in a high-impedance state. When  $V_{CC}$  is above 3 V and EN is high, the device and the two differential outputs are enabled and operating to specifications. The link clock reference output enable input (LCRO\_EN) is used to turn off the LCRO output when it is not being used. A band select input (BSEL) is used to optimize the VCO performance as a function of M-clock frequencies and M multiplier that is being used: The  $f_{max}$  parameter in the switching characteristic table includes details on the MCO frequency and choices of BSEL and M.

#### **BLOCK DIAGRAM**





# Frequency Multiplier Value Table (1)

| MULTIPLIER | M1 | M2 | М3 | M4 | M5 | RECOMME<br>(Mi          |                         |
|------------|----|----|----|----|----|-------------------------|-------------------------|
| (m)        |    |    |    |    |    | BSEL = 0                | BSEL = 1                |
| 4          | L  | L  | L  | L  | L  | $f_{IN} < 12.50$        | 12.50 ≤ f <sub>IN</sub> |
| Reserved   | L  | L  | L  | L  | Н  | NA                      | NA                      |
| 6          | L  | L  | L  | Н  | L  | f <sub>IN</sub> < 8.33  | $8.33 \le f_{IN}$       |
| Reserved   | L  | L  | L  | Н  | Н  | NA                      | NA                      |
| 8          | L  | L  | Н  | L  | L  | f <sub>IN</sub> < 12.50 | 12.50 ≤ f <sub>IN</sub> |
| 9          | L  | L  | Н  | L  | Н  | f <sub>IN</sub> < 11.11 | 11.11 ≤ f <sub>IN</sub> |
| 10         | L  | L  | Н  | Н  | L  | f <sub>IN</sub> < 10.00 | 10.00 ≤ f <sub>IN</sub> |
| Reserved   | L  | L  | Н  | Н  | Н  | NA                      | NA                      |
| 12         | L  | Н  | L  | L  | L  | f <sub>IN</sub> < 8.3   | 8.3 ≤ f <sub>IN</sub>   |
| 13         | L  | Н  | L  | L  | Н  | f <sub>IN</sub> < 7.7   | 7.7 ≤ f <sub>IN</sub>   |
| 14         | L  | Н  | L  | Н  | L  | f <sub>IN</sub> < 7.14  | 7.14 ≤ f <sub>IN</sub>  |
| 15         | L  | Н  | L  | Н  | Н  | f <sub>IN</sub> < 6.67  | 6.67 ≤ f <sub>IN</sub>  |
| 16         | L  | Н  | Н  | L  | L  | f <sub>IN</sub> < 6.25  | 6.25 ≤ f <sub>IN</sub>  |
| 17         | L  | Н  | Н  | L  | Н  | f <sub>IN</sub> < 5.88  | 5.88 ≤ f <sub>IN</sub>  |
| 18         | L  | Н  | Н  | Н  | L  | f <sub>IN</sub> < 5.56  | 5.56 ≤ f <sub>IN</sub>  |
| 19         | L  | Н  | Н  | Н  | Н  | f <sub>IN</sub> < 5.26  | 5.26 ≤ f <sub>IN</sub>  |
| 20         | Н  | L  | L  | L  | L  | $f_{IN} = 5.00$         | 5.00 ≤ f <sub>IN</sub>  |
| 22         | Н  | L  | L  | L  | Н  | NA                      | 5.00 ≤ f <sub>IN</sub>  |
| 24         | Н  | L  | L  | Н  | L  | NA                      | 5.00 ≤ f <sub>IN</sub>  |
| 26         | Н  | L  | L  | Н  | Н  | NA                      | 5.00 ≤ f <sub>IN</sub>  |
| 28         | Н  | L  | Н  | L  | L  | NA                      | 5.00 ≤ f <sub>IN</sub>  |
| 30         | Н  | L  | Н  | L  | Н  | NA                      | 5.00 ≤ f <sub>IN</sub>  |
| 32         | Н  | L  | Н  | Н  | L  | NA                      | 5.00 ≤ f <sub>IN</sub>  |
| 34         | Н  | L  | Н  | Н  | Н  | NA                      | 5.00 ≤ f <sub>IN</sub>  |
| 36         | Н  | Н  | L  | L  | L  | NA                      | 5.00 ≤ f <sub>IN</sub>  |
| 38         | Н  | Н  | L  | L  | Н  | NA                      | 5.00 ≤ f <sub>IN</sub>  |
| 40         | Н  | Н  | L  | Н  | L  | NA                      | 5.00 ≤ f <sub>IN</sub>  |
| Reserved   | Н  | Н  | L  | Н  | Н  | NA                      | NA                      |
| Reserved   | Н  | Н  | Н  | L  | L  | NA                      | NA                      |
| Reserved   | Н  | Н  | Н  | L  | Н  | NA                      | NA                      |
| Reserved   | Н  | Н  | Н  | Н  | L  | NA                      | NA                      |
| Reserved   | Н  | Н  | Н  | Н  | Н  | NA                      | NA                      |

<sup>(1)</sup> H = high level, L= low level



### **EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS**





#### **Terminal Functions**

| TERMIN          | NAL                  | 1/0 | TYPE  | DECCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----------------|----------------------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME            | NO.                  | I/O | ITPE  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                         |
| BSEL            | 11                   | I   | LVTTL | Band select. Used to optimize VCO performance for minimum M-clock jitter: See recommended f <sub>max</sub> in the frequency multiplier value table.                                                                                                                                                                                                                                                                 |
| CRI+, CRI-      | 2, 3                 | I   | LVDS  | Clock reference input. This is the reference clock signal for the PLL frequency multiplier.                                                                                                                                                                                                                                                                                                                         |
| EN              | 17                   | I   | LVTTL | Enable input. Used to disable the device to a low power state. A high level input enables the device, a low level input disables the device.                                                                                                                                                                                                                                                                        |
| GND             | 5, 12, 18,<br>22, 24 | I   | NA    | Circuit ground                                                                                                                                                                                                                                                                                                                                                                                                      |
| LCRO-,<br>LCRO+ | 13, 14               | 0   | LVDS  | Link clock reference output. This is the data block synchronization clock signal from the PLL frequency multiplier.                                                                                                                                                                                                                                                                                                 |
| LCRO_EN         | 16                   | I   | LVTTL | LCRO enable. Used to turn off the LCRO outputs when they are not used. A high level input enables the LCRO output; a low level input disables the LCRO output.                                                                                                                                                                                                                                                      |
| LVO             | 15                   | 0   | LVTTL | Lock/valid output. This is signal required for proper Muxlt system operation. It is to be directly connected to the LVI inputs of SN65LVDS151 or SN65LVDS152 devices. It is used to inhibit the operation of those devices until after the PLL has stabilized. It remains at a low level following a reset until the PLL has become phase locked. A low to high-level transition indicates phase lock has occurred. |
| M1-M5           | 6–10                 | I   | LVTTL | Multiplier value selection inputs. These inputs determine the frequency multiplication ratio M.                                                                                                                                                                                                                                                                                                                     |
| MCO-, MCO+      | 19, 20               | 0   | LVDS  | M-clock output. This is the high frequency multiplied clock output from the PLL frequency multiplier. It is used by the companion serializer or deserializer devices to synchronizes the transmission or reception of data                                                                                                                                                                                          |
| NC              | 21, 23,<br>26–28     |     | NA    | These pins are not connected and may be left open.                                                                                                                                                                                                                                                                                                                                                                  |
| V <sub>CC</sub> | 1, 25                |     | NA    | Supply voltage                                                                                                                                                                                                                                                                                                                                                                                                      |
| V <sub>T</sub>  | 4                    |     | NA    | Voltage reference. A $V_{\rm CC}/2$ reference supplied for the unused CRI input when operated in a single-ended mode.                                                                                                                                                                                                                                                                                               |

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                     |                                                            | UNIT                         |  |  |  |
|------------------|-------------------------------------|------------------------------------------------------------|------------------------------|--|--|--|
| $V_{CC}$         | Supply voltage range <sup>(2)</sup> |                                                            | –0.5 V to 4 V                |  |  |  |
|                  |                                     | EN, BSEL, LCRO_EN, or M1-M5 inputs                         | –0.5 V to 6 V                |  |  |  |
|                  | Voltage range                       | CRI input                                                  | –0.5 V to 4 V                |  |  |  |
|                  |                                     | LCRO±, MCO± outputs                                        | –0.5 V to 4 V                |  |  |  |
|                  |                                     | Human body model (CRI±, LCRO±, MCO±,and GND <sup>(3)</sup> | ±12 kV                       |  |  |  |
|                  | Electrostatic discharge             | All pins                                                   | ±2 kV                        |  |  |  |
|                  |                                     | Charged-device model (all pins) <sup>(4)</sup>             | ±500 V                       |  |  |  |
|                  | Continuous total power d            | issipation                                                 | See Dissipation Rating Table |  |  |  |
| T <sub>stg</sub> | Storage temperature ran             | Storage temperature range                                  |                              |  |  |  |
|                  | Lead temperature 1,6 mr             | m (1/16 inch) from case for 10 seconds                     | 260°C                        |  |  |  |

<sup>(1)</sup> Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>(2)</sup> All voltages, except differential I/O bus voltages, are with respect to the network ground terminal.

<sup>(3)</sup> Tested in accordance with JEDEC Standard 22, Test method A114-B.

<sup>(4)</sup> Tested in accordance with JEDEC Standard 22, Test method C101.



### **DISSIPATION RATING TABLE**

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR <sup>(1)</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|---------------------------------------|---------------------------------------------------------------|---------------------------------------|
| PW      | 1207 mW                               | 9.6 mW/°C                                                     | 628 mW                                |

<sup>(1)</sup> This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

### **RECOMMENDED OPERATING CONDITIONS**

|                 |                                         |                          | MIN                         | NOM | MAX                                       | UNIT |
|-----------------|-----------------------------------------|--------------------------|-----------------------------|-----|-------------------------------------------|------|
| $V_{CC}$        | Supply voltage                          |                          | 3                           | 3.3 | 3.6                                       | V    |
| V <sub>IH</sub> | High-level input voltage                | EN DOEL LODG EN MA ME    | 2                           |     |                                           | V    |
| $V_{IL}$        | Low-level input voltage                 | EN, BSEL, LCRO_EN, M1–M5 |                             |     | 0.8                                       | V    |
| V <sub>ID</sub> | Magnitude of differential input voltage | CRI                      | 0.1                         |     | 0.6                                       | V    |
| V <sub>IC</sub> | Common-mode input voltage               | CRI                      | $\frac{ V_{\text{ID}} }{2}$ |     | $2.4 - \frac{ V_{ID} }{2}$ $V_{CC} - 0.8$ | V    |
| T <sub>A</sub>  | Operating free-air temperature          |                          | 40                          |     | 85                                        | °C   |

### **TIMING REQUIREMENTS**

|                      |                                             | MIN                   | TYP MAX               | UNIT |
|----------------------|---------------------------------------------|-----------------------|-----------------------|------|
| t <sub>c(1)</sub>    | Input clock cycle time                      | 20                    | 200                   | ns   |
| t <sub>w(1)</sub>    | High-level input clock pulse width duration | 0.4 t <sub>c(1)</sub> | 0.6 t <sub>c(1)</sub> |      |
| f <sub>(clock)</sub> | Input clock frequency, CRI                  | 5                     | 50                    | MHz  |



### **ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                       | PARAMETER                                                    |                                                | TEST CONDITIONS                                             | MIN                       | TYP(1)           | MAX                                   | UNIT |  |
|-----------------------|--------------------------------------------------------------|------------------------------------------------|-------------------------------------------------------------|---------------------------|------------------|---------------------------------------|------|--|
| V <sub>IT+</sub>      | Positive-going differential input                            | t threshold voltage                            | See Figure 4 and Table 4                                    |                           |                  | 100                                   | mV   |  |
| V <sub>IT</sub>       | Negative-going differential inpu                             | ut threshold voltage                           | See Figure 1 and Table 1                                    | -100                      |                  |                                       | mV   |  |
| V <sub>OD(SS) </sub>  | Steady-state differential output                             | voltage magnitude                              | $R_L = 100 \Omega$ , See Figure 3                           | 247                       | 340              | 454                                   | mV   |  |
| $\Delta  V_{OD(SS)} $ | Change in steady-state differe magnitude between logic state |                                                | V <sub>ID</sub> = ±100 mV,<br>See Figure 2 and Figure 3     | -50                       |                  | 50                                    | mV   |  |
| V <sub>OC(SS)</sub>   | Steady-state common-mode o                                   | utput voltage                                  |                                                             | 1.125                     |                  | 1.375                                 | V    |  |
| $\Delta V_{OC(SS)}$   | Change in steady-state commo voltage between logic states    | on-mode output                                 | See Figure 4                                                | -50                       |                  | 50                                    | mV   |  |
| V <sub>OC(PP)</sub>   | Peak-to-peak change commor                                   | n-mode output voltage                          |                                                             |                           | 50               | 150                                   | mV   |  |
| V <sub>OH</sub>       | High-level output voltage (LVC                               | ))                                             | $I_{OH} = -8 \text{ mA}$                                    | 2.4                       |                  |                                       | V    |  |
| V <sub>OL</sub>       | Low-level output voltage (LVO                                | )                                              | I <sub>OL</sub> = 8 mA                                      |                           |                  | 0.4                                   | V    |  |
| $V_{(T)}$             | Threshold reference bias volta                               | ge                                             | –100 μA ≤ I <sub>O</sub> ≤ 100 μA                           | $\frac{V_{CC}}{2} - 0.15$ |                  | $\frac{V_{\underline{CC}}}{2} + 0.15$ | ٧    |  |
| loc                   | 0                                                            |                                                | Enabled, $R_L = 100 \Omega$ , CRI ± open                    |                           | 25               | 70                                    | A    |  |
| I <sub>CC</sub>       | Supply current                                               |                                                | Disabled                                                    |                           | 2.5              | 6                                     | mA   |  |
|                       | Innut ourrent (CDI innute)                                   |                                                | V <sub>I</sub> = 0                                          | -20                       |                  | -2                                    | μA   |  |
| l <sub>l</sub>        | input current (CRI inputs)                                   | put current (CRI inputs) $V_i = 2.4 \text{ V}$ |                                                             | -1.2                      | <del>-</del> 1.2 |                                       |      |  |
| I <sub>(ID)</sub>     | Differential input current (I <sub>IA</sub> - I              | <sub>IB</sub> ) (CRI inputs)                   | V <sub>IC</sub> = 0.05 V or 2.35 V,V <sub>ID</sub> = ±0.1 V | -2                        |                  | 2                                     | μA   |  |
| I <sub>I(OFF)</sub>   | Power-off input current (CRI in                              | puts)                                          | V <sub>CC</sub> = 0 V, V <sub>I</sub> = 3.6 V               |                           |                  | 20                                    | μΑ   |  |
| I <sub>IH</sub>       | High-level input current                                     | M1-M5, EN<br>BSEL, LCRO_EN                     | V <sub>IH</sub> = 2 V                                       | -10                       |                  | 20                                    | μΑ   |  |
|                       |                                                              | M1-M5, EN                                      |                                                             |                           |                  | 10                                    |      |  |
| I <sub>IL</sub>       | Low-level input current                                      | BSEL, LCRO_EN                                  | $V_{IL} = 0.8 \text{ V}$                                    | -20                       |                  |                                       | μΑ   |  |
|                       |                                                              |                                                | V <sub>O+</sub> or = V <sub>O</sub> = 0 V                   | -10                       |                  | 10                                    |      |  |
| los                   | Short-circuit output current                                 | MCO, LCRO                                      | V <sub>OD</sub> = 0 V                                       | -10                       |                  | 10                                    | mA   |  |
| l <sub>OZ</sub>       | High-impedance output current                                | MCO, LCRO                                      | V <sub>O</sub> = 0 V or V <sub>CC</sub>                     | -5                        |                  | 5                                     | μΑ   |  |
| I <sub>O(OFF)</sub>   | Power-off output current                                     |                                                | V <sub>CC</sub> = 1.5 V , V <sub>O</sub> = 3.6 V            | -5                        |                  | 5                                     | μΑ   |  |
| Cı                    | Input capacitance (CRI inputs)                               |                                                | $V_{ID} = [(0.4\sin(4E6\pi t) = 0.5] V$                     |                           | 3                |                                       | pF   |  |

<sup>(1)</sup> All typical values are at  $T_A$  = 25°C and with  $V_{CC}$  = 3.3 V.



### **SWITCHING CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                            |                                 | TEST CONDITIONS                                      | MIN                  | TYP <sup>(1)</sup> | MAX                  | UNIT    |  |  |
|---------------------|--------------------------------------|---------------------------------|------------------------------------------------------|----------------------|--------------------|----------------------|---------|--|--|
|                     | MCO cutaut alask pariod iittar(2)    | р-р                             | EN = 1, BSEL = 1,                                    |                      | 200                |                      | 50      |  |  |
|                     | rms LC                               |                                 | $LCRO_EN = 1, M = 40,$                               |                      | 20                 |                      | ps      |  |  |
| t <sub>(lock)</sub> | Lock (stabilization time)(3)         |                                 | f <sub>I</sub> = 5 MHz                               |                      | 0.2                | 1                    | ms      |  |  |
| t <sub>w(2)</sub>   | Multiplied clock output pulse widt   | h                               |                                                      | 0.4t <sub>c(2)</sub> |                    | 0.6t <sub>c(2)</sub> |         |  |  |
| t <sub>r</sub>      | Differential output signal rise time | e (MCO, LCRO)                   | $R_L = 100 \Omega$ , $C_L = 10 pF$ ,<br>See Figure 5 | 0.3                  | 0.6                | 1.5                  | 20      |  |  |
| t <sub>f</sub>      | Differential output signal fall time | (MCO, LCRO)                     | Occ 1 iguie o                                        | 0.3                  | 0.6                | 1.5                  | ns      |  |  |
|                     |                                      | f <sub>I</sub> = 5 MHz, M = 4   |                                                      | -2.5                 | 0                  | 2.5                  |         |  |  |
| t <sub>(OS)</sub>   | CRI↑ to MCO↑ offset time             | f <sub>I</sub> = 10 MHz, M = 10 | $R_L = 100 \Omega$ , $C_L = 10 pF$ ,<br>See Figure 6 | -1.5                 | 0                  | 1.5                  | ns      |  |  |
|                     |                                      | f <sub>I</sub> = 5 MHz, M = 40  |                                                      | -1.65                | 0                  | 1.65                 |         |  |  |
|                     |                                      | f <sub>I</sub> = 5 MHz, M = 4   |                                                      | 0.5                  | 2.5                | 6                    |         |  |  |
| t <sub>d</sub>      | MCO↑ before LCRO↑, time delay        | f <sub>I</sub> = 10 MHz, M = 10 | $R_L = 100 \Omega$ , $C_L = 10 pF$ ,<br>See Figure 6 | 0.5                  | 2.5                | 6                    | ns      |  |  |
|                     | dolay                                | f <sub>I</sub> = 5 MHz, M = 40  |                                                      | 0.5                  | 2.5                | 4.5                  |         |  |  |
|                     |                                      |                                 | BSEL =1, M = 4, 6                                    | 200                  |                    |                      |         |  |  |
| _                   | Maximum MCO autaut fraguesa          |                                 | BSEL =1, M ≠ 4, 6                                    | 400                  |                    |                      | N 41 1- |  |  |
| f <sub>max</sub>    | Maximum MCO output frequency         | ,                               | BSEL =0, M = 4, 6                                    | 50                   |                    |                      | MHz     |  |  |
|                     |                                      |                                 | BSEL =0, M ≠ 4, 6                                    | 100                  |                    |                      |         |  |  |

All typical values are at T<sub>A</sub> = 25°C and with V<sub>CC</sub> = 3.3 V.
 Output clock jitter is the change in the output clock period from one cycle to the next cycle observed over 10,000 cycles with a source having less than 10 psec jitter rms.
 Lock time is measured from the application of the clock reference input signal to the assertion of a high-level lock/valid output.



### PARAMETER MEASUREMENT INFORMATION



Figure 1. Receiver Input Voltage Definitions

Table 1. Receiver Minimum and Maximum Input Threshold Test Voltages

| APPLIED '         | OLTAGES           | RESULTING DIFFERENTIAL INPUT VOLTAGE | RESULTING COMMON-<br>MODE INPUT VOLTAGE |  |  |  |
|-------------------|-------------------|--------------------------------------|-----------------------------------------|--|--|--|
| V <sub>(IA)</sub> | V <sub>(IB)</sub> | V <sub>ID</sub>                      | V <sub>IC</sub>                         |  |  |  |
| 1.25 V            | 1.15 V            | 100 mV                               | 1.2 V                                   |  |  |  |
| 1.15 V            | 1.25 V            | –100 mV                              | 1.2 V                                   |  |  |  |
| 2.4 V             | 2.3 V             | 100 mV                               | 2.35 V                                  |  |  |  |
| 2.3 V             | 2.4 V             | –100 mV                              | 2.35 V                                  |  |  |  |
| 0.1 V             | 0 V               | 100 mV                               | 0.05 V                                  |  |  |  |
| 0 V               | 0.1 V             | –100 mV                              | 0.05 V                                  |  |  |  |
| 1.5 V             | 0.9 V             | 600 mV                               | 1.2 V                                   |  |  |  |
| 0.9 V             | 1.5 V             | –600 mV                              | 1.2 V                                   |  |  |  |
| 2.4 V             | 1.8 V             | 600 mV                               | 2.1 V                                   |  |  |  |
| 1.8 V             | 2.4 V             | –600 mV                              | 2.1 V                                   |  |  |  |
| 0.6 V             | 0 V               | 600 mV                               | 0.3 V                                   |  |  |  |
| 0 V               | 0.6 V             | –600 mV                              | 0.3 V                                   |  |  |  |



Figure 2. Driver Output Voltage and Current Definitions



Figure 3. V<sub>OD</sub> Test Circuit





A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, pulse repetition rate (PRR) = 0.5 Mpps, Pulse width =  $500 \pm 10$  ns .  $C_L$  includes instrumentation and fixture capacitance within 0,06 m of the D.U.T. The measurement of  $V_{OC(PP)}$  is made on test equipment with a -3 dB bandwidth of at least 5 GHz.

Figure 4. Test Circuit and Definitions for the Driver Common-Mode Output Voltage



A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, pulse repetition rate (PRR) = 50 Mpps, Pulse width = 10  $\pm$  0.2 ns .  $C_L$  includes instrumentation and fixture capacitance within 0,06 m of the D.U.T.

Figure 5. Test Circuit, Timing, and Voltage Definitions for the Differential Output Signal



**Figure 6. Output Timing Waveform Definitions** 



### **TYPICAL CHARACTERISTICS**







### **TYPICAL CHARACTERISTICS (continued)**

### **BASIC APPLICATIONS EXAMPLES**

Parallel data path width between 4 and 10 bits, only one LVDS data link required.





### **TYPICAL CHARACTERISTICS (continued)**

Parallel data path width between 11 and 20 bits, aggregate data rate low enough to allow transmission over one LVDS data link, sharing of PLL-FM between serializer-transmitter and receiver-deserializer chips at each end.





### **TYPICAL CHARACTERISTICS (continued)**

Parallel data path width between 11 and 20 bits, aggregate data rate requires transmission over two separate LVDS data links, sharing of PLL-FM between serializer-transceiver and receiver-deserializer chips at each end.



www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status           | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|------------------|---------------|-----------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)              | (2)           |                 |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |                  |               |                 |                       |      | (4)           | (5)                |              |              |
| SN65LVDS150PW         | Last<br>Time Buy | Production    | TSSOP (PW)   28 | 50   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 65LVDS150    |
| SN65LVDS150PW.B       | Last<br>Time Buy | Production    | TSSOP (PW)   28 | 50   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 65LVDS150    |
| SN65LVDS150PWG4       | Last<br>Time Buy | Production    | TSSOP (PW)   28 | 50   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 65LVDS150    |
| SN65LVDS150PWR        | Last<br>Time Buy | Production    | TSSOP (PW)   28 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 65LVDS150    |
| SN65LVDS150PWR.B      | Last<br>Time Buy | Production    | TSSOP (PW)   28 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 65LVDS150    |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 11-Nov-2025

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65LVDS150PWR | TSSOP | PW                 | 28 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025



#### \*All dimensions are nominal

| Ì | Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ı | SN65LVDS150PWR | TSSOP        | PW              | 28   | 2000 | 350.0       | 350.0      | 43.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

### **TUBE**



\*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65LVDS150PW   | PW           | TSSOP        | 28   | 50  | 530    | 10.2   | 3600   | 3.5    |
| SN65LVDS150PW.B | PW           | TSSOP        | 28   | 50  | 530    | 10.2   | 3600   | 3.5    |
| SN65LVDS150PWG4 | PW           | TSSOP        | 28   | 50  | 530    | 10.2   | 3600   | 3.5    |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025