SCAS677A - MAY 2002 - REVISED JULY 2002

**DL PACKAGE** 

(TOP VIEW)

1DIR [

1B1 **[**] 2

1B2 **∏** 3

GND ∏4

1B3 **∏** 5

1B4 **∏** 6

V<sub>CC</sub> **∐**7 1B5 **∏**8

1B6 ∏ 9

GND 10

1B7 🛮 11

1B8 🛮 12

2B1 II 13

2B2 14

GND 15

2B3 16

V<sub>CC</sub> Ц 18

2B5 🛮 19

2B6 L 20

GND L 21

2B7 L 22

2B8 🛮 23

2DIR **1**24

2B4 17 48 N 1G

47 1 1A1

46**∏** 1A2

45 | GND

44**∏** 1A3

43**∏** 1A4 42 V<sub>CC</sub>

41 1 1A5

40 ¶ 1A6

39 GND

38 🛮 1A7

37 🛮 1A8

36 | 2A1

35 2A2

34 GND

33 2A3

32 2A4

31 V<sub>CC</sub>

30 L 2A5

29 L 2A6

28 | GND

27 2A7

26 2A8

25 2 2G

## **Controlled Baseline** One Assembly/Test Site, One Fabrication **Extended Temperature Performance of** -40°C to 125°C **Enhanced Diminishing Manufacturing**

- Sources (DMS) Support
- **Enhanced Product Change Notification**
- Qualification Pedigree<sup>†</sup>
- **Member of the Texas Instruments** Widebus™ Family
- Inputs Are TTL-Voltage Compatible
- 3-State Outputs Drive Bus Lines Directly
- Flow-Through Architecture Optimizes PCB Layout
- Distributed  $V_{\mbox{\footnotesize CC}}$  and GND Pins Minimize **High-Speed Switching Noise**

### description

The SN74ACT16245Q-EP is a 16-bit bus transceiver organized as dual-octal noninverting transceivers and designed asynchronous two-way communication between data buses. The control-function implementation minimizes external timing requirements.

The device allows data transmission from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction-control (DIR) input. The enable  $(\overline{G})$  input can be used to disable the devices so that the buses are effectively isolated.

#### ORDERING INFORMATION

| TA             | PACK      | AGE‡          | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|-----------|---------------|--------------------------|---------------------|
| –40°C to 125°C | SSOP - DL | Tape and reel | SN74ACT16245QDLREP       | ACT16245QEP         |

<sup>‡</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Widebus is a trademark of Texas Instruments.



<sup>†</sup> Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, highly accelerated stress test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life.

# FUNCTION TABLE (each section)

|   | TROL<br>UTS | OPERATION       |
|---|-------------|-----------------|
| G | DIR         |                 |
| L | L           | B data to A bus |
| L | Н           | A data to B bus |
| Н | Х           | Isolation       |

## logic diagram (positive logic)





To Seven Other Transceivers

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                                           | 0.5 V to 7 V                               |
|-------------------------------------------------------------------------------------------------|--------------------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                                                |                                            |
| Output voltage range, V <sub>O</sub> (see Note 1)                                               | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ )                                   | ±20 mA                                     |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | ±24 mA                                     |
| Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ )                                      | ±24 mA                                     |
| Continuous current through V <sub>CC</sub> or GND                                               | ±260 mA                                    |
| Maximum power dissipation at $T_A = 55^{\circ}C$ (in still air) (see Note 2): DL package .      | 1.2 W                                      |
| Storage temperature range, T <sub>Stq</sub>                                                     | –65°C to 150°C                             |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
  - 2. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils.



SCAS677A - MAY 2002 - REVISED JULY 2002

## recommended operating conditions (see Note 3)

|                 |                                    | MIN | MAX | UNIT |
|-----------------|------------------------------------|-----|-----|------|
| VCC             | Supply voltage (see Note 4)        | 4.5 | 5.5 | V    |
| VIH             | High-level input voltage           | 2   |     | V    |
| V <sub>IL</sub> | Low-level input voltage            |     | 0.8 | V    |
| ٧ <sub>I</sub>  | Input voltage                      | 0   | VCC | V    |
| ٧o              | Output voltage                     | 0   | VCC | V    |
| ЮН              | High-level output current          |     | -16 | mA   |
| loL             | Low-level output current           |     | 16  | mA   |
| Δt/Δν           | Input transition rise or fall rate | 0   | 10  | ns/V |
| TA              | Operating free-air temperature     | -40 | 125 | °C   |

NOTES: 3. Unused inputs should be tied to V<sub>CC</sub> through a pullup resistor of approximately 5 kΩ or greater to keep them from floating. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

4. All V<sub>CC</sub> and GND pins must be connected to the proper-voltage power supply.



## SN74ACT16245Q-EP **16-BIT BUS TRANSCEIVER WITH 3-STATE OUTPUTS**

SCAS677A - MAY 2002 - REVISED JULY 2002

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                 | ADAMETED                  | TEST CONDITIONS                                            | Vaa   | T,   | 4 = 25°C | ;    | MINI | MAX | UNIT |  |  |
|-----------------|---------------------------|------------------------------------------------------------|-------|------|----------|------|------|-----|------|--|--|
| _ F             | ARAMETER                  | TEST CONDITIONS                                            | VCC   | MIN  | TYP      | MAX  | MIN  | WAX | UNIT |  |  |
|                 |                           | Jan - 50 uA                                                | 4.5 V | 4.4  |          |      | 4.4  |     |      |  |  |
|                 |                           | I <sub>OH</sub> = -50 μA                                   | 5.5 V | 5.4  |          |      | 5.4  |     |      |  |  |
| Vон             |                           | 10.1. — 16 mA                                              | 4.5 V | 3.94 |          |      | 3.94 |     | V    |  |  |
|                 |                           | I <sub>OH</sub> = -16 mA                                   | 5.5 V | 4.94 |          |      | 4.94 |     |      |  |  |
|                 |                           | $I_{OH} = -24 \text{ mA}^{\dagger}$                        | 5.5 V |      |          |      | 3.85 |     |      |  |  |
|                 |                           | 1 50 uA                                                    | 4.5 V |      |          | 0.1  |      | 0.1 |      |  |  |
|                 |                           | I <sub>OL</sub> = 50 μA                                    | 5.5 V |      |          | 0.1  |      | 0.1 |      |  |  |
| VOL             |                           | 1- 46 mA                                                   | 4.5 V |      |          | 0.36 |      | 0.5 | V    |  |  |
|                 |                           | I <sub>OL</sub> = 16 mA                                    | 5.5 V |      |          | 0.36 |      | 0.5 |      |  |  |
|                 |                           | $I_{OL} = 24 \text{ mA}^{\dagger}$                         | 5.5 V |      |          |      |      | 0.5 |      |  |  |
| ΙĮ              | Control inputs            | $V_I = V_{CC}$ or GND                                      | 5.5 V |      |          | ±0.1 |      | ±1  | μΑ   |  |  |
| loz             | A or B ports <sup>‡</sup> | $V_O = V_{CC}$ or GND                                      | 5.5 V |      |          | ±0.5 |      | ±10 | μΑ   |  |  |
| ICC             |                           | $V_I = V_{CC}$ or GND, $I_O = 0$                           | 5.5 V |      |          | 8    |      | 160 | μΑ   |  |  |
| Δlcc§           |                           | One input at 3.4 V, Other inputs at GND or V <sub>CC</sub> | 5.5 V |      |          | 0.9  |      | 1   | mA   |  |  |
| Ci              | Control inputs            | $V_I = V_{CC}$ or GND                                      | 5 V   |      | 4.5      |      |      |     | pF   |  |  |
| C <sub>io</sub> | A or B ports              | $V_O = V_{CC}$ or GND                                      | 5 V   |      | 16       |      |      |     | pF   |  |  |

<sup>†</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms.

## switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM    | то       | T,  | <b>Վ = 25°</b> C | ;    | MIN    | MAX   | UNIT |
|------------------|---------|----------|-----|------------------|------|--------|-------|------|
| TANAMETER        | (INPUT) | (OUTPUT) | MIN | TYP              | MAX  | IVIIIV | IVIAA |      |
| <sup>t</sup> PLH | A or B  | B or A   | 3.2 | 6.9              | 9.3  | 3.2    | 11.5  |      |
| <sup>t</sup> PHL | AOID    | BUIA     | 2.6 | 6.4              | 9.2  | 2.6    | 11.1  | ns   |
| <sup>t</sup> PZH | G       | B or A   | 2.7 | 6.4              | 9.1  | 2.7    | 10.9  | no   |
| tPZL             | 9       | D OI A   | 3.4 | 7.4              | 10.5 | 3.4    | 12.6  | ns   |
| <sup>t</sup> PHZ | G       | B or A   | 5.8 | 9.2              | 11.6 | 5.8    | 13.4  | nc   |
| <sup>t</sup> PLZ | b       | BULA     | 5.5 | 8.5              | 10.8 | 5.5    | 12.7  | ns   |

## operating characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$

|                                   | PARAMETER                                     | TEST CO          | TYP                     | UNIT        |    |    |
|-----------------------------------|-----------------------------------------------|------------------|-------------------------|-------------|----|----|
| C <sub>pd</sub> Power dissipation | Dower dissination conscitance per transceiver | Outputs enabled  | C <sub>1</sub> = 50 pF, | f = 1 MHz   | 52 | pF |
|                                   | ver dissipation capacitance per transceiver   | Outputs disabled | CL = 50 pr,             | I = I IVIMZ | 10 |    |



For I/O ports, the parameter IOZ includes the input leakage current II.

<sup>§</sup> This is the increase in supply current for each input that is at one of the specified TTL-voltage levels rather than 0 V or VCC.

#### PARAMETER MEASUREMENT INFORMATION



- NOTES: A. C<sub>L</sub> includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \ \Omega$ ,  $t_f = 3 \ ns$ ,  $t_f = 3 \ ns$ .
  - D. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms



### PACKAGE OPTION ADDENDUM

5-Feb-2007

#### **PACKAGING INFORMATION**

| Orderable Device   | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins F | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp (3)  |
|--------------------|-----------------------|-----------------|--------------------|--------|----------------|---------------------------|------------------|--------------------|
| SN74ACT16245QDLREP | ACTIVE                | SSOP            | DL                 | 48     | 1000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM |
| V62/03601-01XE     | ACTIVE                | SSOP            | DL                 | 48     | 1000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device           | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| SN74ACT16245QDLI | REP SSOP        | DL                 | 48 | 1000 | 330.0                    | 32.4                     | 11.35   | 16.2    | 3.1     | 16.0       | 32.0      | Q1               |





| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74ACT16245QDLREP | SSOP         | DL              | 48   | 1000 | 346.0       | 346.0      | 49.0        |

## DL (R-PDSO-G\*\*)

### **48 PINS SHOWN**

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MO-118



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device   | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|--------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| SN74ACT16245QDLREP | ACTIVE     | SSOP         | DL                 | 48   | 1000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | ACT16245QEP             | Samples |
| V62/03601-01XE     | ACTIVE     | SSOP         | DL                 | 48   | 1000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | ACT16245QEP             | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

## PACKAGE MATERIALS INFORMATION

www.ti.com 14-Jul-2012

## TAPE AND REEL INFORMATION

### **REEL DIMENSIONS**



### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### TAPE AND REEL INFORMATION

| Device             | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74ACT16245QDLREP | SSOP            | DL                 | 48 | 1000 | 330.0                    | 32.4                     | 11.35      | 16.2       | 3.1        | 16.0       | 32.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 14-Jul-2012



| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| SN74ACT16245QDLREP | SSOP         | DL              | 48   | 1000 | 367.0       | 367.0      | 55.0        |  |

## DL (R-PDSO-G48)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MO-118

PowerPAD is a trademark of Texas Instruments.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated