

**SN54LS696, SN54LS697, SN54LS699, SN74LS696, SN74LS697, SN74LS699**  
**SYNCHRONOUS UP/DOWN COUNTERS**  
**WITH OUTPUT REGISTERS AND MULTIPLEXED 3-STATE OUTPUTS**

SDLS199 D2424, JANUARY 1981 - REVISED MARCH 1988

- 4-Bit Counters/Registers
- Multiplexed Outputs for Counter or Latched Data
- 3-State Outputs Drive Bus Lines Directly
- 'LS696 . . Decade Counter, Direct Clear  
 'LS697 . . Binary Counter, Direct Clear  
 'LS699 . . Binary Counter, Synchronous Clear

**description**

These low-power Schottky LSI devices incorporate synchronous up/down counters, four-bit D-type registers, and quadruple two-line to one-line multiplexers with three state outputs in a single 20-pin package. The up/down counters are programmable from the data inputs and feature enable  $\bar{P}$  and enable  $\bar{T}$  and a ripple-carry output for easy expansion. The register/counter select input  $R/C$ , selects the counter when low and the register when high for the three-state outputs,  $Q_A$ ,  $Q_B$ ,  $Q_C$ , and  $Q_D$ . These outputs are rated at 12 and 24 milliamperes (54LS/74LS) for good bus driving performance.

Both the counter CCK and register clock RCK are positive-edge triggered. The counter clear CCLR is active low and is asynchronous on the 'LS696 and 'LS697, synchronous on the 'LS699. Loading of the counter is accomplished when LOAD is taken low and a positive transition occurs on the counter clock CCK.

Expansion is easily accomplished by connecting RCO of the first stage to ENT of the second stage, etc. All ENP inputs can be tied common and used as a master enable or disable control.

**schematics of inputs and outputs**



**PRODUCTION DATA** documents contain information current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.

**TEXAS  
INSTRUMENTS**

POST OFFICE BOX 655012 • DALLAS, TEXAS 75265

**SN54LS696, SN54LS697, SN54LS699, SN74LS696, SN74LS697, SN74LS699  
SYNCHRONOUS UP/DOWN COUNTERS  
WITH OUTPUT REGISTERS AND MULTIPLEXED 3-STATE OUTPUTS**

## logic symbols†



<sup>†</sup>These symbols are in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12.

SN54LS696, SN74LS696  
 SYNCHRONOUS UP/DOWN COUNTERS  
 WITH OUTPUT REGISTERS AND MULTIPLEXED 3-STATE OUTPUTS

logic diagrams (positive logic)



TEXAS  
 INSTRUMENTS

POST OFFICE BOX 655012 • DALLAS, TEXAS 75265

**SN54LS697, SN74LS697**  
**SYNCHRONOUS UP/DOWN COUNTERS**  
**WITH OUTPUT REGISTERS AND MULTIPLEXED 3-STATE OUTPUTS**

logic diagrams (positive logic) (continued)



**SN54LS698, SN74LS698  
SYNCHRONOUS UP/DOWN COUNTERS  
WITH OUTPUT REGISTERS AND MULTIPLEXED 3-STATE OUTPUTS**

### logic diagrams (positive logic) (continued)



**SN54LS699, SN74LS699**  
**SYNCHRONOUS UP/DOWN COUNTERS**  
**WITH OUTPUT REGISTERS AND MULTIPLEXED 3-STATE OUTPUTS**

logic diagrams (positive logic) (continued)



TEXAS  
 INSTRUMENTS

POST OFFICE BOX 655012 • DALLAS, TEXAS 75265

**SN54LS696, SN54LS697, SN54LS699, SN74LS696, SN74LS697, SN74LS699  
SYNCHRONOUS UP/DOWN COUNTERS  
WITH OUTPUT REGISTERS AND MULTIPLEXED 3-STATE OUTPUTS**

absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

NOTE 1: Voltage values are with respect to network ground terminals.

#### **recommended operating conditions**

|             |                                            | SN54LS'                       |     |     | SN74LS' |     |      | UNIT |
|-------------|--------------------------------------------|-------------------------------|-----|-----|---------|-----|------|------|
|             |                                            | MIN                           | NOM | MAX | MIN     | NOM | MAX  |      |
| $V_{CC}$    | Supply voltage                             | 4.5                           | 5   | 5.5 | 4.75    | 5   | 5.25 | V    |
| $I_{OH}$    | High-level output current                  | Q                             |     |     | -1      |     | -2.6 | mA   |
|             |                                            | $\overline{RCO}$              |     |     | -0.4    |     | -0.4 |      |
| $I_{OL}$    | Low-level output current                   | Q                             |     |     | 12      |     | 24   | mA   |
|             |                                            | $\overline{RCO}$              |     |     | 4       |     | 8    |      |
| $f_{clock}$ | Clock frequency                            | CCK                           |     |     | 0       | 20  | 0    | MHz  |
|             |                                            | RCK                           |     |     | 0       | 20  | 0    |      |
| $t_w$       | Pulse duration                             | CCK high or low               |     |     | 25      |     | 25   | ns   |
|             |                                            | RCK high or low               |     |     | 25      |     | 25   |      |
|             |                                            | 'LS696, 'LS697 CCLR low       |     |     | 20      |     | 20   |      |
| $t_{su}$    | Setup time<br>before CCK t                 | A thru D                      |     |     | 30      |     | 30   | ns   |
|             |                                            | ENP or ENT                    |     |     | 30      |     | 30   |      |
|             |                                            | LOAD                          |     |     | 30      |     | 30   |      |
|             |                                            | U/D                           |     |     | 35      |     | 35   |      |
|             |                                            | 'LS696, 'LS697, CCLR inactive |     |     | 25      |     | 25   |      |
|             |                                            | 'LS699, CCLR                  |     |     | 30      |     | 30   |      |
| $t_{su}$    | Setup time CCK t before RCK t (see Note 2) |                               |     |     | 30      |     | 30   | ns   |
| $t_h$       | Hold time                                  |                               |     |     | 0       |     | 0    | ns   |
| $T_A$       | Operating free-air temperature             | -55                           |     | 125 | 0       |     | 70   | °C   |

**NOTE 2:** This set up time ensures the register will see stable data from the counter outputs. The clocks may be tied together in which case the register state will be one clock pulse behind the counter.

**SN54LS696, SN54LS697, SN54LS699, SN74LS696, SN74LS697, SN74LS699**  
**SYNCHRONOUS UP/DOWN COUNTERS**  
**WITH OUTPUT REGISTERS AND MULTIPLEXED 3-STATE OUTPUTS**

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                                                             | TEST CONDITIONS <sup>†</sup>                 | SN54LS <sup>*</sup>                                           |                               |      | SN74LS <sup>*</sup> |                  |      | UNIT    |
|-----------------------------------------------------------------------|----------------------------------------------|---------------------------------------------------------------|-------------------------------|------|---------------------|------------------|------|---------|
|                                                                       |                                              | MIN                                                           | TYP <sup>‡</sup>              | MAX  | MIN                 | TYP <sup>‡</sup> | MAX  |         |
| V <sub>IH</sub> High-level input voltage                              |                                              | 2                                                             |                               |      | 2                   |                  |      | V       |
| V <sub>IL</sub> Low-level input voltage                               |                                              |                                                               |                               |      | 0.7                 |                  | 0.8  | V       |
| V <sub>IK</sub> Input clamp voltage                                   | V <sub>CC</sub> =MIN, I <sub>I</sub> =-18 mA |                                                               |                               |      | -1.5                |                  | -1.5 | V       |
| V <sub>OH</sub> High-level output voltage                             | Any Q                                        | V <sub>CC</sub> =MIN, V <sub>IH</sub> =2 V,                   | I <sub>OH</sub> =-1 mA        | 2.4  | 3.1                 |                  |      | V       |
|                                                                       | Any Q                                        | V <sub>IIL</sub> =V <sub>IL</sub> max                         | I <sub>OH</sub> =-2.6 mA      |      |                     | 2.4              | 3.1  |         |
|                                                                       | RCO                                          |                                                               | I <sub>OH</sub> =-400 $\mu$ A | 2.5  | 3.2                 | 2.7              | 3.2  |         |
| V <sub>OL</sub> Low-level output voltage                              | Any Q                                        | V <sub>CC</sub> =MIN, V <sub>IH</sub> =2 V,                   | I <sub>OL</sub> =12 mA        | 0.25 | 0.4                 | 0.25             | 0.4  | V       |
|                                                                       | Any Q                                        | V <sub>IIL</sub> =V <sub>IL</sub> max                         | I <sub>OL</sub> =24 mA        |      |                     | 0.35             | 0.5  |         |
|                                                                       | RCO                                          |                                                               | I <sub>OL</sub> =4 mA         | 0.25 | 0.4                 | 0.25             | 0.4  |         |
|                                                                       | RCO                                          |                                                               | I <sub>OL</sub> =8 mA         |      |                     | 0.35             | 0.5  |         |
| I <sub>OZH</sub> Off-state output current, high-level voltage applied | Any Q                                        | V <sub>CC</sub> =MAX, $\bar{G}$ at 2 V, V <sub>O</sub> =2.7 V |                               |      | 20                  |                  | 20   | $\mu$ A |
| I <sub>OZL</sub> Off-state output current, low-level voltage applied  | Any Q                                        | V <sub>CC</sub> =MAX, $\bar{G}$ at 2 V, V <sub>O</sub> =0.4 V |                               |      | -20                 |                  | -20  | $\mu$ A |
| I <sub>II</sub> Input current at maximum input voltage                |                                              | V <sub>CC</sub> =MAX, V <sub>I</sub> =7 V                     |                               |      | 0.1                 |                  | 0.1  | mA      |
| I <sub>IH</sub> High-level input current                              |                                              | V <sub>CC</sub> =MAX, V <sub>I</sub> =2.7 V                   |                               |      | 20                  |                  | 20   | $\mu$ A |
| I <sub>IIL</sub> Low-level input current                              | A thru D                                     | V <sub>CC</sub> =MAX, V <sub>I</sub> =0.4 V                   |                               |      | -0.4                |                  | -0.4 | mA      |
|                                                                       | All others                                   |                                                               |                               |      | -0.2                |                  | -0.2 |         |
| I <sub>OS</sub> Short-circuit output current <sup>§</sup>             | Any Q                                        | V <sub>CC</sub> =MAX, V <sub>O</sub> =0 V                     | -30                           | -130 | -30                 |                  | -130 | mA      |
|                                                                       | RCO                                          |                                                               | -20                           | -100 | -20                 |                  | -100 |         |
| I <sub>ICCH</sub> Supply current, outputs high                        |                                              | V <sub>CC</sub> =MAX,                                         | See Note 3                    | 46   | 65                  | 46               | 65   | mA      |
| I <sub>ICL</sub> Supply current, outputs low                          |                                              | All outputs open                                              | See Note 4                    | 48   | 70                  | 48               | 70   |         |
| I <sub>ICCZ</sub> Supply current, outputs off                         |                                              |                                                               | See Note 5                    | 48   | 70                  | 48               | 70   |         |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>‡</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.

<sup>§</sup> Only one output should be shorted at a time, and duration of the short-circuit should not exceed one second.

NOTES: 3. I<sub>ICCH</sub> is measured after two 4.5 V to 0 V to 4.5 V pulses have been applied to CCK and RCK while  $\bar{G}$  is grounded and all other inputs are at 4.5 V.

4. I<sub>ICL</sub> is measured after two 0 V to 4.5 V to 0 V pulses have been applied to CCK and RCK while all other inputs are grounded.

5. I<sub>ICCZ</sub> is measured after two 0 V to 4.5 V to 0 V pulses have been applied to CCK and RCK while  $\bar{G}$  is at 4.5 V and all other inputs are grounded.

switching characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C (see note 6)

| PARAMETER        | FROM (INPUT) | TO (OUTPUT) | TEST CONDITIONS                                        | 'LS696, 'LS697 |     |     | 'LS699 |     |     | UNIT |
|------------------|--------------|-------------|--------------------------------------------------------|----------------|-----|-----|--------|-----|-----|------|
|                  |              |             |                                                        | MIN            | TYP | MAX | MIN    | TYP | MAX |      |
| t <sub>PLH</sub> | CCK↑         | RCO         |                                                        | 23             | 40  |     | 23     | 40  |     | ns   |
| t <sub>PHL</sub> |              |             |                                                        | 23             | 40  |     | 23     | 40  |     | ns   |
| t <sub>PLH</sub> | ENT          | RCO         | R <sub>L</sub> = 2 k $\Omega$ , C <sub>L</sub> = 15 pF | 13             | 20  |     | 13     | 20  |     | ns   |
| t <sub>PHL</sub> |              |             |                                                        | 13             | 20  |     | 13     | 20  |     | ns   |
| t <sub>PLH</sub> | CCK↑         | Q           |                                                        | 12             | 20  |     | 12     | 20  |     | ns   |
| t <sub>PHL</sub> |              |             |                                                        | 17             | 25  |     | 17     | 25  |     | ns   |
| t <sub>PLH</sub> | RCK↑         | Q           |                                                        | 12             | 20  |     | 12     | 20  |     | ns   |
| t <sub>PHL</sub> |              |             |                                                        | 17             | 25  |     | 17     | 25  |     | ns   |
| t <sub>PHL</sub> | CCLR↓        | Q           |                                                        | 23             | 40  |     |        |     |     | ns   |
| t <sub>PLH</sub> |              |             |                                                        | 16             | 25  |     | 16     | 25  |     | ns   |
| t <sub>PHL</sub> | R/C          | Q           |                                                        | 16             | 25  |     | 16     | 25  |     | ns   |
| t <sub>PZH</sub> | $\bar{G}$ ↓  | Q           |                                                        | 19             | 30  |     | 19     | 30  |     | ns   |
| t <sub>PZL</sub> |              |             |                                                        | 19             | 30  |     | 19     | 30  |     | ns   |
| t <sub>PHZ</sub> | $\bar{G}$ ↑  | Q           | R <sub>L</sub> = 667 $\Omega$ , C <sub>L</sub> = 5 pF  | 17             | 30  |     | 17     | 30  |     | ns   |
| t <sub>PLZ</sub> |              |             |                                                        | 17             | 30  |     | 17     | 30  |     | ns   |

NOTE 6: Load circuits and voltage waveforms are shown in Section 1.

TEXAS  
INSTRUMENTS

POST OFFICE BOX 655012 • DALLAS, TEXAS 75265

**SN54LS696, SN74LS696**  
**SYNCHRONOUS UP/DOWN COUNTERS**  
**WITH OUTPUT REGISTERS AND MULTIPLEXED 3-STATE OUTPUTS**

typical operating sequences

'LS696 DECADE COUNTER, Asynchronous Clear



**SN54LS697, SN54LS699, SN74LS697, SN74LS699  
SYNCHRONOUS UP/DOWN COUNTERS  
WITH OUTPUT REGISTERS AND MULTIPLEXED 3-STATE OUTPUTS**

typical operating sequences (continued)

'LS697 BINARY COUNTER, Asynchronous Clear  
'LS699 BINARY COUNTER, Synchronous Clear



**TEXAS  
INSTRUMENTS**

POST OFFICE BOX 655012 • DALLAS, TEXAS 75265

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|--------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| SN74LS697NSR | SO           | NS              | 20   | 2000 | 330.0              | 24.4               | 8.2     | 13.0    | 2.5     | 12.0    | 24.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LS697NSR | SO           | NS              | 20   | 2000 | 346.0       | 346.0      | 41.0        |

**PACKAGING INFORMATION**

| Orderable part number       | Status<br>(1) | Material type<br>(2) | Package   Pins | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------------|---------------|----------------------|----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| <a href="#">SN74LS697DW</a> | Active        | Production           | SOIC (DW)   20 | 25   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | LS697               |
| SN74LS697DW.A               | Active        | Production           | SOIC (DW)   20 | 25   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | LS697               |
| <a href="#">SN74LS697N</a>  | Active        | Production           | PDIP (N)   20  | 20   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | 0 to 70      | SN74LS697N          |
| SN74LS697N.A                | Active        | Production           | PDIP (N)   20  | 20   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | 0 to 70      | SN74LS697N          |
| <a href="#">SNJ54LS697J</a> | Active        | Production           | CDIP (J)   20  | 20   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | SNJ54LS697J         |
| SNJ54LS697J.A               | Active        | Production           | CDIP (J)   20  | 20   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | SNJ54LS697J         |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF SN54LS697, SN74LS697 :**

- Catalog : [SN74LS697](#)
- Military : [SN54LS697](#)

NOTE: Qualified Version Definitions:

- Catalog - TI's standard catalog product
- Military - QML certified for Military and Defense Applications

**TUBE**


\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (μm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74LS697DW   | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN74LS697DW.A | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN74LS697N    | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| SN74LS697N.A  | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |

J (R-GDIP-T\*\*)

14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



| PINS **<br>DIM | 14                     | 16                     | 18                     | 20                     |
|----------------|------------------------|------------------------|------------------------|------------------------|
| A              | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC |
| B MAX          | 0.785<br>(19,94)       | .840<br>(21,34)        | 0.960<br>(24,38)       | 1.060<br>(26,92)       |
| B MIN          | —                      | —                      | —                      | —                      |
| C MAX          | 0.300<br>(7,62)        | 0.300<br>(7,62)        | 0.310<br>(7,87)        | 0.300<br>(7,62)        |
| C MIN          | 0.245<br>(6,22)        | 0.245<br>(6,22)        | 0.220<br>(5,59)        | 0.245<br>(6,22)        |



4040083/F 03/03

NOTES: A. All linear dimensions are in inches (millimeters).  
B. This drawing is subject to change without notice.  
C. This package is hermetically sealed with a ceramic lid using glass frit.  
D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.  
E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

16 PINS SHOWN

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).  
 B. This drawing is subject to change without notice.

△ Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).

△ The 20 pin end lead shoulder width is a vendor option, either half or full width.

# PACKAGE OUTLINE

DW0020A



SOIC - 2.65 mm max height

SOIC



NOTES:

1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
5. Reference JEDEC registration MS-013.

# EXAMPLE BOARD LAYOUT

DW0020A

SOIC - 2.65 mm max height

SOIC



LAND PATTERN EXAMPLE  
SCALE:6X



SOLDER MASK DETAILS

4220724/A 05/2016

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DW0020A

SOIC - 2.65 mm max height

SOIC



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:6X

4220724/A 05/2016

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#), [TI's General Quality Guidelines](#), or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2026, Texas Instruments Incorporated

Last updated 10/2025