SN74LVC1G80-Q1 SCES885 - APRIL 2017 # SN74LVC1G80-Q1 Single Positive-Edge-Triggered D-Type Flip-Flop #### **Features** - **Qualified for Automotive Applications** - AEC-Q100 Qualified With the Following Results: - ±4000-V Human-Body Model (HBM) ESD Classification Level 3A - ±1000-V Charged-Device Model (CDM) ESD Classification Level C5 - Supports 5-V V<sub>CC</sub> Operation - Inputs Accept Voltages to 5.5 V - Supports Down Translation to V<sub>CC</sub> - Maximum t<sub>pd</sub> of 6 ns at 3.3 V - Low Power Consumption, 10-µA Max I<sub>CC</sub> - ±24-mA Output Drive at 3.3 V - Ioff supports Partial-Power-Down Mode and Back-**Drive Protection** ## **Applications** - Automotive Infotainment - **Automotive Cluster** - Automotive ADAS - **Automotive Body Electronics** - Automotive HEV/EV Powertrain ## 3 Description The SN74LVC1G80-Q1 device is an automotive AEC-Q100 qualified, single positive-edge-triggered Dtype flip-flop that is designed for 1.65-V to 5.5-V $V_{\rm CC}$ operation. When data at the data (D) input meets the setup time requirement, the data is transferred to the Q output on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the level at the output. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs when the device is powered down. This inhibits current backflow into the device which prevents damage to the device. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE | |----------------|----------|-------------------| | SN74LVC1G80-Q1 | SC70 (5) | 2.00 mm × 1.25 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. #### Logic Diagram (Positive Logic) (1) TG - Transmission Gate ## **Table of Contents** | 1 | Features 1 | 8 | Detailed Description | . 11 | |---|--------------------------------------------------------------------------------------------------|----|-----------------------------------------------------|------| | 2 | Applications 1 | | 8.1 Overview | 11 | | 3 | Description 1 | | 8.2 Functional Block Diagram | 11 | | 4 | Revision History2 | | 8.3 Feature Description | 11 | | 5 | Pin Configuration and Functions | | 8.4 Device Functional Modes | 12 | | 6 | Specifications | 9 | Application and Implementation | . 13 | | • | 6.1 Absolute Maximum Ratings | | 9.1 Application Information | 13 | | | 6.2 ESD Ratings | | 9.2 Typical Application | 13 | | | 6.3 Recommended Operating Conditions | 10 | Power Supply Recommendations | . 15 | | | 6.4 Thermal Information | 11 | Layout | | | | 6.5 Electrical Characteristics 5 | | 11.1 Layout Guidelines | | | | 6.6 Timing Requirements: $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C} \dots 5$ | | 11.2 Layout Example | | | | 6.7 Timing Requirements: $T_A = -40^{\circ}\text{C}$ to +125°C 6 | 12 | Device and Documentation Support | | | | 6.8 Switching Characteristics: $T_A = -40^{\circ}\text{C}$ to +85°C, $C_L = -40^{\circ}\text{C}$ | | 12.1 Documentation Support | | | | 15 pF | | 12.2 Receiving Notification of Documentation Update | | | | 6.9 Switching Characteristics: $T_A = -40^{\circ}\text{C}$ to +85°C, $C_L =$ | | 12.3 Community Resources | | | | 30 pF or 50 pF 6 | | 12.4 Trademarks | 16 | | | 6.10 Switching Characteristics: $T_A = -40^{\circ}\text{C}$ to +125°C, | | 12.5 Electrostatic Discharge Caution | 16 | | | C <sub>L</sub> = 30 pF or 50 pF | | 12.6 Glossary | 16 | | | 6.11 Operating Characteristics | 13 | Mechanical, Packaging, and Orderable | | | _ | 6.12 Typical Characteristics | | Information | . 16 | | 7 | Parameter Measurement Information9 | | | | # 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | DATE | REVISION | NOTES | |------------|----------|------------------| | April 2017 | * | Initial release. | ## Pin Configuration and Functions Pin Functions<sup>(1)</sup> | PIN | | 1/0 | DESCRIPTION | | |-----|-----------------|-----|-------------------------------------|--| | NO. | NAME | I/O | DESCRIPTION | | | 1 | D | I | Data input | | | 2 | CLK | I | Positive-Edge-Triggered Clock input | | | 3 | GND | _ | Ground pin | | | 4 | Q | 0 | Inverted output | | | 5 | V <sub>CC</sub> | _ | Positive Supply | | (1) See Mechanical, Packaging, and Orderable Information for dimensions ## **Specifications** ### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|--------------------------------------------------|------------------------------------------------|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage | | -0.5 | 6.5 | V | | VI | Input voltage <sup>(2)</sup> | | -0.5 | 6.5 | V | | Vo | Voltage applied to any output in the hi | gh-impedance or power-off state <sup>(2)</sup> | -0.5 | 6.5 | V | | Vo | Voltage applied to any output in the hi | gh or low state <sup>(2)(3)</sup> | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -50 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | <b>-</b> 50 | mA | | Io | Continuous output current | | | ±50 | mA | | | Continuous current through V <sub>CC</sub> or GN | ID | | ±100 | mA | | TJ | Junction temperature | | | 150 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |----------------------|--------------------------|---------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> E | Clastrostatia dia sharea | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±4000 | ., | | | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011 | ±1000 | V | (1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. The input negative-voltage and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. The value of V<sub>CC</sub> is provided in . # TEXAS INSTRUMENTS ## 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | | |----------------|---------------------------------------------------|------------------------------------------------------------------------------|------------------------|------------------------|--------|--| | ., | Cumphicialtana | Operating | 1.65 | 5.5 | | | | $V_{CC}$ | Supply voltage | Data retention only | 1.5 | | V | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | 0.65 × V <sub>CC</sub> | | | | | ., | High-level input voltage Low-level input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.7 | | ., | | | $V_{IH}$ | | V <sub>CC</sub> = 3 V to 3.6 V | 2 | | V | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | 0.7 × V <sub>CC</sub> | | | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | | 0.35 × V <sub>CC</sub> | | | | ., | | V <sub>CC</sub> = 2.3 V to 2.7 V | | 0.7 | | | | $V_{IL}$ | | V <sub>CC</sub> = 3 V to 3.6 V | | 0.8 | V | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 0.3 × V <sub>CC</sub> | | | | VI | Input voltage | • | 0 | 5.5 | V | | | Vo | Output voltage | | 0 | V <sub>CC</sub> | V | | | | High-level output current | V <sub>CC</sub> = 1.65 V | | -4 | | | | | | V <sub>CC</sub> = 2.3 V | | -8 | <br> - | | | $I_{OH}$ | | V <sub>CC</sub> = 3 V | | -16 | mA | | | | | V <sub>CC</sub> = 3 V | | -24 | | | | | | V <sub>CC</sub> = 4.5 V | | -32 | | | | | | V <sub>CC</sub> = 1.65 V | | 4 | | | | | | V <sub>CC</sub> = 2.3 V | | 8 | | | | $I_{OL}$ | Low-level output current | V 2V | | 16 | mA | | | | | V <sub>CC</sub> = 3 V | | 24 | | | | | | V <sub>CC</sub> = 4.5 V | | 32 | | | | | | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}, 2.5 \text{ V} \pm 0.2 \text{ V}$ | | 20 | | | | Δt/Δν | Input transition rise or fall rate | V <sub>CC</sub> = 3.3 V ± 0.3 V | | 10 | ns/V | | | | | V <sub>CC</sub> = 5 V ± 0.5 V | | 5 | | | | T <sub>A</sub> | Operating free-air temperature | | -40 | 125 | °C | | #### 6.4 Thermal Information | | | SN74LVC1G80-Q1 | | |----------------------|----------------------------------------------|----------------|------| | | THERMAL METRIC <sup>(1)</sup> | DCK (SC70) | UNIT | | | | 5 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 278.9 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 121.3 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 65.6 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 7.5 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 64.9 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. www.ti.com ## 6.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------|--------------------|--------------------|------| | | I <sub>OH</sub> = -100 μA | 1.65 V to 5.5 V | V <sub>CC</sub> - 0.1 | | 0.1<br>0.45<br>0.3 | | | Voh Voh Voh Voh Vol Vol Vol Vol | $I_{OH} = -4 \text{ mA}$ | 1.65 V | 1.2 | | | | | | $I_{OH} = -8 \text{ mA}$ | 2.3 V | 1.9 | | | ., | | | I <sub>OH</sub> = -16 mA | 2.1/ | 2.4 | | | V | | | $I_{OH} = -24 \text{ mA}$ | 3 V | 2.3 | | | | | | $I_{OH} = -32 \text{ mA}$ 4.5 V 3.8<br>$I_{OL} = 100 \text{ µA}$ 1.65 V to 5.5 V 0.1<br>$I_{OL} = 4 \text{ mA}$ 1.65 V 0.45 | | <br> | | | | | | I <sub>OL</sub> = 100 μA | 1.65 V to 5.5 V | | | 0.1 | | | | I <sub>OL</sub> = 4 mA | 1.65 V | | | 0.45 | | | | I <sub>OL</sub> = 8 mA | 2.3 V | | | 0.3 | | | VOL | I <sub>OL</sub> = 16 mA | 3 V | | | 0.4 | V | | | I <sub>OL</sub> = 24 mA | 3 V | | | 0.55 | | | | I <sub>OL</sub> = 32 mA | 4.5 V | | | 0.55 | | | I <sub>I</sub> CLK or D inputs | V <sub>I</sub> = 5.5 V or GND | 0 to 5.5 V | | | ±10 | μΑ | | I <sub>off</sub> | $V_I$ or $V_O = 5.5 \text{ V}$ | 0 | | | ±10 | μA | | I <sub>cc</sub> | $V_I = 5.5 \text{ V or GND}, \qquad I_O = 0$ | 1.65 V to 5.5 V | | | 10 | μΑ | | $\Delta I_{CC}$ | One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND | 3 V to 5.5 V | | | 500 | μΑ | | C <sub>i</sub> | $V_I = V_{CC}$ or GND $T_A = -40$ °C to 85°C | 3.3 V | | 3.5 | | pF | <sup>(1)</sup> All typical values are at $V_{CC}$ = 3.3 V, $T_A$ = 25°C. # 6.6 Timing Requirements: $T_A = -40^{\circ}C$ to +85°C over recommended operating free-air temperature range, $T_A = -40$ °C to +85°C (unless otherwise noted) (see Figure 3) | | | | V <sub>cc</sub> | MIN | MAX | UNIT | |--------------------|--------------------------------|-----------|------------------------------------------------|--------------------------|-----|--------| | | | | V <sub>CC</sub> = 1.8 V ± 0.15 V | | | | | | Ola ali fassione | | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | | 400 | N41.1- | | f <sub>clock</sub> | Clock frequency | | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | | 160 | MHz | | | | | $V_{CC} = 5.5 \text{ V} \pm 0.5 \text{ V}$ | | | | | | | | V <sub>CC</sub> = 1.8 V ± 0.15 V | | | | | | Dulas duration OLIV bink and | | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 0.5 | | | | t <sub>w</sub> | Pulse duration, CLK high or lo | W | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ 2.5 | 2.5 | | ns | | | | | $V_{CC} = 5.5 \text{ V} \pm 0.5 \text{ V}$ | | | | | | | | V <sub>CC</sub> = 1.8 V ± 0.15 V | 2.3<br>1.5<br>1.3<br>1.1 | | | | | | Data kiak | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | | | | | | | Data high | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | | | | | | O-time time - h -f OLIVA | | $V_{CC} = 5.5 \text{ V} \pm 0.5 \text{ V}$ | | | | | t <sub>su</sub> | Setup time before CLK↑ | | V <sub>CC</sub> = 1.8 V ± 0.15 V | 2.5 | | ns | | | | | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 1.5 | | | | | | Data low | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 1.3 | | | | | | | $V_{CC} = 5.5 \text{ V} \pm 0.5 \text{ V}$ | 1.1 | | | | | | | V <sub>CC</sub> = 1.8 V ± 0.15 V | 0 | | | | | | | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 0.2 | | | | h | Hold time, data after CLK↑ | | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 0.9 | | ns | | | | | $V_{CC} = 5.5 \text{ V} \pm 0.5 \text{ V}$ | 0.4 | | | # TEXAS INSTRUMENTS ## 6.7 Timing Requirements: $T_A = -40^{\circ}C$ to +125°C over recommended operating free-air temperature range, $T_A = -40$ °C to +125°C (unless otherwise noted) (see Figure 3) | | | 1 0 7 7 | V <sub>cc</sub> | MIN | MAX | UNIT | |--------------------|--------------------------------|---------------------------------|---------------------------------------------|-----|-----|---------| | | | | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | | | | | , | Ola ali faa assa assa | | | | 400 | N 41 1- | | f <sub>clock</sub> | Clock frequency | | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | | 160 | MHz | | | | | V <sub>CC</sub> = 5.5 V ± 0.5 V | | | | | | | | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | | | | | | Dulas duradias OLK bish sala | | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 0.5 | | | | t <sub>w</sub> | Pulse duration, CLK high or it | Pulse duration, CLK high or low | | 2.5 | | ns | | | | | $V_{CC} = 5.5 \text{ V} \pm 0.5 \text{ V}$ | | | | | | | | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 2.3 | | | | | | Data high | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 1.5 | | | | | | Data high | V <sub>CC</sub> = 3.3 V ± 0.3 V | 1.3 | | | | | Catua tima hafara CLIVA | | $V_{CC} = 5.5 \text{ V} \pm 0.5 \text{ V}$ | 1.1 | | | | t <sub>su</sub> | Setup time before CLK↑ | re CLK↑ | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 2.5 | | ns | | | | 5 | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 1.5 | | | | | | Data low | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 1.3 | | | | | | | $V_{CC} = 5.5 \text{ V} \pm 0.5 \text{ V}$ | 1.1 | | | | | | | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 0 | | | | | Lightime data ofter OLICA | | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 0.2 | | | | t <sub>h</sub> | Hold time, data after CLK↑ | | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 0.9 | | ns | | | | | $V_{CC} = 5.5 \text{ V} \pm 0.5 \text{ V}$ | 0.4 | | 1 | # 6.8 Switching Characteristics: $T_A = -40^{\circ}\text{C}$ to +85°C, $C_L = 15 \text{ pF}$ over recommended operating free-air temperature range, $T_A = -40$ °C to +85°C, $C_L = 15$ pF (unless otherwise noted) (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>cc</sub> | MIN | MAX | UNIT | |------------------|-----------------|----------------|---------------------------------------------|-----|-----|-------| | | | | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | | | | | f <sub>max</sub> | | | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 160 | | MHz | | | | | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 160 | | IVITZ | | | | | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ | | | | | | | ā | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 3 | 9.1 | | | | CLK | | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 1.5 | 6 | | | t <sub>pd</sub> | CLK | | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 1.3 | 4.2 | ns | | | | | V <sub>CC</sub> = 5 V ± 0.5 V | 1.1 | 3.8 | | ## 6.9 Switching Characteristics: $T_A = -40^{\circ}\text{C}$ to +85°C, $C_L = 30$ pF or 50 pF over recommended operating free-air temperature range, $T_A = -40$ °C to +85°C, $C_L = 30$ pF or 50 pF (unless otherwise noted) (see Figure 4) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>cc</sub> | | MAX | UNIT | |------------------|-----------------|----------------|---------------------------------------------|-----|-----|---------| | | | | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | | | | | f <sub>max</sub> | | | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 160 | | MHz | | | | | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 100 | | IVII IZ | | | | | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ | | | | | | | | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 4.4 | 9.9 | | | | CLK | Q | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 2.3 | 7 | ns | | t <sub>pd</sub> | CLK | Q | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 2 | 5.2 | | | | | | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ | 1.3 | 4.5 | | www.ti.com # 6.10 Switching Characteristics: $T_A = -40$ °C to +125°C, $C_L = 30$ pF or 50 pF over recommended operating free-air temperature range, $T_A = -40$ °C to +125°C, $C_L = 30$ pF or 50 pF (unless otherwise noted) (see Figure 4) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>cc</sub> | MIN | MAX | UNIT | | |------------------|-----------------|-----------------------------------------------------------|---------------------------------------------|-----|------|------|--| | | | V <sub>CC</sub> = 1.8 V ± 0.15 V | | | | | | | | | | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 160 | 400 | | | | t <sub>max</sub> | | | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 160 | | MHz | | | | | | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ | | | | | | | | | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 4.4 | 12.5 | | | | $t_{pd}$ | CLK | $\overline{Q}$ $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 2.3 | 8.5 | 20 | | | | | CLK | Q | V <sub>CC</sub> = 3.3 V ± 0.3 V 2 | | 6 | ns | | | | | | V <sub>CC</sub> = 5 V ± 0.5 V | 1.3 | 5.5 | | | ## 6.11 Operating Characteristics $T_A = 25$ °C | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | TYP | UNIT | |-----------------|-------------------------------|-----------------------|-------------------------|-----|------| | | | V <sub>CC</sub> = 1.8 | V <sub>CC</sub> = 1.8 V | 24 | | | | Davis diagination and its | f = 10 MHz | V <sub>CC</sub> = 2.5 V | 24 | | | C <sub>pd</sub> | Power dissipation capacitance | I = 10 MH2 | V <sub>CC</sub> = 3.3 V | 25 | pF | | | | | V <sub>CC</sub> = 5 V | 27 | | # TEXAS INSTRUMENTS ## 6.12 Typical Characteristics This plot shows the different $I_{CC}$ values for various voltages on the data input (D). Voltage sweep on the input is from 0 V to 6.5 V. Figure 2. Supply Current (I<sub>CC</sub>) vs Data (D) Input Voltage #### **Parameter Measurement Information** | TEST | S1 | |-------------------------------------------|-------------------------------| | $t_{_{\mathrm{PLH}}}/t_{_{\mathrm{PHL}}}$ | Open | | $t_{PLZ}/t_{PZL}$ | $V_{\scriptscriptstyle LOAD}$ | | $t_{\tiny PHZ}/t_{\tiny PZH}$ | GND | | ., | INF | PUTS | ., | ., | | | ., | |-----------------|-----------------|---------|--------------------|---------------------|----------------|----------------|----------------| | V <sub>cc</sub> | V <sub>i</sub> | t,/t, | V <sub>M</sub> | V <sub>LOAD</sub> | C <sub>L</sub> | R <sub>⊾</sub> | V <sub>D</sub> | | 1.8 V ± 0.15 V | V <sub>cc</sub> | £2 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 15 pF | 1 MW | 0.15 V | | 2.5 V ± 0.2 V | V <sub>cc</sub> | £2 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 15 pF | 1 MW | 0.15 V | | 3.3 V ± 0.3 V | 3 V | £2.5 ns | 1.5 V | 6 V | 15 pF | 1 MW | 0.3 V | | 5 V ± 0.5 V | $V_{cc}$ | £2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 15 pF | 1 MW | 0.3 V | A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. C. All input pulses are supplied by generators having the following characteristics: PRR £ 10 MHz, Z<sub>o</sub> = 50 W. - The outputs are measured one at a time, with one transition per measurement. - E. $\,t_{\mbox{\tiny PLZ}}$ and $t_{\mbox{\tiny PHZ}}$ are the same as $t_{\mbox{\tiny dis}}.$ - F. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - G. $t_{PlH}$ and $t_{PHl}$ are the same as $t_{pdl}$ - H. All parameters and waveforms are not applicable to all devices. Figure 3. Load Circuit and Voltage Waveforms Copyright © 2017, Texas Instruments Incorporated # TEXAS INSTRUMENTS #### Parameter Measurement Information (continued) | TEST | S1 | |---------------------------------------------------------|-------------------------------| | $t_{_{PLH}}/t_{_{PHL}}$ | Open | | $t_{\scriptscriptstyle PLZ}/t_{\scriptscriptstyle PZL}$ | $V_{\scriptscriptstyle LOAD}$ | | $t_{_{PHZ}}/t_{_{PZH}}$ | GND | | ., | INF | PUTS | ., | ., | | 1 | ,, | |-----------------|-----------------|---------|--------------------|---------------------|----------------|-------|----------------| | V <sub>cc</sub> | V <sub>i</sub> | t,/t, | V <sub>M</sub> | $V_{LOAD}$ | C <sub>L</sub> | R∟ | V <sub>D</sub> | | 1.8 V ± 0.15 V | V <sub>cc</sub> | £2 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 30 pF | 1 kW | 0.15 V | | 2.5 V ± 0.2 V | V <sub>cc</sub> | £2 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 30 pF | 500 W | 0.15 V | | 3.3 V ± 0.3 V | 3 V | £2.5 ns | 1.5 V | 6 V | 50 pF | 500 W | 0.3 V | | 5 V ± 0.5 V | V <sub>cc</sub> | £2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 50 pF | 500 W | 0.3 V | NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR £ 10 MHz, $Z_o$ = 50 W. - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{\text{PLZ}}$ and $t_{\text{PHZ}}$ are the same as $t_{\text{dis}}$ . - F. $t_{\text{PZL}}$ and $t_{\text{PZH}}$ are the same as $t_{\text{en}}$ . - G. $t_{\text{PLH}}$ and $t_{\text{PHL}}$ are the same as $t_{\text{pd}}$ . - H. All parameters and waveforms are not applicable to all devices. Figure 4. Load Circuit and Voltage Waveforms #### **Detailed Description** #### 8.1 Overview The SN74LVC1G80-Q1 is a single positive-edge-trigger D-type flip-flop and is AEC-Q100 qualified for automotive applications. Data at the input (D) is transferred to the output $\overline{(Q)}$ on the positive-going edge of the clock pulse when the setup time requirement is met. Because the clock triggering occurs at a voltage level, it is not directly related to the rise time of the clock pulse. This allows for data at the input to be changed without affecting the level at the output, following the hold-time interval. #### 8.2 Functional Block Diagram Figure 5. Logic Diagram (Positive Logic) #### 8.3 Feature Description #### 8.3.1 Balanced High-Drive CMOS Push-Pull Outputs A balanced output allows the device to sink and source similar currents. The high drive capability of this device creates fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the power output of the device to be limited to avoid thermal runaway and damage due to over-current. The electrical and thermal limits defined the in the Absolute Maximum Ratings must be followed at all times. #### 8.3.2 Standard CMOS Inputs Standard CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the Electrical Characteristics. The worst case resistance is calculated with the maximum input voltage, given in the Recommended Operating Conditions, and the maximum input leakage current, given in the *Electrical Characteristics*, using ohm's law (R = V ÷ I). Signals applied to the inputs need to have fast edge rates, as defined by $\Delta t/\Delta v$ in Recommended Operating Conditions to avoid excessive currents and oscillations. If tolerance to a slow or noisy input signal is required, a device with a Schmitt-trigger input should be utilized to condition the input signal prior to the standard CMOS input. Copyright © 2017, Texas Instruments Incorporated # TEXAS INSTRUMENTS #### **Feature Description (continued)** #### 8.3.3 Clamp Diodes The inputs and outputs to this device have negative clamping diodes. #### **CAUTION** Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input negative-voltage and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. Figure 6. Electrical Placement of Clamping Diodes for Each Input and Output ### 8.3.4 Partial Power Down (Ioff) The inputs and outputs for this device enter a high impedance state when the supply voltage is 0 V. The maximum leakage into or out of any input or output pin on the device is specified by I<sub>off</sub> in the *Electrical Characteristics*. #### 8.3.5 Over-Voltage Tolerant Inputs Input signals to this device can be driven above the supply voltage so long as they remain below the maximum input voltage value specified in the *Absolute Maximum Ratings*. #### 8.4 Device Functional Modes Table 1 lists the functional modes of the SN74LVC1G80-Q1. **Table 1. Function Table** | INP | UTS | OUTPUT | |----------|-----|--------| | CLK | D | Q | | 1 | Н | L | | <b>↑</b> | L | Н | | L | Χ | $Q_0$ | ## 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 9.1 Application Information A useful application for the SN74LVC1G80-Q1 is using it as a frequency divider. By feeding back the output $(\overline{Q})$ to the input (D), the output will toggle on every rising edge of the clock waveform. The output goes HIGH once every two clock cycles so essentially the frequency of the clock signal is divided by a factor of two. The SN74LVC1G80-Q1 does not have preset or clear functions so the initial state of the output is unknown. This application implements the use of a microcontroller GPIO pin to initially set the input HIGH, so the output LOW. Initialization is not needed, but should be kept in mind. Post initialization, the GPIO pin is set to a high impedance mode. Depending on the microcontroller, the GPIO pin could be set to an input and used to monitor the clock division. #### 9.2 Typical Application Figure 7. Clock Frequency Division #### 9.2.1 Design Requirements For this application, a resistor needs to be placed on the feedback line in order for the initialization voltage from the microcontroller to overpower the signal coming from the output $(\overline{Q})$ . Without it the state at the input would be challenged by the GPIO from the microcontroller and from the output of the SN74LVC1G80-Q1. The SN74LVC1G80-Q1 device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. Copyright © 2017, Texas Instruments Incorporated # TEXAS INSTRUMENTS #### **Typical Application (continued)** #### 9.2.2 Detailed Design Procedure - 1. Recommended input conditions: - For rise time and fall time specifications, see Δt/Δv in Recommended Operating Conditions. - For specified high and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in Recommended Operating Conditions. - Input voltages are recommended to not go below 0 V and not exceed 5.5 V for any V<sub>CC</sub>. See Recommended Operating Conditions. - 2. Recommended output conditions: - Load currents should not exceed ±50 mA. See Absolute Maximum Ratings. - Output voltages are recommended to not go below 0 V and not exceed the V<sub>CC</sub> voltage. See Recommended Operating Conditions. #### 3. Feedback resistor: - A 10-kΩ resistor is chosen here to bias the input so the microcontroller GPIO output can initialize the input and output. The resistor value is important because a resistance too high, say at 1 MΩ, would cause too much of a voltage drop, causing the output to no longer be able to drive the input. On the other hand, a resistor too low, such as a 1 $\Omega$ , would not bias enough and might cause current to flow into the microcontroller, possibly damaging the device. ### 9.2.3 Application Curve Figure 8. Frequency Division www.ti.com SCES885 – APRIL 2017 ## 10 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating listed in *Recommended Operating Conditions*. A 0.1- $\mu$ F bypass capacitor is recommended to be connected from the VCC terminal to GND to prevent power disturbance. To reject different frequencies of noise, use multiple bypass capacitors in parallel. Capacitors with values of 0.1 $\mu$ F and 1 $\mu$ F are commonly used in parallel. The bypass capacitor must be installed as close to the power terminal as possible for best results. ### 11 Layout #### 11.1 Layout Guidelines When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. Figure 9 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. #### 11.2 Layout Example Figure 9. Trace Example Copyright © 2017, Texas Instruments Incorporated # TEXAS INSTRUMENTS ## 12 Device and Documentation Support ### 12.1 Documentation Support #### 12.1.1 Related Documentation For related documentation, see the following: Implications of Slow or Floating CMOS Inputs, SCBA004. #### 12.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 12.3 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.4 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.5 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 12.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. ## PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION www.ti.com | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |--------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | SN74LVC1G80QDCKRQ1 | ACTIVE | SC70 | DCK | 5 | 3000 | RoHS & Green | SN | Level-2-260C-1 YEAR | -40 to 125 | 17U | Samples | | SN74LVC1G80QDCKTQ1 | ACTIVE | SC70 | DCK | 5 | 250 | RoHS & Green | SN | Level-2-260C-1 YEAR | -40 to 125 | 17U | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** 10-Dec-2020 #### OTHER QUALIFIED VERSIONS OF SN74LVC1G80-Q1: ● Catalog: SN74LVC1G80 www.ti.com NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product PACKAGE MATERIALS INFORMATION www.ti.com 24-Apr-2020 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LVC1G80QDCKRQ1 | SC70 | DCK | 5 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | SN74LVC1G80QDCKTQ1 | SC70 | DCK | 5 | 250 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | www.ti.com 24-Apr-2020 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) Width (mm | | Height (mm) | |--------------------|--------------|-----------------|------|------|-----------------------|-------|-------------| | SN74LVC1G80QDCKRQ1 | SC70 | DCK | 5 | 3000 | 340.0 | 340.0 | 38.0 | | SN74LVC1G80QDCKTQ1 | SC70 | DCK | 5 | 250 | 340.0 | 340.0 | 38.0 | SMALL OUTLINE TRANSISTOR #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-203. - 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC. SMALL OUTLINE TRANSISTOR NOTES: (continued) 6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated