









SN751177, SN751178

### SLLS059E - FEBRUARY 1990 - REVISED FEBRUARY 2024

# SN751177, SN751178 Dual Differential Drivers and Receivers

#### 1 Features

- Meet or exceed the requirements of ANSI standards TIA/EIA-422-B and TIA/EIA-485-A and ITU recommendations V.10 and V.11
- Designed for multipoint bus transmission on long bus lines in noise environments
- Driver positive- and negative-current limiting
- Thermal shutdown protection
- Driver 3-state outputs
- Receiver common-mode input voltage range of -12V to 12V
- Receiver input sensitivity: ±200mV
- Receiver hysteresis: 50mV typical
- Receiver input impedance: 12 kΩ minimum
- Receiver 3-state outputs (SN751177 only)
- Operate from single 5V supply

### 2 Applications

- **Motor Drives**
- **Factory Automation**
- **Building Automation**

#### 12 EN1 DE RF EN2 14 1Y 15 1D 13 1 🗸 17 2 1A ◁ 1B 10 1 ▽ 2Y 2D 11 1 🗸 2Z 6 2A 2R ◁ 2B SN751178 14 15 13 1D $\nabla$ 1Z 2 1A ◁ 1B 12 10 2DE 2Y 9 11 2D 2Z 6 2A 7 2B Logic Symbols

SN751177

### 3 Description

The SN751177 and SN751178 dual differential drivers and receivers are monolithic integrated circuits that are designed for balanced multipoint bus transmission at rates up to 10 Mbits. The devices are designed to improve the performance of full-duplex data communications over long bus lines and meet ANSI Standards TIA/EIA-422-B and TIA/EIA-485-A and ITU Recommendations V.10 and V.11.

The SN751177 and SN751178 driver outputs provide limiting for both positive and negative currents and thermal-shutdown protection from line-fault conditions on the transmission bus line.

The receiver features high input impedance of at least  $12k\Omega$ , an input sensitivity of  $\pm 200$ mV over a commonmode input voltage range of -12V to 12V, and typical input hysteresis of 50mV. Fail-safe design makes sure the receiver inputs are open, the receiver outputs are always high.

The SN751177 and SN751178 are characterized for operation from -20°C to 85°C.

### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |
|-------------|------------------------|-----------------------------|
| SN751177    | PDIP (N, 16)           | 19.3mm × 9.4mm              |
| SN751178    | SO (NS, 16)            | 10.2mm × 7.8mm              |

- (1) For more information, see Section 10.
- The package size (length × width) is a nominal value and (2) includes pins, where applicable.



Logic Diagrams (Positive Logic)

<sup>†</sup> These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



# **Table of Contents**

| 1 Features                           | 1              | 7.1 Device Functional Modes                         | 11               |
|--------------------------------------|----------------|-----------------------------------------------------|------------------|
| 2 Applications                       | 1              | 8 Device and Documentation Support                  |                  |
| 3 Description                        |                | 8.1 Documentation Support                           |                  |
| 4 Pin Configuration and Functions    | 3              | 8.2 Receiving Notification of Documentation Updates | 13               |
| 5 Specifications                     | <mark>5</mark> | 8.3 Support Resources                               | 13               |
| 5.1 Absolute Maximum Ratings         | <mark>5</mark> | 8.4 Trademarks                                      | 1 <mark>3</mark> |
| 5.2 Thermal Information              | 5              | 8.5 Electrostatic Discharge Caution                 | 13               |
| 5.3 Recommended Operating Conditions | 5              | 8.6 Glossary                                        | 13               |
| 5.4 Driver Sections                  | 6              | 9 Revision History                                  | 13               |
| 5.5 Receiver Sections                | 7              | 10 Mechanical, Packaging, and Orderable             |                  |
| 6 Parameter Measurement Information  | 8              |                                                     | 13               |
| 7 Detailed Description               | 11             |                                                     |                  |



# **4 Pin Configuration and Functions**



Figure 4-1. SN751177: N or NS Package (Top View)

| PIN             |      | TYPE | DESCRIPTION |                                                        |
|-----------------|------|------|-------------|--------------------------------------------------------|
| NAME            | PDIP | so   | ITPE        | DESCRIPTION                                            |
| 1A              | 2    | 2    | ı           | RS422 differential input (non-inverting) to receiver 1 |
| 2A              | 6    | 6    | ı           | RS422 differential input (non-inverting) to receiver 2 |
| 1B              | 1    | 1    | I           | RS422 differential input (inverting) to receiver 1     |
| 2B              | 7    | 7    | I           | RS422 differential input (inverting) to receiver 2     |
| 1D              | 15   | 15   | ı           | Logic data input to RS422 driver 1                     |
| 2D              | 9    | 9    | ı           | Logic data input to RS422 driver 2                     |
| DE              | 12   | 12   | ı           | Driver enable (active high)                            |
| GND             | 8    | 8    | _           | Device ground pin                                      |
| 1R              | 3    | 3    | 0           | Logic data output of RS422 receiver 1                  |
| 2R              | 5    | 5    | 0           | Logic data output of RS422 receiver 2                  |
| RE              | 4    | 4    | ı           | Receiver enable pin (active low)                       |
| V <sub>CC</sub> | 16   | 16   | _           | Power supply                                           |
| 1Y              | 14   | 14   | 0           | RS-422 differential (non-inverting) driver output 1    |
| 2Y              | 10   | 10   | 0           | RS-422 differential (non-inverting) driver output 2    |
| 1Z              | 13   | 13   | 0           | RS-422 differential (inverting) driver output 1        |
| 2Z              | 11   | 11   | 0           | RS-422 differential (inverting) driver output 2        |





Figure 4-2. SN751178: N or NS Package (Top View)

| PIN             |      | TVDE | DESCRIPTION |                                                        |  |  |  |
|-----------------|------|------|-------------|--------------------------------------------------------|--|--|--|
| NAME            | PDIP | so   | TYPE        | DESCRIPTION                                            |  |  |  |
| 1A              | 2    | 2    | I           | RS422 differential input (non-inverting) to receiver 1 |  |  |  |
| 2A              | 6    | 6    | I           | RS422 differential input (non-inverting) to receiver 2 |  |  |  |
| 1B              | 1    | 1    | I           | RS422 differential input (inverting) to receiver 1     |  |  |  |
| 2B              | 7    | 7    | I           | RS422 differential input (inverting) to receiver 2     |  |  |  |
| 1D              | 15   | 15   | I           | Logic data input to RS422 driver 1                     |  |  |  |
| 2D              | 9    | 9    | I           | Logic data input to RS422 driver 2                     |  |  |  |
| 1DE             | 4    | 4    | I           | Driver 1 enable (active high)                          |  |  |  |
| 2DE             | 12   | 12   | I           | Driver 2 enable (active high)                          |  |  |  |
| GND             | 8    | 8    | _           | Device ground                                          |  |  |  |
| 1R              | 3    | 3    | 0           | Logic data output of RS422 receiver 1                  |  |  |  |
| 2R              | 5    | 5    | 0           | Logic data output of RS422 receiver 2                  |  |  |  |
| V <sub>CC</sub> | 16   | 16   | _           | Power supply                                           |  |  |  |
| 1Y              | 14   | 14   | 0           | RS-422 differential (non-inverting) driver output 1    |  |  |  |
| 2Y              | 10   | 10   | 0           | RS-422 differential (non-inverting) driver output 2    |  |  |  |
| 1Z              | 13   | 13   | 0           | RS-422 differential (non inverting) driver output 1    |  |  |  |
| 2Z              | 11   | 11   | 0           | RS-422 differential (non inverting) driver output 2    |  |  |  |



### **5 Specifications**

### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                                       | MIN | MAX | UNIT |
|------------------|-----------------------------------------------------------------------|-----|-----|------|
| V <sub>CC</sub>  | Supply voltage, (see note <sup>(2)</sup> )                            |     | 7   | V    |
| V <sub>I</sub>   | Input voltage, (DE, RE, and D inputs)                                 |     | 7   | V    |
| VI               | Receiver input voltage range, (A or B inputs)                         | -25 | 25  | V    |
| V <sub>ID</sub>  | Receiver differential input voltage range, (see note <sup>(3)</sup> ) | -25 | 25  | V    |
| Vo               | Driver output voltage range                                           | -10 | 15  | V    |
| I <sub>OL</sub>  | Receiver low-level output current                                     |     | 50  | mA   |
| T <sub>stg</sub> | Storage temperature range                                             | -65 | 150 | °C   |
|                  | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds          |     | 260 | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) All voltage values, except differential input voltage, are with respect to the network ground terminal.
- (3) Differential input voltage is measured at the noninverting terminal with respect to the inverting terminal.

#### 5.2 Thermal Information

|                       | THERMAL METRIC(1)                                     | N       | NS      | LINUT |
|-----------------------|-------------------------------------------------------|---------|---------|-------|
|                       | I HERMAL METRIC                                       | 16-PINS | 16-PINS | UNIT  |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance <sup>(2)</sup> | 60.6    | 88.5    | °C/W  |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance             | 48.1    | 46.2    | °C/W  |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance                  | 40.6    | 50.7    | °C/W  |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter            | 27.5    | 13.5    | °C/W  |
| Ψ ЈВ                  | Junction-to-board characterization parameter          | 40.3    | 50.3    | °C/W  |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance          | N/A     | N/A     | °C/W  |

For more information about traditional and new thermal metrics, see the <u>Semiconductor and IC package thermal metrics</u> application report.

# 5.3 Recommended Operating Conditions

|                                                |                      | MIN               | NOM | MAX  | UNIT |
|------------------------------------------------|----------------------|-------------------|-----|------|------|
| Supply voltage, V <sub>CC</sub>                |                      | 4.75              | 5   | 5.25 | V    |
| High-level input voltage, V <sub>IH</sub>      | DE DE and Disputs    | 2                 |     |      | V    |
| Low-level input voltage, V <sub>IL</sub>       | DE, RE, and D inputs |                   |     | 0.8  | V    |
| Common-mode output voltage, V <sub>OC</sub>    |                      | -7 <sup>(1)</sup> |     | 12   | V    |
| High-level output current, I <sub>OH</sub>     | Driver               |                   |     | -60  | mA   |
| Low-level output current, I <sub>OL</sub>      |                      |                   |     | 60   | mA   |
| Common-mode input voltage, V <sub>IC</sub>     |                      |                   |     | ±12  | V    |
| Differential input voltage, V <sub>ID</sub>    | Receiver             |                   |     | ±12  | V    |
| High-level output current, I <sub>OH</sub>     | Receiver             |                   |     | -400 | μA   |
| Low-level output current, I <sub>OL</sub>      |                      |                   |     | 16   | mA   |
| Operating free-air temperature, T <sub>A</sub> |                      | -20               |     | 85   | °C   |

<sup>(1)</sup> The algebraic convention, where the less positive (more negative) limit is designated as minimum, is used in this data sheet for common-mode output and threshold voltage levels only.

<sup>(2)</sup> The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero.

#### **5.4 Driver Sections**

#### **5.4.1 Electrical Characteristics**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER         |                                                                 | TE                               | ST CONDITIO             | NS                             | MIN                              | TYP <sup>(1)</sup> | MAX  | UNIT |
|-------------------|-----------------------------------------------------------------|----------------------------------|-------------------------|--------------------------------|----------------------------------|--------------------|------|------|
| V <sub>IK</sub>   | Input clamp voltage                                             | I <sub>I</sub> = −18mA           |                         |                                |                                  |                    | -1.5 | V    |
| V <sub>OH</sub>   | High-level output voltage                                       | V <sub>IH</sub> = 2V,            | V <sub>IL</sub> = 0.8V, | I <sub>OH</sub> = -33mA        |                                  | 3.7                |      | V    |
| V <sub>OL</sub>   | Low-level output voltage                                        | V <sub>IH</sub> = 2V,            | V <sub>IL</sub> = 0.8V, | I <sub>OH</sub> = 33mA         |                                  | 1.1                |      | V    |
| V <sub>OD1</sub>  | Differential output voltage                                     | I <sub>O</sub> = 0               |                         |                                | 1.5                              |                    | 6    | V    |
| V <sub>OD2</sub>  | Differential output voltage                                     | $R_L = 100\Omega$ ,              | See Figure<br>6-1       |                                | 2 or 1/2<br>V <sub>OD1</sub> (2) |                    |      | V    |
|                   |                                                                 | $R_L = 54\Omega$ ,               | See Figure<br>6-1       |                                | 1.5                              |                    | 5    | V    |
| V <sub>OD3</sub>  | Differential output voltage                                     | See Note 4                       |                         |                                | 1.5                              |                    | 5    | V    |
| Δ V <sub>OD</sub> | Change in magnitude of differential output voltage (see Note 5) |                                  |                         |                                |                                  |                    | ±0.2 | V    |
| V <sub>oc</sub>   | Common-mode output voltage                                      | $R_L = 54\Omega \text{ or } 100$ | Ω,                      | See Figure 6-1                 | -1 <sup>(3)</sup>                |                    | 3    | V    |
| Δ V <sub>OC</sub> | Change in magnitude of common-mode output voltage (see Note 5)  |                                  |                         |                                |                                  |                    | ±0.2 | V    |
| Io                | Output current with power off                                   | V <sub>CC</sub> = 0,             |                         | V <sub>O</sub> = -7V to<br>12V |                                  |                    | ±100 | μA   |
| I <sub>OZ</sub>   | High-impedance-state output current                             | $V_0 = -7V \text{ to } 12V$      | ,                       |                                |                                  |                    | ±100 | μΑ   |
| I <sub>IH</sub>   | High-level input current                                        | V <sub>IH</sub> = 2.7V           |                         |                                |                                  |                    | 20   | μΑ   |
| I <sub>IL</sub>   | Low-level input current                                         | V <sub>IL</sub> = 0.4V           |                         |                                |                                  |                    | -100 | μΑ   |
|                   |                                                                 | V <sub>O</sub> = -7V             |                         |                                |                                  |                    | -250 |      |
| Ios               | Short-circuit output current (see Note 6)                       | V <sub>O</sub> = V <sub>CC</sub> |                         |                                |                                  | 250                | mA   |      |
|                   |                                                                 | V <sub>O</sub> = 12V             |                         |                                |                                  | 250                |      |      |
| I <sub>CC</sub>   | Supply current                                                  | No load                          | Outputs enab            | led                            |                                  | 80                 | 110  | mA   |
|                   | Supply sufferit                                                 | 140 loau                         | Outputs disal           | oled                           |                                  | 50                 | 80   | 111/ |

- (1) All typical values are at  $V_{CC}$  = 5V and  $T_A$  = 25°C.
- (2) The minimum  $V_{OD2}$  with a 100 $\Omega$  load is either 1/2  $V_{OD1}$  or 2V, whichever is greater.
- (3) The algebraic convention, where the less positive (more negative) limit is designated as minimum, is used in this data sheet for common-mode output and threshold voltage levels only.
- (4) See TIA/EIA-485-A Figure 6-3.5, Test Termination Measurement 2
- (5) Δ|V<sub>OD</sub>| and Δ|V<sub>OC</sub>| are the changes in magnitude of V<sub>OD</sub> and V<sub>OC</sub>, respectively, that occur when the input is changed from a high level to a low level.
- (6) Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.

#### 5.4.2 Switching Characteristics

at  $V_{CC}$  = 5V,  $C_L$  = 50pF,  $T_A$  = 25°C

|                    | PARAMETER                                         |                     | TEST CONDITIONS                   |  | TYP | MAX | UNIT |
|--------------------|---------------------------------------------------|---------------------|-----------------------------------|--|-----|-----|------|
| t <sub>d(OD)</sub> | Differential output delay time                    | P = 540             | See Figure 6-3                    |  | 20  | 25  | ns   |
| t <sub>t(OD)</sub> | Differential output transition time               | $R_L = 54\Omega$ ,  | See Figure 0-3                    |  | 27  | 35  | ns   |
| t <sub>PLH</sub>   | Propagation delay time, low- to high-level output | $R_L = 27\Omega$ ,  | $R_1 = 27\Omega$ , See Figure 6-4 |  | 20  | 25  | ns   |
| t <sub>PHL</sub>   | Propagation delay time, high- to low-level output |                     | See Figure 0-4                    |  | 20  | 25  | ns   |
| t <sub>PZH</sub>   | Output enable time to high level                  | $R_L = 110\Omega$ , | See Figure 6-5                    |  | 80  | 120 | ns   |
| t <sub>PZL</sub>   | Output enable time to low level                   | $R_L = 110\Omega$ , | See Figure 6-6                    |  | 40  | 60  | ns   |
| t <sub>PHZ</sub>   | Output disable time from high level               | $R_L = 110\Omega$ , | See Figure 6-5                    |  | 90  | 120 | ns   |
| t <sub>PLZ</sub>   | Output disable time from low level                | $R_L = 110\Omega$ , | See Figure 6-6                    |  | 30  | 45  | ns   |

### 5.4.3 Symbol Equivalents

| DATA-SHEET PARAMETER | TIA/EIA-422-B                          | TIA/EIA-485-A                                   |
|----------------------|----------------------------------------|-------------------------------------------------|
| V <sub>OD1</sub>     | Vo                                     | Vo                                              |
| V <sub>OD2</sub>     | V <sub>t</sub> (R <sub>L</sub> = 100Ω) | $V_t (R_L = 54\Omega)$                          |
| V <sub>OD3</sub>     |                                        | V <sub>t</sub> (Test Termination Measurement 2) |
| Δ V <sub>OD</sub>    | $  V_t  -  \overline{V}_t  $           | $  V_t  -  \overline{V}_t  $                    |
| V <sub>oc</sub>      | V <sub>OS</sub>                        | V <sub>os</sub>                                 |
| Δ V <sub>OC</sub>    | Vos − ∇ os                             | Vos − V os                                      |
| I <sub>OS</sub>      | I <sub>sa</sub>  ,  I <sub>sb</sub>    |                                                 |
| Io                   | $ I_{xa} ,  I_{xb} $                   | I <sub>ia</sub> , I <sub>ib</sub>               |

### 5.5 Receiver Sections

#### 5.5.1 Electrical Characteristics

over recommended ranges of common-mode input voltage, supply voltage, and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                                                       |                   | TEST CO                       | NDITIONS                | MIN                 | TYP <sup>(1)</sup> | MAX  | UNIT |
|-------------------|-----------------------------------------------------------------|-------------------|-------------------------------|-------------------------|---------------------|--------------------|------|------|
| V <sub>IT+</sub>  | Positive-going input threshold voltage                          |                   | V <sub>O</sub> = 2.7V,        | I <sub>O</sub> = −0.4mA |                     |                    | 0.2  | V    |
| V <sub>IT</sub> - | Negative-going input threshold voltage                          |                   | V <sub>O</sub> = 0.5V,        | I <sub>O</sub> = 16mA   | -0.2 <sup>(2)</sup> |                    |      | V    |
| V <sub>hys</sub>  | Input hysteresis voltage (V <sub>IT+</sub> - V <sub>IT-</sub> ) |                   |                               |                         |                     | 50                 |      | mV   |
| V <sub>IK</sub>   | Enable clamp voltage                                            | SN751177          | I <sub>I</sub> = −18mA        |                         |                     |                    | -1.5 | V    |
| V <sub>OH</sub>   | High-level output voltage                                       |                   | V <sub>ID</sub> = 200mV,      | $I_{OH} = -400 \mu A$   | 2.7                 |                    |      | V    |
| .,                | Low-level output voltage                                        |                   | \/ = 200m\/                   | I <sub>OL</sub> = 8mA   |                     |                    | 0.45 | V    |
| $V_{OL}$          |                                                                 |                   | V <sub>ID</sub> = −200mV      | I <sub>OL</sub> = 16mA  |                     |                    | 0.5  | V    |
| I <sub>OZ</sub>   | High-impedance-state output current                             | SN751177          | V <sub>O</sub> = 0.4V to 2.4V |                         |                     |                    | ±20  | μA   |
|                   | Lina in a standard Note 7                                       |                   | Oth it - + 0)/                | V <sub>I</sub> = 12V    |                     |                    | 1    | Λ    |
| 11                | Line input current (see Note 7)                                 | Other input at 0V | V₁ = -7V                      |                         |                     | -0.8               | mA   |      |
| I <sub>IH</sub>   | High-level enable input current                                 | SN751177          | V <sub>IH</sub> = 2.7V        | 1                       |                     |                    | 20   | μA   |
| I <sub>IL</sub>   | Low-level enable input current                                  | SN751177          | V <sub>IL</sub> = 0.4V        |                         |                     |                    | -100 | μA   |
| Ios               | Short-circuit output current (see Note 6)                       |                   |                               |                         | -15                 |                    | -85  | μA   |
| I <sub>CC</sub>   | Supply current                                                  |                   | No load,                      | outputs enabled         |                     | 80                 | 110  | mA   |
| r <sub>i</sub>    | Input resistance                                                |                   |                               |                         | 12                  |                    |      | kΩ   |

<sup>(1)</sup> All typical values are at  $V_{CC} = 5V$  and  $T_A = 25$ °C.

#### 5.5.2 Switching Characteristics

at  $V_{CC} = 5V$ ,  $C_L = 15pF$ ,  $T_A = 25^{\circ}C$ 

| PARAMETER        |                                       |              | TEST CONDITIONS                  |                |  | TYP | MAX | UNIT |
|------------------|---------------------------------------|--------------|----------------------------------|----------------|--|-----|-----|------|
| t <sub>PLH</sub> | Propagation delay time, low- to high- | level output | V <sub>ID</sub> = −1.5V to 1.5V, | See Figure 6-7 |  | 20  | 35  | ns   |
| t <sub>PHL</sub> | Propagation delay time, high- to low- | level output | VID = -1.3V to 1.3V,             | See Figure 0-7 |  | 22  | 35  | ns   |
| t <sub>PZH</sub> | Output enable time to high level      |              |                                  |                |  | 17  | 25  | ns   |
| t <sub>PZL</sub> | Output enable time to low level       |              |                                  |                |  | 20  | 27  | ns   |
| t <sub>PHZ</sub> | Output disable time from high level   | SN751177     | See Figure 6-8                   |                |  | 25  | 40  | ns   |
| t <sub>PLZ</sub> | Output disable time from low level    |              |                                  |                |  | 30  | 40  | ns   |

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback

<sup>(2)</sup> The algebraic convention, where the less positive (more negative) limit is designated as minimum, is used in this data sheet for common-mode output and threshold voltage levels only.

<sup>(3)</sup> Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.

<sup>(4)</sup> Refer to ANSI Standards TIA/EIA-422-B, TIA/EIA-423-A, and TIA/EIA-485-A for exact conditions.

#### **6 Parameter Measurement Information**



Figure 6-1. Driver Test Circuit,  $v_{\text{OD}}$  And  $v_{\text{OC}}$ 



Figure 6-2. Receiver Test Circuit, v<sub>OH</sub> And v<sub>OL</sub>



- A. CL includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR  $\leq$  1MHz, 50% duty cycle,  $Z_O = 50\Omega$ ,  $t_f \leq$  6ns,  $t_f \leq$  6ns,

Figure 6-3. Driver Differential Output-Delay and Transition-Time Test Circuit and Voltage Waveforms



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR  $\leq$  1MHz, 50% duty cycle,  $Z_0 = 50\Omega$ ,  $t_r \leq$  6ns,  $t_f \leq$  6ns.

Figure 6-4. Driver Propagation-Time Test Circuit and Voltage Waveforms



- C<sub>L</sub> includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR  $\leq$  1MHz, 50% duty cycle,  $Z_O = 50\Omega$ ,  $t_f \leq$  6ns,  $t_f \leq$  6ns,

Figure 6-5. Driver Enable- and Disable-Time Test Circuit and Voltage Waveforms



- C<sub>L</sub> includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR  $\leq$  1MHz, 50% duty cycle,  $Z_0 = 50\Omega$ ,  $t_r \leq$  6ns,  $t_f \leq$  6ns.

Figure 6-6. Driver Enable- and Disable-Time Test Circuit and Voltage Waveforms



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR  $\leq$  1MHz, 50% duty cycle,  $Z_O = 50\Omega$ ,  $t_f \leq$  6ns,  $t_f \leq$  6ns.

Figure 6-7. Receiver Propagation-Time Test Circuit and Voltage Waveforms

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback





- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR  $\leq$  1MHz, 50% duty cycle,  $Z_O = 50\Omega$ ,  $t_r \leq$  6ns,  $t_f \leq$  6ns,

Figure 6-8. Receiver Output Enable- and Disable-Time Test Circuit and Voltage Waveforms

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



### 7 Detailed Description

### 7.1 Device Functional Modes

Table 7-1. SN751177, SN751178 Functional Table (Each Driver)

| INPUT D <sup>(1)</sup> | ENABLE DE | OUTPUTS |   |  |  |
|------------------------|-----------|---------|---|--|--|
|                        | ENABLE DE | Y       | Z |  |  |
| Н                      | Н         | Н       | L |  |  |
| L                      | Н         | L       | Н |  |  |
| X                      | L         | Z       | Z |  |  |

(1) H = high level, L = low level, X = irrelevant, Z = high impedance (off)

Table 7-2. SN751177 Functional Table (Each Receiver)

| DIFFERENTIAL INPUTS A - B      | ENABLE RE | OUTPUT R <sup>(1)</sup> |
|--------------------------------|-----------|-------------------------|
| V <sub>ID</sub> ≥ 0.2V         | L         | Н                       |
| -0.2V < V <sub>ID</sub> < 0.2V | L         | ?                       |
| V <sub>ID</sub> ≤ −0.2V        | L         | L                       |
| X                              | Н         | Z                       |
| Open                           | L         | Н                       |

(1) H = high level, L = low level, ? = indeterminate, X = irrelevant, Z = high impedance (off)

Table 7-3. SN751178 Functional Table (Each Receiver)

| DIFFERENTIAL INPUTS A - B      | OUTPUT R <sup>(1)</sup> |
|--------------------------------|-------------------------|
| V <sub>ID</sub> ≥ 0.2V         | Н                       |
| -0.2V < V <sub>ID</sub> < 0.2V | ?                       |
| V <sub>ID</sub> ≤ −0.2V        | L                       |

(1) H = high level, L = low level, ? = indeterminate



A. All resistor values are nominal.

Figure 7-1. Schematics of Inputs





All resistor values are nominal.

Figure 7-2. Schematics of Outputs



## 8 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### 8.1 Documentation Support

### 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 8.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the guick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision D (May 1999) to Revision E (February 2024)

Page

#### 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com

9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/  |                    |           | Part marking |
|-----------------------|--------|---------------|----------------|-----------------------|------|---------------|--------------------|-----------|--------------|
|                       | (1)    | (2)           |                |                       | (3)  | Ball material | Peak reflow        |           | (6)          |
|                       |        |               |                |                       |      | (4)           | (5)                |           |              |
| SN751177N             | Active | Production    | PDIP (N)   16  | 25   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type   | -20 to 85 | SN751177N    |
| SN751177N.A           | Active | Production    | PDIP (N)   16  | 25   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type   | -20 to 85 | SN751177N    |
| SN751177NSR           | Active | Production    | SOP (NS)   16  | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -20 to 85 | SN751177     |
| SN751177NSR.A         | Active | Production    | SOP (NS)   16  | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -20 to 85 | SN751177     |
| SN751177NSRE4         | Active | Production    | SOP (NS)   16  | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -20 to 85 | SN751177     |
| SN751178N             | Active | Production    | PDIP (N)   16  | 25   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type   | -20 to 85 | SN751178N    |
| SN751178N.A           | Active | Production    | PDIP (N)   16  | 25   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type   | -20 to 85 | SN751178N    |
| SN751178NSR           | Active | Production    | SOP (NS)   16  | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -20 to 85 | SN751178     |
| SN751178NSR.A         | Active | Production    | SOP (NS)   16  | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -20 to 85 | SN751178     |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No. RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 9-Nov-2025

and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN751177NSR | SOP             | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.1        | 10.4       | 2.5        | 12.0       | 16.0      | Q1               |
| SN751178NSR | SOP             | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.1        | 10.4       | 2.5        | 12.0       | 16.0      | Q1               |
| SN751178NSR | SOP             | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.45       | 10.55      | 2.5        | 12.0       | 16.2      | Q1               |

www.ti.com 24-Jul-2025



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | ing Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|--------------|------|-------------|------------|-------------|
| SN751177NSR | SOP          | NS              | 16           | 2000 | 353.0       | 353.0      | 32.0        |
| SN751178NSR | SOP          | NS              | 16           | 2000 | 353.0       | 353.0      | 32.0        |
| SN751178NSR | SOP          | NS              | 16           | 2000 | 353.0       | 353.0      | 32.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

### **TUBE**



\*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN751177N   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN751177N.A | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN751178N   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN751178N.A | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |



SOP



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.



SOF



### NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOF



#### NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025