

# TCAN1472-Q1 Automotive Fault-Protected CAN FD Transceiver with Signal Improvement Capability (SIC) and Standby Mode

### 1 Features

- AEC Q100 (Grade 1): Qualified for automotive applications
- Functional Safety-Capable
  - Documentation available to aid functional safety system design
- Meets the requirements of ISO 11898-2:2024 standard including CAN SIC specifications of Annex A
- Classical CAN and CAN FD up to 8Mbps
  - Actively improves the bus signal by reducing ringing effects in complex topologies
  - Backward compatible for use in classic CAN networks
- V<sub>IO</sub> level shifting supports: 1.7V to 5.5V
- **Operating Modes** 
  - Normal mode
  - Low-power standby mode supporting remote wake-up request
- Passive behavior when unpowered
  - Bus and logic terminals are high impedance (no load to operating bus or application)
  - Hot plug capable: power up or down glitch free operation on bus and RXD output
  - Defined device behavior with floating logic pins and in undervoltage supply conditions
- Protection features
  - IEC ESD protection on bus pins
  - ±58V CAN bus fault tolerant
  - Undervoltage protection on V<sub>CC</sub> and V<sub>IO</sub> (V variants only) supply terminals
  - TXD dominant state timeout (TXD DTO)
  - Thermal shutdown protection (TSD)
- Available in SOIC (8), small footprint SOT-23 (8) and leadless, VSON (8) package with wettable flanks for improved automated optical inspection (AOI) capability

# 2 Applications

- Automotive gateway
- Advanced driver assistance system (ADAS)
- Body electronics and lighting
- Hybrid, electric & powertrain systems
- Automotive infotainment & cluster

### 3 Description

The TCAN1472-Q1 devices are high speed Controller Area Network (CAN) SIC transceiver that meet the physical layer requirements of the ISO 11898-2:2024 Annex A Signal Improvement Capability (SIC) specifications. The devices reduce signal ringing at dominant-to-recessive edge and enable higher throughput in complex network topologies. Signal improvement capability allows the applications to extract real benefit of CAN FD (flexible data rate) by operating at 2Mbps, 5Mbps or higher in large networks with multiple unterminated stubs.

The devices meet the timing specifications mandated by ISO 11898-2:2024 Annex A SIC specifications, and thus have much tighter bit timing symmetry compared to a regular CAN FD transceivers. This provides a larger timing window to sample the correct bit, and enables error-free communication in large complex star networks where ringing and bit distortion are inherent.

These devices are pin-compatible to 8-pin CAN FD transceivers, such as TCAN1044A-Q1 or TCAN1042-

The TCAN1472-Q1 devices with suffix 'V' include internal logic level translation via the V<sub>IO</sub> logic supply terminal to allow for interfacing directly to 1.8V, 2.5V, or 3.3V controllers. The transceivers support low power standby mode which allows remote wakeup via CAN bus compliant with ISO 11898-2:2024 defined wake-up pattern (WUP). The device family also includes many protection features such as undervoltage detection, thermal shutdown (TSD), driver dominant timeout (TXD DTO), and ±58V bus fault protection.

#### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |
|-------------|------------------------|-----------------------------|
|             | SOT-23 (DDF)           | 2.9mm x 2.8mm               |
| TCAN1472-Q1 | VSON (DRB)             | 3mm x 3mm                   |
|             | SOIC (D)               | 4.9mm x 6mm                 |

- (1) For more information, see Section 11.
- The package size (length × width) is a nominal value and includes pins, where applicable.



### **Device Comparison Table**

| Device Number | RIIS FAIIIT PROTOCTION | Low voltage I/O Logic<br>Support on Pin 5 | Pin 8 Mode Selection  |
|---------------|------------------------|-------------------------------------------|-----------------------|
| TCAN1472-Q1   | ± 58V                  | No                                        | Low Power Standby     |
| TCAN1472V-Q1  | ± 58V                  | Yes                                       | Mode with Remote Wake |



Simplified Block Diagram



# **Table of Contents**

| 1 Features                           | 1              | 7.2 Functional Block Diagram                        | 19 |
|--------------------------------------|----------------|-----------------------------------------------------|----|
| 2 Applications                       | 1              | 7.3 Feature Description                             | 20 |
| 3 Description                        | 1              | 7.4 Device Functional Modes                         | 24 |
| 4 Pin Configurations and Functions   | 4              | 8 Application and Implementation                    | 26 |
| 5 Specifications                     | <mark>5</mark> | 8.1 Application Information                         | 26 |
| 5.1 Absolute Maximum Ratings         | <mark>5</mark> | 8.2 Typical Application                             | 26 |
| 5.2 ESD Ratings                      |                | 8.3 System Examples                                 | 29 |
| 5.3 ESD Ratings, IEC Transients      | 5              | 8.4 Power Supply Recommendations                    | 29 |
| 5.4 Recommended Operating Conditions | 6              | 8.5 Layout                                          | 30 |
| 5.5 Thermal Characteristics          | 6              | 9 Device and Documentation Support                  | 31 |
| 5.6 Supply Characteristics           | 6              | 9.1 Receiving Notification of Documentation Updates | 31 |
| 5.7 Dissipation Ratings              | 7              | 9.2 Support Resources                               | 31 |
| 5.8 Electrical Characteristics       | 7              | 9.3 Trademarks                                      | 31 |
| 5.9 Switching Characteristics        | 10             | 9.4 Electrostatic Discharge Caution                 | 31 |
| 5.10 Typical Characteristics         | 13             | 9.5 Glossary                                        | 31 |
| 6 Parameter Measurement Information  | 15             | 10 Revision History                                 | 31 |
| 7 Detailed Description               | 18             | 11 Mechanical, Packaging, and Orderable             |    |
| 7.1 Overview                         | 18             | Information                                         | 31 |
|                                      |                |                                                     |    |



# **4 Pin Configurations and Functions**



Figure 4-1. SOIC (D) and SOT-23 (DDF)
Package, 8 Pin
(Top View)



Figure 4-2. VSON (DRB) Package, 8 Pin (Top View)

**Table 4-1. Pin Functions** 

| PINS                       |     | TVDE           | DESCRIPTION                                                                                                               |
|----------------------------|-----|----------------|---------------------------------------------------------------------------------------------------------------------------|
| NAME                       | NO. | ITPE           | DESCRIPTION                                                                                                               |
| TXD                        | 1   | Digital Input  | CAN transmit data input, integrated pull-up                                                                               |
| GND                        | 2   | GND            | Ground connection                                                                                                         |
| V <sub>CC</sub>            | 3   | Supply         | 5V supply voltage                                                                                                         |
| RXD                        | 4   | Digital Output | CAN receive data output, tristate when powered off                                                                        |
| V <sub>IO</sub>            | - 5 | Supply         | Logic supply voltage                                                                                                      |
| NC                         | 3   |                | No Connect (not internally connected); Devices without V <sub>IO</sub>                                                    |
| CANL                       | 6   | Bus IO         | Low-level CAN bus input/output line                                                                                       |
| CANH                       | 7   | Bus IO         | High-level CAN bus input/output line                                                                                      |
| STB                        | 8   | Digital Input  | Standby mode control input, integrated pull-up                                                                            |
| Thermal Pad<br>(VSON only) |     | _              | Electrically connected to GND, connect the thermal pad to the printed circuit board (PCB) ground plane for thermal relief |

Product Folder Links: TCAN1472-Q1

# **5 Specifications**

# 5.1 Absolute Maximum Ratings

(1) (2)

|                          |                                                                                  | MIN  | MAX | UNIT |
|--------------------------|----------------------------------------------------------------------------------|------|-----|------|
| V <sub>CC</sub>          | Supply voltage                                                                   | -0.3 | 6   | V    |
| V <sub>IO</sub>          | Supply voltage I/O level shifter (Devices with the "V" suffix)                   | -0.3 | 6   | V    |
| V <sub>BUS</sub>         | CAN bus I/O voltage range on CANH and CANL                                       | -58  | 58  | V    |
| V <sub>DIFF</sub>        | Max differential voltage between CANH and CANL V <sub>DIFF</sub> = (CANH - CANL) | -45  | 45  | V    |
| V <sub>Logic_Input</sub> | Logic pin input voltage (TXD, STB)                                               | -0.3 | 6   | V    |
| V <sub>RXD</sub>         | Logic output voltage range (RXD)                                                 | -0.3 | 6   | V    |
| I <sub>O(RXD)</sub>      | RXD output current                                                               | -8   | 8   | mA   |
| T <sub>J</sub>           | Junction temperature                                                             | -40  | 165 | °C   |
| T <sub>STG</sub>         | Storage temperature                                                              | -65  | 150 | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 5.2 ESD Ratings

|                                         |                         |                                                         |                                   | VALUE  | UNIT |
|-----------------------------------------|-------------------------|---------------------------------------------------------|-----------------------------------|--------|------|
| V <sub>ESD</sub> Electrostatic discharg |                         | All pins                                                | ±4000                             | V      |      |
|                                         | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | CANH and CANL with respect to GND | ±10000 | V    |
|                                         |                         | Charged-device model (CDM), per AEC Q100-011 for a      | ±750                              | V      |      |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### 5.3 ESD Ratings, IEC Transients

|                                                       |                                                                      |                                                    |                                                        | VALUE | UNIT |
|-------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------|-------|------|
|                                                       |                                                                      |                                                    | SAE J2962-2 per ISO 10605<br>Powered contact discharge | ±8000 | V    |
| V <sub>ESD</sub> System level electrostatic discharge |                                                                      | SAE J2962-2 per ISO 10605<br>Powered air discharge | ±15000                                                 | V     |      |
|                                                       |                                                                      | CAN bus terminals (CANH, CANL) to GND              | IEC 62228-3 per ISO 10605                              | ±8000 | V    |
|                                                       |                                                                      |                                                    | Pulse 1                                                | -100  | V    |
|                                                       | ISO 7637-2 Transient immunity <sup>(1)</sup>                         |                                                    | Pulse 2a                                               | 75    | V    |
| V <sub>Tran</sub>                                     | 130 7037-2 Hansient infinititity                                     |                                                    | Pulse 3a                                               | -150  | V    |
| - IIali                                               |                                                                      | -                                                  | Pulse 3b                                               | 100   | V    |
|                                                       | Direct capacitor coupling, SAE J2962-2 per ISO 7637-3 <sup>(2)</sup> |                                                    | DCC slow transient pulse                               | ±30   | V    |

<sup>(1)</sup> Tested according to IEC 62228-3:2019 CAN Transceivers, Section 6.3; standard pulses parameters defined in ISO 7637-2 (2011)

<sup>(2)</sup> All voltage values, except differential I/O bus voltages, are with respect to ground terminal.

<sup>(2)</sup> Tested according to SAE J2962-2



# **5.4 Recommended Operating Conditions**

|                      |                                                                      | MIN  | NOM | MAX | UNIT |
|----------------------|----------------------------------------------------------------------|------|-----|-----|------|
| V <sub>CC</sub>      | Supply voltage                                                       | 4.5  | 5   | 5.5 | V    |
| V <sub>IO</sub>      | Supply voltage for I/O level shifter (Devices with V <sub>IO</sub> ) | 1.7  |     | 5.5 | V    |
| I <sub>OH(RXD)</sub> | RXD terminal high-level output current                               | -1.5 |     |     | mA   |
| I <sub>OL(RXD)</sub> | RXD terminal low-level output current                                |      |     | 1.5 | mA   |
| TJ                   | Junction temperature                                                 | -40  |     | 150 | °C   |

### 5.5 Thermal Characteristics

| THERMAL METRIC(1)     |                                              |          | TCAN1472(V)-Q1 |            |      |  |
|-----------------------|----------------------------------------------|----------|----------------|------------|------|--|
|                       |                                              | D (SOIC) | DDF (SOT)      | DRB (VSON) | UNIT |  |
| R <sub>⊙JA</sub>      | Junction-to-ambient thermal resistance       | 113.6    | 129.2          | 52.3       | °C/W |  |
| R <sub>OJC(top)</sub> | Junction-to-case (top) thermal resistance    | 52.5     | 55.0           | 58.4       | °C/W |  |
| R <sub>⊝JB</sub>      | Junction-to-board thermal resistance         | 61.1     | 48.1           | 24.7       | °C/W |  |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 7.4      | 1.7            | 1.7        | °C/W |  |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 60.2     | 47.9           | 24.6       | °C/W |  |
| R <sub>OJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | -        | _              | 8.9        | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 5.6 Supply Characteristics

parameters valid over recommended operating conditions with -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C (Typical values are at V<sub>CC</sub> = 5 V, V<sub>IO</sub> = 3.3 V (for devices with V<sub>IO</sub>), Device ambient maintained at 27°C ) unless otherwise noted

| PARAMETER |                                                             | TEST CONDITIONS         | MIN                                                                                                                                            | TYP | MAX | UNIT |     |
|-----------|-------------------------------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-----|
|           |                                                             | Dominant                | TXD = 0 V, $STB = 0 VR_L = 60 \Omega, C_L = openSee Figure 6-1$                                                                                |     | 50  | 70   | mA  |
|           | Supply current normal                                       | Dominant                | TXD = 0 V, STB = 0 V<br>$R_L$ = 50 $\Omega$ , $C_L$ = open<br>See Figure 6-1                                                                   |     | 55  | 80   | mA  |
|           | mode                                                        | Recessive               | $TXD = V_{IO}$ , $STB = 0 V$<br>$R_L = 50 \Omega$ , $C_L = open$<br>See Figure 6-1                                                             |     | 7   | 11   | mA  |
|           |                                                             | Dominant with bus fault | $\begin{split} TXD &= 0 \; V, \; STB = 0 \; V \\ CANH &= CANL = \pm 25 \; V \\ R_L &= open, \; C_L = open \\ See \; Figure \; 6-1 \end{split}$ |     |     | 130  | mA  |
| Icc       | Supply current standby mode (devices with V <sub>IO</sub> ) |                         | TXD = STB = $V_{IO}$ , $R_L$ = 50 $\Omega$ , $C_L$ = open, Tj <= 85 °C, See Figure 6-1                                                         |     |     | 1    |     |
|           |                                                             |                         | TXD = STB = $V_{IO}$ , $R_L$ = 50 $\Omega$ , $C_L$ = open, Tj <= 125 °C, See Figure 6-1                                                        |     | 0.2 | 2    | μА  |
|           |                                                             |                         | TXD = STB = $V_{IO}$ , $R_L$ = 50 $\Omega$ , $C_L$ = open, Tj <= 150 °C, See Figure 6-1                                                        |     |     | 5    |     |
|           |                                                             |                         | TXD = STB = $V_{CC}$ , $R_L$ = 50 $\Omega$ , $C_L$ = open, Tj <= 85 °C, See Figure 6-1                                                         |     |     | 15   |     |
|           | Supply current standby mod $V_{IO}$ )                       | le (devices without     | TXD = STB = $V_{CC}$ , $R_L$ = 50 $\Omega$ , $C_L$ = open, Tj <= 125 °C, See Figure 6-1                                                        |     |     | 16   | μA  |
|           |                                                             |                         | TXD = STB = $V_{CC}$ , $R_L$ = 50 $\Omega$ , $C_L$ = open, Tj <= 150 °C, See Figure 6-1                                                        |     |     | 21   | μ/٦ |

Product Folder Links: TCAN1472-Q1

### **5.6 Supply Characteristics (continued)**

parameters valid over recommended operating conditions with -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C (Typical values are at V<sub>CC</sub> = 5 V, V<sub>IO</sub> = 3.3 V (for devices with V<sub>IO</sub>), Device ambient maintained at 27°C ) unless otherwise noted

|                                                    | PARAMETER                                                       |                                  | TEST CONDITIONS                                                                                                                                | MIN | TYP | MAX  | UNIT |
|----------------------------------------------------|-----------------------------------------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
|                                                    | I/O supply current normal mode                                  | Dominant                         | TXD = 0  V, STB = 0  V<br>$R_L = 60 \Omega, C_L = \text{open}$<br>RXD  floating                                                                |     | 125 | 300  | μΑ   |
|                                                    | mode                                                            | Recessive                        | $\begin{split} TXD &= V_{IO},  STB = 0  V \\ R_L &= 60  \Omega,  C_L = open \\ RXD  floating \end{split}$                                      |     | 25  | 48   | μА   |
| I <sub>IO</sub><br>Devices<br>with V <sub>IO</sub> | I/O supply current standby mode                                 |                                  | $\begin{split} & TXD = V_{IO},  STB = V_{IO} \\ & R_{L} = 60  \Omega,  C_{L} = open \\ & RXD  floating,  Tj <= 85  ^{\circ}C \end{split}$      |     |     | 13.5 |      |
|                                                    |                                                                 |                                  | $\begin{split} & TXD = V_{IO}, STB = V_{IO} \\ & R_{L} = 60 \ \Omega, \ C_{L} = open \\ & RXD \ floating, \ Tj <= 125 \ ^{\circ}C \end{split}$ |     | 8.5 | 15   | μΑ   |
|                                                    |                                                                 |                                  | $\begin{split} & TXD = V_{IO}, STB = V_{IO} \\ & R_{L} = 60 \ \Omega, \ C_{L} = open \\ & RXD \ floating, \ Tj <= 150 \ ^{\circ}C \end{split}$ |     |     | 16   |      |
| UV <sub>CC(R)</sub>                                | Undervoltage detection V <sub>CC</sub>                          | rising                           | Ramp up                                                                                                                                        |     | 4.2 | 4.4  | V    |
| UV <sub>CC(F)</sub>                                |                                                                 |                                  | Ramp down                                                                                                                                      | 3.5 | 4   |      | V    |
| UV <sub>IO(R)</sub>                                | Undervoltage detection $V_{IO}$ rising (Devices with $V_{IO}$ ) |                                  | Ramp up                                                                                                                                        |     | 1.6 | 1.65 | V    |
| UV <sub>IO(F)</sub>                                | Undervoltage detection on V with V <sub>IO</sub> )              | V <sub>IO</sub> falling (Devices | Ramp down                                                                                                                                      | 1.4 | 1.5 |      | V    |

# 5.7 Dissipation Ratings

|                      | PARAMETER                             | TEST CONDITIONS                                                                                                                                                                                                     | MIN | TYP | MAX | UNIT |
|----------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| IP <sub>n</sub>      | Average power dissipation Normal mode | $\begin{array}{l} V_{CC}=5~V,~V_{IO}=3.3~V,~T_{J}=27^{\circ}C,~R_{L}=60\Omega,\\ C_{L\_RXD}=15~pF\\ TXD~input=250~kHz~50\%~duty~cycle~square\\ wave \end{array}$                                                    |     | 60  |     | mW   |
|                      |                                       | $\begin{aligned} &V_{CC}=5.5\text{ V},\ V_{IO}=5.5\text{ V},\ T_{J}=150^{\circ}\text{C},\ R_{L}=50\Omega,\\ &C_{L\ RXD}=15\text{ pF}\\ &TXD\ input=2.5\text{ MHz}\ 50\%\ duty\ cycle\ square\\ &wave \end{aligned}$ |     | 120 |     | mW   |
| T <sub>TSD</sub>     | D Thermal shutdown temperature        |                                                                                                                                                                                                                     |     | 192 |     | °C   |
| T <sub>TSD_HYS</sub> | Thermal shutdown hysteresis           |                                                                                                                                                                                                                     |     | 10  |     | C    |

### 5.8 Electrical Characteristics

parameters valid over recommended operating conditions with -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C (Typical values are at V<sub>CC</sub> = 5 V, V<sub>IO</sub> = 3.3 V, Device ambient maintained at 27°C ) unless otherwise noted

| PARAMETER                                      |                                      | TEST CONDITIONS | MIN                                                                                                                                                                                                                                                     | TYP   | MAX | UNIT  |   |
|------------------------------------------------|--------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|---|
| Driver Elec                                    | trical Characteristics               |                 |                                                                                                                                                                                                                                                         |       |     |       |   |
| V <sub>CANH(D)</sub>                           |                                      | CANH            | V <sub>CC</sub> = 4.75 V to 5.25 V, TXD = 0 V, STB =                                                                                                                                                                                                    | 3     | 3.5 | 4.26  | V |
| V <sub>CANL(D)</sub>                           | Dominant output voltage normal mode  | CANL            | $\begin{array}{l} 70 \text{ V} \\ 45 \Omega \leq R_L \leq 65 \Omega, C_L = \text{open,} \\ \text{See Figure 6-2 and Figure 7-5} \end{array}$                                                                                                            | 0.75  | 1.5 | 2.01  | ٧ |
| V <sub>CANH(D)</sub>                           |                                      | CANH            | V <sub>CC</sub> = 4.5 V to 5.5 V, TXD = 0 V, STB = 0                                                                                                                                                                                                    | 2.75  | 3.5 | 4.5   | V |
| V <sub>CANL(D)</sub>                           | Dominant output voltage normal mode  | CANL            | V  50 Ω ≤ R <sub>L</sub> ≤ 65 Ω, C <sub>L</sub> = open, See Figure 6-2 and Figure 7-5                                                                                                                                                                   | 0.5   | 1.5 | 2.25  | V |
| V <sub>CANH(R)</sub> ,<br>V <sub>CANL(R)</sub> | Recessive output voltage normal mode | CANH and CANL   | $\begin{array}{l} V_{CC}=4.75~\textrm{V to }5.25~\textrm{V, TXD}=V_{IO},~\textrm{STB}=\\ 0~\textrm{V}\\ 45~\Omega \leq R_{\textrm{L}} \leq 65~\Omega~,~C_{\textrm{L}}=\textrm{open See Figure}\\ 6\text{-}2~\textrm{and Figure }7\text{-}5 \end{array}$ | 2.256 |     | 2.756 | V |
| V <sub>CANH(R)</sub> ,<br>V <sub>CANL(R)</sub> | Recessive output voltage normal mode | CANH and CANL   | $V_{CC}$ = 4.5 V to 5.5 V, TXD = V <sub>IO</sub> , STB = 0 V R <sub>L</sub> = open (no load), C <sub>L</sub> = open, See Figure 6-2 and Figure 7-5                                                                                                      | 2     | 2.5 | 3     | V |

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback



### **5.8 Electrical Characteristics (continued)**

parameters valid over recommended operating conditions with -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C (Typical values are at V<sub>CC</sub> = 5 V, V<sub>IO</sub> = 3.3 V, Device ambient maintained at 27°C ) unless otherwise noted

|                          | PARAMETER                                                                                                                                                                                                                 |                                                                                                                                                                                   | TEST CONDITIONS                                                                                                                                                                                                                                                                       | MIN  | TYP | MAX  | UNIT |
|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|------|
| V.                       | Driver symmetry  (V <sub>O(CANH)</sub> + V <sub>O(CANL)</sub> )/(V <sub>CANH(R)</sub> + V <sub>CANL(R)</sub> )  W 45  OF  Sc  V <sub>C</sub> M 45  OF  OF  Sc  V <sub>C</sub> M 45  OF  OF  OF  OF  OF  OF  OF  OF  OF  O |                                                                                                                                                                                   | $\begin{split} &V_{CC}=4.75~V~to~5.25~V,~TXD=250~kHz,~1\\ &MHz,~2.5~MHz,~STB=0~V\\ &45~\Omega \leq R_L \leq 65~\Omega,~C_{SPLIT}=4.7~nF,~C_L=\\ &open,\\ &See~Figure~6-2~and~Figure~8-2 \end{split}$                                                                                  | 0.95 |     | 1.05 | V/V  |
| V <sub>SYM</sub>         |                                                                                                                                                                                                                           |                                                                                                                                                                                   | $\begin{array}{l} V_{CC} = 4.5 \text{ V to } 5.5 \text{ V, TXD} = 250 \text{ kHz, 1} \\ \text{MHz, 2.5 MHz, STB} = 0 \text{ V} \\ 45 \ \Omega \leq R_{L} \leq 65 \ \Omega, \ C_{SPLIT} = 4.7 \text{ nF, C}_{L} = \\ \text{open,} \\ \text{See Figure 6-2 and Figure 8-2} \end{array}$ | 0.9  |     | 1.1  | V/V  |
|                          |                                                                                                                                                                                                                           |                                                                                                                                                                                   | $V_{CC}$ = 4.75 V to 5.25 V, TXD = 0 V, STB = 0 V<br>45 $\Omega$ ≤ R <sub>L</sub> ≤ 65 $\Omega$ , C <sub>L</sub> = open,<br>See Figure 6-2 and Figure 7-5                                                                                                                             | 1.5  |     | 3    | V    |
|                          |                                                                                                                                                                                                                           |                                                                                                                                                                                   | $\begin{array}{l} V_{CC} = 4.75 \text{ V to } 5.25 \text{ V, TXD} = 0 \text{ V, STB} = \\ 0 \text{ V} \\ 45  \Omega \leq R_L \leq 70  \Omega,  C_L = \text{open,} \\ \text{See Figure 6-2 and Figure 7-5} \end{array}$                                                                | 1.5  |     | 3.3  | V    |
| $V_{DIFF(D)}$            | Differential output voltage<br>normal mode<br>Dominant                                                                                                                                                                    | CANH - CANL                                                                                                                                                                       | $\begin{array}{l} V_{CC} = 4.5 \text{ V to } 5.5 \text{ V, TXD} = 0 \text{ V, STB} = 0 \\ V \\ 50 \Omega \leq R_L \leq 65 \Omega, C_L = \text{open,} \\ \text{See Figure 6-2 and Figure 7-5} \end{array}$                                                                             | 1.5  |     | 3    | V    |
|                          |                                                                                                                                                                                                                           | $V_{CC}$ = 4.5 V to 5.5 V, TXD = 0 V, STB = 0 V<br>45 $\Omega$ ≤ R <sub>L</sub> ≤ 70 $\Omega$ , C <sub>L</sub> = open, See Figure 6-2 and Figure 7-5                              | 1.4                                                                                                                                                                                                                                                                                   |      | 3.3 | V    |      |
|                          |                                                                                                                                                                                                                           | $\begin{aligned} \text{TXD} &= 0 \text{ V, STB} = 0 \text{ V} \\ \text{R}_{L} &= 2240 \Omega, \text{ C}_{L} = \text{open,} \\ \text{See Figure 6-2 and Figure 7-5} \end{aligned}$ | 1.5                                                                                                                                                                                                                                                                                   |      | 5   | ٧    |      |
| .,                       | Differential output voltage<br>normal mode<br>Dominant                                                                                                                                                                    | $\begin{split} TXD &= V_{ O}, STB = 0 \ V \\ 45 \ \Omega &\leq R_L \leq 65 \ \Omega, \ C_L = open, \\ See \ Figure \ 6-2 \ and \ Figure \ 7-5 \end{split}$                        | -50                                                                                                                                                                                                                                                                                   |      | 50  | mV   |      |
| V <sub>DIFF(R)</sub>     | Differential output voltage normal mode Dominant                                                                                                                                                                          | CANH - CANL                                                                                                                                                                       | TXD = V <sub>IO</sub> , STB = 0 V<br>R <sub>L</sub> = open, C <sub>L</sub> = open,<br>See Figure 6-2 and Figure 7-5                                                                                                                                                                   | -50  |     | 50   | mV   |
| V <sub>CANH(INACT)</sub> |                                                                                                                                                                                                                           | CANH                                                                                                                                                                              | TXD = STB = V <sub>IO</sub>                                                                                                                                                                                                                                                           | -0.1 |     | 0.1  | V    |
| V <sub>CANL(INACT)</sub> | Bus output voltage standby mode                                                                                                                                                                                           | CANL                                                                                                                                                                              | R <sub>L</sub> = open , C <sub>L</sub> = open,                                                                                                                                                                                                                                        | -0.1 |     | 0.1  | V    |
| V <sub>DIFF(INACT)</sub> | iniode                                                                                                                                                                                                                    | CANH - CANL                                                                                                                                                                       | See Figure 6-2 and Figure 7-5                                                                                                                                                                                                                                                         | -0.2 |     | 0.2  | V    |
| R <sub>DIFF(DOM)</sub>   | Differential input resistance i                                                                                                                                                                                           | n dominant phase                                                                                                                                                                  | TXD= 0 V, STB = 0 V, See Figure 7-2                                                                                                                                                                                                                                                   |      | 40  |      | Ω    |
| R <sub>SE_SIC_ACT_</sub> | Single ended resistance CAN recessive phase                                                                                                                                                                               | NH/CANL in active                                                                                                                                                                 | V <sub>CC</sub> = 4.75 V to 5.25 V, 2 V ≤ V <sub>CANH/L</sub> ≤ V <sub>CC</sub> - 2 V                                                                                                                                                                                                 | 37.5 | 50  | 66.5 | Ω    |
| R <sub>DIFF_ACT_RE</sub> | Differential input resistance i phase                                                                                                                                                                                     | n active recessive                                                                                                                                                                | $V_{CC}$ = 4.75 V to 5.25 V,2 V ≤ $V_{CANH/L}$ ≤ $V_{CC}$ - 2 V                                                                                                                                                                                                                       | 75   | 100 | 133  | Ω    |
| I <sub>CANH(OS)</sub>    | Short-circuit bus output curre                                                                                                                                                                                            | ent, TXD is                                                                                                                                                                       | $\begin{split} &V_{(CANH)} = -15 \text{ V to } 40 \text{ V, CANL} = \text{open,} \\ &TXD = 0 \text{ V or } V_{IO} \text{ or } 250 \text{ kHz, } 2.5 \text{ MHz} \\ &\text{square wave,} \\ &\text{See Figure 6-7 and Figure 7-5} \end{split}$                                         | -115 |     | 115  | mA   |
| I <sub>CANL(OS)</sub>    | ()                                                                                                                                                                                                                        |                                                                                                                                                                                   | $V_{(CAN\_L)}$ = -15 V to 40 V, CANH = open,<br>TXD = 0 V or $V_{IO}$ or 250 kHz, 2.5 MHz<br>square wave,<br>See Figure 6-7 and Figure 7-5                                                                                                                                            | -115 |     | 115  | mA   |
| Receiver Elec            | ctrical Characteristics                                                                                                                                                                                                   |                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                       |      |     |      |      |
| V <sub>IT</sub>          | Input threshold voltage norm                                                                                                                                                                                              | al mode                                                                                                                                                                           | -12 V ≤ V <sub>CM</sub> ≤ 12 V, STB= 0 V,<br>See Figure 6-3 and Figure 7-6                                                                                                                                                                                                            | 500  |     | 900  | mV   |
| V <sub>IT(STB)</sub>     | Input threshold standby mod                                                                                                                                                                                               | e                                                                                                                                                                                 | -12 V $\leq$ V <sub>CM</sub> $\leq$ 12 V, STB= V <sub>IO</sub> ,<br>See Figure 6-3 and Figure 7-6                                                                                                                                                                                     | 400  |     | 1150 | mV   |
| V <sub>DIFF_RX(D)</sub>  | Normal mode dominant state voltage range                                                                                                                                                                                  | e differential input                                                                                                                                                              | -12 V ≤ V <sub>CM</sub> ≤ 12 V, STB= 0 V,<br>See Figure 6-3 and Figure 7-6                                                                                                                                                                                                            | 0.9  |     | 9    | V    |
| V <sub>DIFF_RX(R)</sub>  | Normal mode recessive state voltage range                                                                                                                                                                                 | e differential input                                                                                                                                                              | -12 V ≤ V <sub>CM</sub> ≤ 12 V , STB= 0 V,<br>See Figure 6-3 and Figure 7-6                                                                                                                                                                                                           | -4   |     | 0.5  | V    |

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



# **5.8 Electrical Characteristics (continued)**

parameters valid over recommended operating conditions with -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C (Typical values are at V<sub>CC</sub> = 5 V, V<sub>IO</sub> = 3.3 V, Device ambient maintained at 27°C ) unless otherwise noted

|                           | PARAMETER                                                                                | TEST CONDITIONS                                                                          | MIN                 | TYP  | MAX                 | UNIT |
|---------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|---------------------|------|---------------------|------|
| V <sub>DIFF_RX(D_IN</sub> | Standby mode dominant state differential input voltage range                             | STB = $V_{IO}$ , -12 V $\leq$ $V_{CM} \leq$ 12 V,<br>See Figure 6-3 and Figure 7-6       | 1.15                |      | 9                   | ٧    |
| V <sub>DIFF_RX(R_IN</sub> | Standby mode recessive state differential input voltage range                            | STB = $V_{IO}$ , -12 V $\leq$ $V_{CM} \leq$ 12 V,<br>See Figure 6-3 and Figure 7-6       | -4                  |      | 0.4                 | ٧    |
| V <sub>HYS</sub>          | Hysteresis voltage for input threshold normal mode                                       | -12 V ≤ V <sub>CM</sub> ≤ 12 V, STB= 0 V,<br>See Figure 6-3 and Figure 7-6               |                     | 100  |                     | mV   |
| V <sub>CM</sub>           | Common mode range normal and standby modes                                               | See Figure 6-3 and Figure 7-6                                                            | -12                 |      | 12                  | ٧    |
| I <sub>LKG(OFF)</sub>     | Unpowered bus input leakage current                                                      | CANH = CANL = 5 V, V <sub>CC</sub> = V <sub>IO</sub> = GND                               |                     |      | 5                   | μA   |
| Cı                        | Input capacitance to ground (CANH or CANL)                                               |                                                                                          |                     |      | 20                  | pF   |
| C <sub>ID</sub>           | Differential input capacitance across bus terminals                                      | TXD = V <sub>IO</sub>                                                                    |                     |      | 10                  | pF   |
| R <sub>DIFF_PAS_RE</sub>  | Differential input resistance in passive recessive phase                                 | TVD - V CTD - 0 V 40 V CV C40 V                                                          | 40                  |      | 90                  | kΩ   |
| R <sub>SE_PAS_REC</sub>   | Single ended input resistance in passive recessive phase (CANH or CANL)                  | -TXD = V <sub>IO,</sub> STB = 0 V -12 V ≤ V <sub>CM</sub> ≤ 12 V,  <br>  Delta V/Delta I | 20                  |      | 45                  | kΩ   |
| m <sub>R</sub>            | Input resistance matching [1 – (R <sub>IN(CANH)</sub> / R <sub>IN(CANL)</sub> )] × 100 % | $V_{(CAN\_H)} = V_{(CAN\_L)} = 5 \text{ V}$                                              | -1                  |      | 1                   | %    |
| TXD Termina               | I (CAN Transmit Data Input)                                                              |                                                                                          |                     |      |                     |      |
| V <sub>IH</sub>           | High-level input voltage                                                                 | Devices without V <sub>IO</sub>                                                          | 0.7 V <sub>CC</sub> |      |                     | V    |
| V <sub>IH</sub>           | High-level input voltage                                                                 | Devices with V <sub>IO</sub>                                                             | 0.7 V <sub>IO</sub> |      |                     | V    |
| V <sub>IL</sub>           | Low-level input voltage                                                                  | Devices without V <sub>IO</sub>                                                          |                     |      | 0.3 V <sub>CC</sub> | V    |
| V <sub>IL</sub>           | Low-level input voltage                                                                  | Devices with V <sub>IO</sub>                                                             |                     |      | 0.3 V <sub>IO</sub> | V    |
| I <sub>IH</sub>           | High-level input leakage current                                                         | $TXD = V_{CC} = V_{IO} = 5.5 V$                                                          | -2.5                | 0    | 1                   | μΑ   |
| I <sub>IL</sub>           | Low-level input leakage current                                                          | TXD = 0 V, V <sub>CC</sub> = V <sub>IO</sub> = 5.5 V                                     | -200                | -100 | -20                 | μΑ   |
| I <sub>LKG_TXD(OFF)</sub> | Unpowered leakage current                                                                | TXD = 5.5 V, V <sub>CC</sub> = V <sub>IO</sub> = 0 V                                     | -1                  | 0    | 1                   | μΑ   |
| C <sub>I_TXD</sub>        | Input capacitance                                                                        |                                                                                          |                     | 6    |                     | pF   |
| RXD Termina               | I (CAN Receive Data Output)                                                              |                                                                                          |                     |      |                     |      |
| V <sub>OH</sub>           | High-level output voltage                                                                | Devices without V <sub>IO</sub> I <sub>O</sub> = -1.5 mA, See Figure 6-3                 | 0.8 V <sub>CC</sub> |      |                     | V    |
| V <sub>OH</sub>           | High-level output voltage                                                                | I <sub>O</sub> = -1.5 mA, Devices with V <sub>IO</sub><br>See Figure 6-3                 | 0.8 V <sub>IO</sub> |      |                     | V    |
| V <sub>OL</sub>           | Low-level output voltage                                                                 | Devices without V <sub>IO</sub><br>I <sub>O</sub> = 1.5 mA,<br>See Figure 6-3            |                     |      | 0.2 V <sub>CC</sub> | V    |
| V <sub>OL</sub>           | Low-level output voltage                                                                 | Devices with $V_{IO}$<br>$I_{O}$ = 1.5 mA, Devices with $V_{IO}$<br>See Figure 6-3       |                     |      | 0.2 V <sub>IO</sub> | V    |
| I <sub>LKG_RXD(OFF)</sub> | Unpowered leakage current                                                                | RXD = 5.5 V, V <sub>CC</sub> = V <sub>IO</sub> = 0 V                                     | -1                  | 0    | 1                   | μA   |
| STB Termina               | al (Standby Mode Input)                                                                  | ·                                                                                        |                     |      |                     |      |
| V <sub>IH</sub>           | High-level input voltage                                                                 | Devices without V <sub>IO</sub>                                                          | 0.7 V <sub>CC</sub> |      |                     | V    |
| V <sub>IH</sub>           | High-level input voltage                                                                 | Devices with V <sub>IO</sub>                                                             | 0.7 V <sub>IO</sub> |      |                     | V    |
| V <sub>IL</sub>           | Low-level input voltage                                                                  | Devices without V <sub>IO</sub>                                                          |                     |      | 0.3 V <sub>CC</sub> | V    |
| V <sub>IL</sub>           | Low-level input voltage                                                                  | Devices with V <sub>IO</sub>                                                             |                     |      | 0.3 V <sub>IO</sub> | V    |
| I <sub>IH</sub>           | High-level input leakage current                                                         | V <sub>CC</sub> = V <sub>IO</sub> = STB = 5.5 V                                          | -2                  |      | 2                   | μΑ   |
| I <sub>IL</sub>           | Low-level input leakage current                                                          | V <sub>CC</sub> = V <sub>IO</sub> = 5.5 V, STB = 0 V                                     | -20                 |      | -2                  | μΑ   |
| I <sub>LKG</sub> STB(OFF) | Unpowered leakage current                                                                | STB = 5.5V, V <sub>CC</sub> = V <sub>IO</sub> = 0 V                                      | -1                  | 0    | 1                   | μA   |



# **5.9 Switching Characteristics**

parameters valid over recommended operating conditions with -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C (Typical values are at V<sub>CC</sub> = 5 V, V<sub>IO</sub> = 3.3 V, Device ambient maintained at 27°C ) unless otherwise noted

|                               | PARAMETER                                                                                                                                | TEST CONDITIONS                                                                                                                                                                             | MIN | TYP | MAX  | UNIT |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| Device Switching              | g Characteristics                                                                                                                        |                                                                                                                                                                                             |     |     |      |      |
| •                             |                                                                                                                                          |                                                                                                                                                                                             |     | 90  | 145  | ns   |
| t                             | Total loop delay, driver input (TXD) to receiver                                                                                         | See Figure 6-4 , normal mode, $V_{IO} = 3 \text{ V}$ to 3.6 V, 45 $\Omega \le R_L \le 65 \Omega$ , $C_L = 100 \text{ pF}$ (\$\xi\$ ±1%), $C_{L(RXD)} = 15 \text{ pF}$ (\$\xi\$ ±1%)         |     | 95  | 155  | ns   |
| <sup>t</sup> PROP(LOOP1)      | output (RXD), recessive to dominant                                                                                                      |                                                                                                                                                                                             |     | 110 | 170  | ns   |
|                               |                                                                                                                                          | See Figure 6-4 , normal mode, $V_{IO}$ = 1.71 V to 1.89 V, 45 $\Omega$ $\leq$ $R_L$ $\leq$ 65 $\Omega$ , $C_L$ = 100 pF ( $\leq$ ±1%), $C_{L(RXD)}$ = 15 pF ( $\leq$ ±1%)                   |     | 125 | 190  | ns   |
|                               |                                                                                                                                          | See Figure 6-4 , normal mode, $V_{IO} = 4.5$ V to 5.5 V, 45 $\Omega \le R_L \le 65 \Omega$ , $C_L = 100$ pF ( $\le \pm 1\%$ ), $C_{L(RXD)} = 15$ pF ( $\le \pm 1\%$ )                       |     | 95  | 150  | ns   |
| •                             | Total loop delay, driver input (TXD) to receiver                                                                                         | See Figure 6-4 , normal mode, $V_{IO} = 3 \text{ V}$ to 3.6 V, 45 $\Omega \le R_L \le 65 \Omega$ , $C_L = 100 \text{ pF}$ ( $\le \pm 1\%$ ), $C_{L(RXD)} = 15 \text{ pF}$ ( $\le \pm 1\%$ ) |     | 100 | 160  | ns   |
| <sup>t</sup> prop(loop2)      | output (RXD), dominant to recessive                                                                                                      | See Figure 6-4 , normal mode, $V_{IO}$ = 2.25 V to 2.75 V, 45 $\Omega$ $\leq$ $R_L$ $\leq$ 65 $\Omega$ , $C_L$ = 100 pF ( $\leq$ ±1%), $C_{L(RXD)}$ = 15 pF ( $\leq$ ±1%)                   |     | 110 | 175  | ns   |
|                               |                                                                                                                                          |                                                                                                                                                                                             |     | 125 | 190  | ns   |
| t <sub>MODE</sub>             | Mode change time, from normal to standby or from standby to normal                                                                       | See Figure 6-5                                                                                                                                                                              |     |     | 30   | μs   |
| t <sub>WK_FILTER</sub>        | Filter time for a valid wake-up pattern                                                                                                  | See Figure 7-7                                                                                                                                                                              | 0.5 |     | 0.95 | μs   |
| t <sub>WK_TIMEOUT</sub>       | Bus wake-up timeout value                                                                                                                | See Figure 7-7                                                                                                                                                                              | 0.8 |     | 6    | ms   |
| Tstartup                      | Time duration after V <sub>CC</sub> or V <sub>IO</sub> has cleared rising undervoltage threshold, and device can resume normal operation |                                                                                                                                                                                             |     |     | 1.5  | ms   |
| T <sub>filter(STB)</sub>      | Filter on STB pin to filter out any glitches                                                                                             |                                                                                                                                                                                             | 0.5 | 1   | 2    | μs   |
| Driver Switching              | Characteristics                                                                                                                          |                                                                                                                                                                                             |     |     |      |      |
|                               |                                                                                                                                          | See Figure 6-2 , STB = 0 V, $45~\Omega \le R_L \le 65~\Omega$ , $C_L = 100~pF$ ( $\le \pm 1\%$ ), $V_{IO} = 4.5~V$ to $5.5~V$                                                               |     | 35  | 70   | ns   |
|                               | Propagation delay time, low-to-high TXD edge to                                                                                          | See Figure 6-2 STB = 0 V, 45 $\Omega \le R_L \le$ 65 $\Omega$ , $C_L$ = 100 pF ( $\le \pm 1\%$ ), $V_{IO}$ = 3 V to 3.6 V                                                                   |     | 40  | 70   | ns   |
| <sup>[</sup> prop(TxD-busrec) | driver recessive (dominant to recessive)                                                                                                 | See Figure 6-2 STB = 0 V, 45 $\Omega$ $\leq$ R <sub>L</sub> $\leq$ 65 $\Omega$ , C <sub>L</sub> = 100 pF ( $\leq$ ±1%), V <sub>IO</sub> = 2.25 V to 2.75 V                                  |     | 40  | 75   | ns   |
|                               |                                                                                                                                          | See Figure 6-2 STB = 0 V, 45 $\Omega$ $\leq$ R <sub>L</sub> $\leq$ 65 $\Omega$ , C <sub>L</sub> = 100 pF ( $\leq$ ±1%), V <sub>IO</sub> = 1.71 V to 1.89 V                                  |     | 42  | 80   | ns   |
| <sup>‡</sup> prop(TxD-busdom) |                                                                                                                                          | See Figure 6-2 , STB = 0 V, $45~\Omega \le R_L \le 65~\Omega$ , $C_L = 100~pF$ ( $\le \pm 1\%$ ), $V_{IO} = 4.5~V$ to $5.5~V$                                                               |     | 35  | 75   | ns   |
|                               | Propagation delay time, high-to-low TXD edge to                                                                                          | See Figure 6-2 STB = 0 V, 45 $\Omega \le R_L \le$ 65 $\Omega$ , $C_L$ = 100 pF ( $\le \pm 1\%$ ), $V_{IO}$ = 3 V to 3.6 V                                                                   |     | 35  | 75   | ns   |
|                               | driver dominant (recessive to dominant)                                                                                                  | See Figure 6-2 STB = 0 V, 45 $\Omega$ $\leq$ R <sub>L</sub> $\leq$ 65 $\Omega$ , C <sub>L</sub> = 100 pF ( $\leq$ ±1%), V <sub>IO</sub> = 2.25 V to 2.75 V                                  |     | 40  | 80   | ns   |
|                               |                                                                                                                                          | See Figure 6-2 STB = 0 V, 45 $\Omega \le R_L \le$ 65 $\Omega$ , $C_L = 100$ pF ( $\le \pm 1\%$ ), $V_{IO} = 1.71$ V to 1.89 V                                                               |     | 42  | 80   | ns   |

Product Folder Links: TCAN1472-Q1

# **5.9 Switching Characteristics (continued)**

parameters valid over recommended operating conditions with -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C (Typical values are at V<sub>CC</sub> = 5 V, V<sub>IO</sub> = 3.3 V, Device ambient maintained at 27°C ) unless otherwise noted

|                               | PARAMETER                                                                              | TEST CONDITIONS                                                                                                                                                                                  | MIN | TYP | MAX | UNIT |
|-------------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>sk(p)</sub>            | Pulse skew ( t <sub>prop(TxD-busrec)</sub> - t <sub>prop(TxD-busdom)</sub>  )          | STB = 0 V, 45 $\Omega$ ≤ R <sub>L</sub> ≤ 65 $\Omega$ , C <sub>L</sub> = 100 pF (≤ ±1%), See Figure 6-2                                                                                          |     | 1   | 10  | ns   |
| t <sub>BUS_R</sub>            | Differential output signal rise time                                                   | See Figure 6-2 , STB = 0 V, 45 $\Omega \le R_L \le$ 65 $\Omega$ , $C_L$ = 100 pF ( $\le \pm 1\%$ )                                                                                               |     | 15  | 30  | ns   |
| t <sub>BUS_F</sub>            | Differential output signal fall time                                                   | See Figure 6-2 , STB = 0 V, 45 $\Omega$ $\leq$ R <sub>L</sub> $\leq$ 65 $\Omega$ , C <sub>L</sub> = 100 pF ( $\leq$ ±1%)                                                                         |     | 15  | 40  | ns   |
| t <sub>TXD_DTO</sub>          | Dominant timeout                                                                       | See Figure 6-6 , 45 $\Omega$ $\leq$ R <sub>L</sub> $\leq$ 65 $\Omega$ , C <sub>L</sub> = 100 pF ( $\leq$ ±1%), STB = 0 V                                                                         | 1.2 |     | 4.0 | ms   |
| Receiver Switchin             | ng Characteristics                                                                     |                                                                                                                                                                                                  |     |     |     |      |
|                               |                                                                                        | See Figure 6-3 , STB = 0 V, $45~\Omega \le R_L \le 65~\Omega,~C_L = 100~pF~(\le \pm 1\%),~C_{L(RXD)} = 15~pF~(\le \pm 1\%),~V_{IO} = 4.5~V~to~5.5~V$                                             |     | 60  | 85  | ns   |
| t <sub>prop(busrec-RXD)</sub> | Propagation delay time, bus recessive input to RXD high output (dominant to recessive) | See Figure 6-3 STB = 0 V, 45 $\Omega \le R_L \le$ 65 $\Omega$ , $C_L = 100$ pF ( $\le \pm 1\%$ ), $C_{L(RXD)} = 15$ pF ( $\le \pm 1\%$ ), $V_{IO} = 3$ V to 3.6 V                                |     | 65  | 95  | ns   |
| •                             | ingii output (uorimiant to recessive)                                                  | See Figure 6-3 STB = 0 V, $45 \Omega \le R_L \le 65 \Omega$ , $C_L = 100 \text{ pF } (\le \pm 1\%)$ , $C_{L(RXD)} = 15 \text{ pF } (\le \pm 1\%)$ , $V_{IO} = 2.25 \text{ V to } 2.75 \text{ V}$ |     | 70  | 105 | ns   |
|                               |                                                                                        | See Figure 6-3 STB = 0 V, $45 \Omega \le R_L \le 65 \Omega$ , $C_L = 100 pF (\le \pm 1\%)$ , $C_{L(RXD)} = 15 pF (\le \pm 1\%)$ , $V_{IO} = 1.71 V to 1.89 V$                                    |     | 80  | 110 | ns   |
|                               |                                                                                        | See Figure 6-3 , STB = 0 V, $45 \Omega \le R_L \le 65 \Omega$ , $C_L = 100 \text{ pF} (\le \pm 1\%)$ , $C_{L(RXD)} = 15 \text{ pF} (\le \pm 1\%)$ , $V_{IO} = 4.5 \text{ V to}$ 5.5 V            |     | 50  | 75  | ns   |
| $t_{prop(busdom-RXD)}$        | Propagation delay time, bus dominant input to RXD low output (recessive to dominant)   | See Figure 6-3 STB = 0 V, $45 \Omega \le R_L \le 65 \Omega$ , $C_L = 100 \text{ pF } (\le \pm 1\%)$ , $C_{L(RXD)} = 15 \text{ pF } (\le \pm 1\%)$ , $V_{IO} = 3 \text{ V to } 3.6 \text{ V}$     |     | 60  | 80  | ns   |
|                               |                                                                                        | See Figure 6-3 STB = 0 V, $45 \Omega \le R_L \le 65 \Omega$ , $C_L = 100 \text{ pF } (\le \pm 1\%)$ , $C_{L(RXD)} = 15 \text{ pF } (\le \pm 1\%)$ , $V_{IO} = 2.25 \text{ V to } 2.75 \text{ V}$ |     | 65  | 90  | ns   |
|                               |                                                                                        | See Figure 6-3 STB = 0 V, $45 \Omega \le R_L \le 65 \Omega$ , $C_L = 100 \text{ pF } (\le \pm 1\%)$ , $C_{L(RXD)} = 15 \text{ pF } (\le \pm 1\%)$ , $V_{IO} = 1.71 \text{ V to } 1.89 \text{ V}$ |     | 80  | 110 | ns   |
| t <sub>RXD_R</sub>            | RXD output signal rise time                                                            | See Figure 6-3, STB = 0 V,                                                                                                                                                                       |     | 8   | 25  | ns   |
| t <sub>RXD_F</sub>            | RXD output signal fall time                                                            | $C_{L(RXD)} = 15 \text{ pF}(\leq \pm 1\%)$                                                                                                                                                       |     | 7   | 30  | ns   |
| FD Timing Charac              | cteristics                                                                             |                                                                                                                                                                                                  |     |     |     |      |
|                               | Bit time on CAN bus output pins with t <sub>BIT(TXD)</sub> = 500 ns                    | See Figure 6-4, $V_{CC}$ = 4.5 V to 5.5 V, STB = 0 V, 45 $\Omega$ $\leq$ R <sub>L</sub> $\leq$ 65 $\Omega$ , C <sub>L</sub> = 100 pF, $C_{L(RXD)}$ = 15 pF                                       | 490 |     | 510 | ns   |
| t <sub>BIT(BUS)</sub>         | Bit time on CAN bus output pins with t <sub>BIT(TXD)</sub> = 200 ns                    | See Figure 6-4, $V_{CC}$ = 4.5 V to 5.5 V, STB = 0 V, 45 $\Omega$ $\leq$ R <sub>L</sub> $\leq$ 65 $\Omega$ , C <sub>L</sub> = 100 pF, $C_{L(RXD)}$ = 15 pF                                       | 190 |     | 210 | ns   |
|                               | Bit time on CAN bus output pins with t <sub>BIT(TXD)</sub> = 125 ns                    | See Figure 6-4, $V_{CC}$ = 4.5 V to 5.5 V, STB = 0 V, 45 $\Omega$ ≤ $R_L$ ≤ 65 $\Omega$ , $C_L$ = 100 pF, $C_{L(RXD)}$ = 15 pF                                                                   | 115 |     | 135 | ns   |

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback



### **5.9 Switching Characteristics (continued)**

parameters valid over recommended operating conditions with -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C (Typical values are at V<sub>CC</sub> = 5 V, V<sub>IO</sub> = 3.3 V. Device ambient maintained at 27°C ) unless otherwise noted

| v, Dovido diribi           | ient maintained at 27°C ) unless otherwise                       | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                                          | MIN    | TYP MAX | UNIT |
|----------------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|------|
|                            | FARAWILTER                                                       |                                                                                                                                                                                                                                                                                                                                                                                          | IAIIIA | TIF WAX | UNIT |
|                            | Bit time on RXD output pins with t <sub>BIT(TXD)</sub> = 500 ns  | See Figure 6-4, $V_{CC}$ = 4.75 V to 5.25 V, STB = 0 V, 45 $\Omega$ ≤ $R_L$ ≤ 65 $\Omega$ , $C_L$ = 100 pF, $C_{L(RXD)}$ = 15 pF                                                                                                                                                                                                                                                         | 470    | 520     | ns   |
|                            | Bit time on tool output pins with tgri((XD) = 300 hs             | See Figure 6-4, $V_{CC}$ = 4.5 V to 5.5 V, STB = 0 V, 45 $\Omega$ ≤ $R_L$ ≤ 65 $\Omega$ , $C_L$ = 100 pF, $C_{L(RXD)}$ = 15 pF                                                                                                                                                                                                                                                           | 470    | 525     | ns   |
|                            |                                                                  | See Figure 6-4, $V_{CC}$ = 4.75 V to 5.25 V, STB = 0 V, 45 $\Omega$ ≤ $R_L$ ≤ 65 $\Omega$ , $C_L$ = 100 pF, $C_{L(RXD)}$ = 15 pF                                                                                                                                                                                                                                                         | 170    | 220     | ns   |
| t <sub>BIT(RXD)</sub>      | Bit time on RXD output pins with $t_{BIT(TXD)} = 200 \text{ ns}$ | See Figure 6-4, $V_{CC}$ = 4.5 V to 5.5 V, STB = 0 V, 45 $\Omega$ $\leq$ R <sub>L</sub> $\leq$ 65 $\Omega$ , C <sub>L</sub> = 100 pF, C <sub>L(RXD)</sub> = 15 pF                                                                                                                                                                                                                        | 170    | 225     | ns   |
|                            |                                                                  | See Figure 6-4, $V_{CC}$ = 4.75 V to 5.25 V, STB = 0 V, 45 $\Omega$ $\leq$ R <sub>L</sub> $\leq$ 65 $\Omega$ , C <sub>L</sub> = 100 pF, C <sub>L(RXD)</sub> = 15 pF                                                                                                                                                                                                                      | 95     | 145     | ns   |
|                            | Bit time on RXD output pins with t <sub>BIT(TXD)</sub> = 125 ns  | See Figure 6-4, $V_{CC}$ = 4.5 V to 5.5 V,<br>STB = 0 V, 45 $\Omega$ ≤ $R_L$ ≤ 65 $\Omega$ , $C_L$ = 100<br>pF, $C_{L(RXD)}$ = 15 pF                                                                                                                                                                                                                                                     | 95     | 150     | ns   |
| Signal Improvem            | ent Timing Characteristics                                       |                                                                                                                                                                                                                                                                                                                                                                                          |        |         | •    |
| t <sub>PAS_REC_START</sub> | Start time of passive recessive phase                            | Time duration from TXD rising 50% edge (<5ns slope) to start of passive recessive phase                                                                                                                                                                                                                                                                                                  | 420    | 530     | ns   |
| t <sub>ACT_REC_START</sub> | Start time of active signal improvement phase                    | Time duration from TXD rising 50% edge                                                                                                                                                                                                                                                                                                                                                   |        | 120     | ns   |
| t <sub>ACT_REC_END</sub>   | End time of active signal improvement phase                      | (<5ns slope) to start of passive recessive phase                                                                                                                                                                                                                                                                                                                                         | 355    |         | ns   |
| •                          | Transmitted bit width variation                                  | $V_{CC} = 4.75 \text{ V to } 5.25 \text{ V, TXD} = 8 \text{Mbps,}$ $t_{\Delta \text{Bit(Bus)}} = t_{\text{Bit(Bus)}} - t_{\text{Bit(TXD)}}$ $STB = 0 \text{ V, } 45 \Omega \leq R_{L} \leq 65 \Omega, C_{L} = 100$ $pF (\leq \pm 1\%), C_{L(RXD)} = 15 pF (\leq \pm 1\%),$ See Figure 6-4                                                                                                | -10    | 10      | ns   |
| <sup>t</sup> Δ Bit(Bus)    | Transmitted bit width variation                                  | $\begin{array}{l} V_{CC} = 4.5 \text{ V to } 5.5 \text{ V, TXD} <= 8 \text{Mbps,} \\ t_{\Delta \text{Bit(Bus)}} = t_{\text{Bit(Bus)}} - t_{\text{Bit(TXD)}} \\ \text{STB} = 0 \text{ V, R}_{L} = 60 \Omega, C_{L} = 100 \\ \text{pF ($\leq$ \pm1\%), $C_{L(RXD)}$ = 15 pF ($\leq$ \pm1\%),} \\ \text{See Figure 6-4} \end{array}$                                                        | -10    | 10      | ns   |
| •                          | Received bit width variation                                     | $\begin{array}{l} V_{CC} = 4.75 \ V \ to \ 5.25 \ V, \ TXD <= 8 Mbps, \\ t_{\Delta \ BIT(RxD)} = t_{Bit(RxD)} \cdot t_{Bit(TxD)} \\ STB = 0 \ V, \ 45 \ \Omega \leq R_L \leq 65 \ \Omega, \ C_L = 100 \\ pF \ (\leq \pm 1\%), \ C_{L(RXD)} = 15 \ pF \ (\leq \pm 1\%), \\ C_{L(RXD)} = 15 \ pF, \ See \ Figure \ 6-4 \end{array}$                                                        | -30    | 20      | ns   |
| <sup>†</sup> Δ BIT(RxD)    | Received bit width variation                                     | $\begin{array}{l} V_{CC} = 4.5 \text{ V to } 5.5 \text{ V, TXD} <= 8 \text{Mbps,} \\ t_{\Delta \text{ BIT(RxD)}} = t_{\text{Bit(RXD)}} \cdot t_{\text{Bit(TXD)}} \\ \text{STB} = 0 \text{ V, R}_{L} = 60  \Omega, \text{ C}_{L} = 100 \text{ pF (} \leq \pm 1\%), \text{ C}_{L(RXD)} = 15 \text{ pF (} \leq \pm 1\%), \text{ C}_{L(RXD)} = 15 \text{ pF, See Figure 6-4} \\ \end{array}$ | -30    | 20      | ns   |
| <sup>t</sup> ∆ rec         | Possiver timing symmetry                                         | $\begin{array}{l} V_{CC} = 4.75 \ V \ to \ 5.25 \ V, \ TXD <= 8 Mbps, \\ t_{\Delta \ REC} = t_{Bit(RxD)} \cdot t_{Bit(Bus)} \\ STB = 0 \ V, \ 45 \ \Omega \leq R_L \leq 65 \ \Omega, \ C_L = 100 \\ pF \ (\leq \pm 1\%), \ C_{L(RXD)} = 15 \ pF \ (\leq \pm 1\%), \\ See \ Figure \ 6-4 \end{array}$                                                                                     | -20    | 15      | ns   |
|                            | Receiver timing symmetry                                         | $\begin{array}{l} V_{CC} = 4.5 \text{ V to } 5.5 \text{ V, TXD} <= 8 \text{Mbps,} \\ t_{\Delta \text{ REC}} = t_{\text{Bit}(\text{RxD})} \cdot t_{\text{Bit}(\text{Bus})} \\ \text{STB} = 0 \text{ V, R}_{L} = 60 \Omega, \text{ C}_{L} = 100 \\ \text{pF } (\leq \pm 1\%), \text{ C}_{L(\text{RXD})} = 15 \text{ pF } (\leq \pm 1\%), \\ \text{See Figure 6-4} \end{array}$             | -20    | 15      | ns   |

Product Folder Links: TCAN1472-Q1

12



# **5.10 Typical Characteristics**









Figure 5-7. Driver propagation delay - High to Low

Figure 5-8. Driver propagation delay - Low to High







Figure 5-10. Receiver propagation delay - Bus recessive to RXD high

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



# **6 Parameter Measurement Information**



Figure 6-1. I<sub>CC</sub> Test Circuit



Figure 6-2. Driver Test Circuit and Measurement



Figure 6-3. Receiver Test Circuit and Measurement





Figure 6-4. Transmitter and Receiver Timing Behavior Test Circuit and Measurement

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



Figure 6-5. t<sub>MODE</sub> Test Circuit and Measurement



Figure 6-6. TXD Dominant Timeout Test Circuit and Measurement



Figure 6-7. Driver Short-Circuit Current Test and Measurement

# 7 Detailed Description

#### 7.1 Overview

The TCAN1472-Q1 devices meet or exceed the specifications of the Annex A Signal Improvement capability (SIC) specification of ISO 11898-2:2024 Controller Area Network physical layer standard. The devices are data rate agnostic making them backward compatible for supporting classical CAN applications while also supporting CAN FD networks up to 8Mbps. These devices have standby mode support which puts the transceiver in ultra-low current consumption mode. Upon receiving a valid wake-up pattern (WUP) on the CAN bus, the device signals to the microcontroller through the RXD pin. The MCU can then put the device into normal mode using the STB pin.

The TCAN1472V-Q1 has two separate supply rails,  $V_{CC}$  bus-side supply and  $V_{IO}$  logic supply for logic-level translation for interfacing directly to 1.8V, 2.5V, 3.3V, or 5V controllers.

#### 7.1.1 Signal Improvement

Signal improvement is an additional capability added to CAN FD transceiver that enhances the maximum data rate achievable in complex star topologies by minimizing signal ringing. Signal ringing is the result of reflections caused by impedance mismatch at various points in a CAN network due to the nodes that act as stubs.

An example of a complex network is shown in Figure 7-1.



Figure 7-1. CAN Network: Star topology

Recessive-to-dominant signal edge is usually clean and driven by the transmitter. For a regular CAN FD transceiver, dominant-to-recessive edge is when the driver output impedance goes to approximately  $60k\Omega$  and signal reflected back experiences impedance mismatch which causes ringing. TCAN1472-Q1 resolves this issue by TX-based Signal improvement capability (SIC). The device continues to drive the bus recessive until  $t_{SIC\_TX\_base}$ , so the reflections die down and the recessive bit is clean at sampling point. In the active recessive phase, transmitter output impedance is low (approximately  $100\Omega$ ). After this phase is over and device goes to passive recessive phase, driver output impedance goes to high-Z. This phenomenon is explained with Figure 7-2.

For more information on the TI signal improvement technology and the compares with similar devices in market, please refer to the white paper *How Signal Improvement Capability Unlocks the Real Potential of CAN-FD Transceivers*.

Product Folder Links: TCAN1472-Q1



Figure 7-2. TX based SIC

# 7.2 Functional Block Diagram



Figure 7-3. Block Diagram



### 7.3 Feature Description

#### 7.3.1 Pin Description

#### 7.3.1.1 TXD

The TXD input is a logic-level signal from a CAN controller to the transceiver. The input is referenced to  $V_{CC}$  for TCAN1472-Q1, or to  $V_{IO}$  for TCAN1472V-Q1.

#### 7.3.1.2 GND

GND is the ground pin of the transceiver. The pin must be connected to the PCB ground.

#### 7.3.1.3 V<sub>CC</sub>

V<sub>CC</sub> provides the 5V power supply to the CAN transceiver.

#### 7.3.1.4 RXD

The RXD output is a logic-level signal from the CAN transceiver to the CAN controller. The output is referenced to  $V_{CC}$  for TCAN1472-Q1 and  $V_{IO}$  for TCAN1472V-Q1. For TCAN1472V-Q1, RXD is only driven once  $V_{IO}$  is present.

When a wake event takes place, RXD is driven low.

#### 7.3.1.5 V<sub>IO</sub> (TCAN1472V-Q1 only)

The  $V_{IO}$  pin provides the digital I/O voltage to match the CAN controller voltage; thus, avoiding the requirement for a level shifter. The pin supports a wide range of controller interface voltage levels from 1.7V to 5.5V.

#### 7.3.1.6 CANH and CANL

These are the CAN high and CAN low differential bus pins. The pins are connected to the CAN transceiver and the low-voltage WUP CAN receiver.

#### 7.3.1.7 STB (Standby)

The STB pin is an input pin used for mode control of the transceiver. The STB pin can be supplied from either the system processor or from a static system voltage source. If normal mode is the only intended mode of operation, then the STB pin can be tied directly to GND.

### 7.3.2 CAN Bus States

The CAN bus has two logical states during operation: recessive and dominant. See Figure 7-4 and Figure 7-5.

A dominant bus state occurs when the bus is driven differentially and corresponds to a logic low on the TXD and RXD pins. A recessive bus state occurs when the bus is biased to  $V_{CC}/2$  via the high-resistance internal input resistors ( $R_{IN}$ ) of the receiver and corresponds to a logic high on the TXD and RXD pins.

A dominant state overwrites the recessive state during arbitration. Multiple CAN nodes may be transmitting a dominant bit at the same time during arbitration, and in this case the differential voltage of the bus is greater than the differential voltage of a single driver.

The TCAN1472-Q1 transceiver implements a low-power standby (STB) mode which enables a third bus state where the bus pins are weakly biased to ground via the high resistance internal resistors of the receiver. See Figure 7-4 and Figure 7-5.

Product Folder Links: TCAN1472-Q1



Figure 7-4. Bus States



- A. Normal Mode
- B. Standby Mode

Figure 7-5. Simplified Recessive Common Mode Bias Unit and Receiver

#### 7.3.3 TXD Dominant Timeout (DTO)

During normal mode, the only mode where the CAN driver is active, the TXD DTO circuit prevents the local node from blocking network communication in the event of a hardware or software failure where TXD is held dominant longer than the timeout period  $t_{TXD\_DTO}$ . The TXD DTO circuit is triggered by a falling edge on TXD. If no rising edge is seen before the timeout period of the circuit,  $t_{TXD\_DTO}$ , the CAN driver is disabled. Freeing the bus for communication between other nodes on the network. The CAN driver is reactivated when a recessive signal is seen on the TXD pin; thus, clearing the dominant time out. The receiver remains active and biased to  $V_{CC}/2$  and the RXD output reflects the activity on the CAN bus during the TXD DTO fault.

The minimum dominant TXD time allowed by the TXD DTO circuit limits the minimum possible transmitted data rate of the device. The CAN protocol allows a maximum of eleven successive dominant bits (on TXD) for the worst case, where five successive dominant bits are followed immediately by an error frame. The minimum transmitted data rate may be calculated using Equation 1.

Minimum Data Rate = 11 bits / 
$$t_{TXD}$$
 DTO = 11 bits / 1.2ms = 9.2kbps (1)





Figure 7-6. Example Timing Diagram for TXD Dominant Timeout

### 7.3.4 CAN Bus Short-circuit Current Limiting

The TCAN1472-Q1 has several protection features that limit the short-circuit current when a CAN bus line is shorted. These include CAN driver current limiting in the dominant and recessive states and TXD dominant state timeout which prevents permanently having the higher short-circuit current of a dominant state in case of a system fault. During CAN communication the bus switches between the dominant and recessive states; thus, the short-circuit current may be viewed as either the current during each bus state or as a DC average current. When selecting termination resistors or a common mode choke for the CAN design the average power rating, I<sub>OS(AVG)</sub>, should be used. The percentage dominant is limited by the TXD DTO and the CAN protocol which has forced state changes and recessive bits due to bit stuffing, control fields, and inter frame space. These make sure there is a minimum amount of recessive time on the bus even if the data field contains a high percentage of dominant bits.

The average short-circuit current of the bus depends on the ratio of recessive to dominant bits and their respective short-circuit currents. The average short-circuit current may be calculated using Equation 2.

#### Where:

- I<sub>OS(AVG)</sub> is the average short-circuit current
- % Transmit is the percentage the node is transmitting CAN messages
- % Receive is the percentage the node is receiving CAN messages
- % REC Bits is the percentage of recessive bits in the transmitted CAN messages
- % DOM Bits is the percentage of dominant bits in the transmitted CAN messages
- I<sub>OS(SS)</sub> REC is the recessive steady state short-circuit current
- I<sub>OS(SS)\_DOM</sub> is the dominant steady state short-circuit current

This short-circuit current and the possible fault cases of the network are taken into consideration when sizing the power supply used to generate the transceivers V<sub>CC</sub> supply.

Submit Document Feedback

Product Folder Links: TCAN1472-Q1

### 7.3.5 Thermal Shutdown (TSD)

If the junction temperature of the TCAN1472-Q1 exceeds the thermal shutdown threshold,  $T_{TSD}$ , the device turns off the CAN driver circuitry and blocks the TXD to bus transmission path. The shutdown condition is cleared when the junction temperature of the device drops below  $T_{TSD}$ . The CAN bus pins are biased to  $V_{CC}/2$  during a TSD fault and the receiver to RXD path remains operational. The TCAN1472-Q1 TSD circuit includes hysteresis which prevents the CAN driver output from oscillating during a TSD fault.

### 7.3.6 Undervoltage Lockout

The supply pins,  $V_{CC}$  and  $V_{IO}$ , have undervoltage detection that places the device into a protected state. This protects the bus during an undervoltage event on either supply pin.

Table 7-1. Undervoltage Lockout, TCAN1472-Q1

| <u> </u>                     |           |                |                |  |  |
|------------------------------|-----------|----------------|----------------|--|--|
| V <sub>CC</sub> DEVICE STATE |           | BUS            | RXD PIN        |  |  |
| > UV <sub>VCC</sub>          | Normal    | Per TXD        | Mirrors bus    |  |  |
| < UV <sub>VCC</sub>          | Protected | High impedance | High impedance |  |  |

Table 7-2. Undervoltage Lockout, TCAN1472V-Q1

| V <sub>CC</sub>     | V <sub>IO</sub>     | DEVICE STATE                         | BUS            | RXD PIN                                              |
|---------------------|---------------------|--------------------------------------|----------------|------------------------------------------------------|
| > UV <sub>VCC</sub> | > UV <sub>VIO</sub> | Normal                               | Per TXD        | Mirrors bus                                          |
| < 11V               | >11\/               | STB = V <sub>IO</sub> : standby mode |                | V <sub>IO</sub> : Remote wake request <sup>(1)</sup> |
| < UV <sub>VCC</sub> | > UV <sub>VIO</sub> | STB = GND: Protected                 |                | Recessive                                            |
| > UV <sub>VCC</sub> | < UV <sub>VIO</sub> | Protected                            | High impedance | High impedance                                       |
| < UV <sub>VCC</sub> | < UV <sub>VIO</sub> | Protected                            |                | High impedance                                       |

#### (1) See Remote Wake Request via Wake-Up Pattern (WUP) in Standby Mode

Once the undervoltage condition is cleared and  $t_{MODE}$  has expired, the TCAN1472-Q1 transitions to normal mode and the host controller can send and receive CAN traffic again.

#### 7.3.7 Unpowered Device

The TCAN1472-Q1 is designed to be a passive or no load to the CAN bus if the device is unpowered. The bus pins were designed to have low leakage currents when the device is unpowered to not load the bus. This is critical if some nodes of the network are unpowered while the rest of the of network remains operational.

The logic pins also have low leakage currents when the device is unpowered to not load other circuits which may remain powered.

#### 7.3.8 Floating pins

The TCAN1472-Q1 has internal pull-ups on critical pins which place the device into known states if the pin floats. This internal bias should not be relied upon by design though, especially in noisy environments, but instead should be considered a failsafe protection feature.

When a CAN controller supporting open-drain outputs is used, an adequate external pull-up resistor must be chosen. Making sures the TXD output of the CAN controller maintains acceptable bit time to the input of the CAN transceiver. See Table 7-3 for details on pin bias conditions.

Table 7-3. Pin Bias

| Pin | Pull-up or Pull-down | Comment                                                                            |
|-----|----------------------|------------------------------------------------------------------------------------|
| TXD | Pull-up              | Weakly biases TXD towards recessive to prevent bus blockage or TXD DTO triggering  |
| STB | Pull-up              | Weakly biases STB towards low-power standby mode to prevent excessive system power |

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback

#### 7.4 Device Functional Modes

#### 7.4.1 Operating Modes

The TCAN1472-Q1 has two main operating modes; normal mode and standby mode. Operating mode selection is made by applying a high or low level to the STB pin on the TCAN1472-Q1.

Table 7-4. Operating Modes

| STB  | Device Mode                               | Driver   | Receiver                                  | RXD Pin                                               |
|------|-------------------------------------------|----------|-------------------------------------------|-------------------------------------------------------|
| High | Low current standby mode with bus wake-up | Disabled | Low-power receiver and bus monitor enable | High (recessive) until valid WUP is received. See (1) |
| Low  | Normal Mode                               | Enabled  | Enabled                                   | Mirrors bus state                                     |

(1) See Remote Wake Request via Wake-Up Pattern (WUP) in Standby Mode

#### 7.4.2 Normal Mode

This is the normal operating mode of the TCAN1472-Q1. The CAN driver and receiver are fully operational and CAN communication is bi-directional. The driver is translating a digital input on the TXD input to a differential output on the CANH and CANL bus pins. The receiver is translating the differential signal from CANH and CANL to a digital output on the RXD output.

#### 7.4.3 Standby Mode

This is the low-power mode of the TCAN1472-Q1. The CAN driver and main receiver are switched off and bi-directional CAN communication is not possible. The low-power receiver and bus monitor circuits are enabled to allow for RXD wake-up requests via the CAN bus. A wake-up request is output to RXD as shown in Figure 7-7. The local CAN protocol controller should monitor RXD for transitions (high-to-low) and reactivate the device to normal mode by pulling the STB pin low. The CAN bus pins are weakly pulled to GND in this mode (see Figure 7-4 and Figure 7-5).

In standby mode, only the  $V_{IO}$  supply is required therefore the  $V_{CC}$  may be switched off for additional system level current savings.

### 7.4.3.1 Remote Wake Request via Wake-Up Pattern (WUP) in Standby Mode

The TCAN1472-Q1 supports a remote wake-up request that is used to indicate to the host controller that the bus is active and the node should return to normal operation.

The device uses the multiple filtered dominant wake-up pattern (WUP) from the ISO 11898-2:2024 standard to qualify bus activity. Once a valid WUP has been received, the wake request is indicated to the controller by a falling edge and low period corresponding to a filtered dominant on the RXD output of the TCAN1472-Q1.

The Wake-Up Pattern (WUP) comprises four pulses: a filtered dominant, followed by a filtered recessive, then another filtered dominant, and finally another filtered recessive. After the first filtered dominant pulse, the bus monitor waits for a filtered recessive without being reset by other bus traffic and does the same until second filtered recessive pulse. Upon receiving the second filtered recessive pulse, WUP is recognized. RXD is set permanently low upon subsequent dominant pulses.

For a dominant or recessive to be considered filtered, the bus must be in that state for more than the t<sub>WK FILTER</sub> time. Due to variability in t<sub>WK FILTER</sub> the following scenarios are applicable. Bus state times less than t<sub>WK FILTER(MIN)</sub> are never detected as part of a WUP, and therefore, no wake request is generated. Bus state times between  $t_{WK\_FILTER(MIN)}$  and  $t_{WK\_FILTER(MAX)}$  may be detected as part of a WUP and a wake-up request may be generated. Bus state times greater than t<sub>WK FILTER(MAX)</sub> are always detected as part of a WUP, and thus a wake request is always generated. See Figure 7-7 for the timing diagram of the wake-up pattern.

The pattern and t<sub>WK FILTER</sub> time used for the WUP prevents noise and bus stuck dominant faults from causing false wake-up requests while allowing any valid message to initiate a wake-up request.

The ISO 11898-2:2024 standard has defined wakeup filter time to enable 1Mbps arbitration.

For an additional layer of robustness and to prevent false wake-ups, the device implements a wake-up timeout feature. For a remote wake-up event to successfully occur, the entire WUP must be received within the timeout

Product Folder Links: TCAN1472-Q1

value  $t \le t_{WK\_TIMEOUT}$ . If not, the internal logic is reset and the transceiver remains in the current state without waking up. The full pattern must then be transmitted again, conforming to the constraints mentioned in this section. See Figure 7-7 for the timing diagram of the wake-up pattern with wake timeout feature.



Figure 7-7. Wake-Up Pattern (WUP) with twk\_TIMEOUT

#### 7.4.4 Driver and Receiver Function

The digital logic input and output levels for the TCAN1472-Q1 are CMOS levels with respect to  $V_{CC}$ . For TCAN1472V-Q1, these are referred to  $V_{IO}$  for compatibility with MCUs having 1.8V, 2.5V, 3.3V, or 5V supply.

**Table 7-5. Driver Function Table** 

| Device Mode | TXD Input <sup>(1)</sup> | Bus            | Driven Bus State <sup>(2)</sup> |                  |
|-------------|--------------------------|----------------|---------------------------------|------------------|
| Device wode | 1XD iliput               | CANH           | CANL                            | Driven bus State |
| Normal      | Low                      | High           | Low                             | Dominant         |
| Nomai       | High or open             | High impedance | High impedance                  | Biased recessive |
| Standby     | X                        | High impedance | High impedance High impedance   |                  |

- (1) X = irrelevant
- (2) For bus state and bias see Figure 7-4 and Figure 7-5.

Table 7-6. Receiver Function Table Normal and Standby Mode

| Device Mode | CAN Differential Inputs $V_{ID} = V_{CANH} - V_{CANL}$ | Bus State | RXD Pin                              |
|-------------|--------------------------------------------------------|-----------|--------------------------------------|
|             | V <sub>ID</sub> ≥ 0.9V                                 | Dominant  | Low                                  |
| Normal      | $0.5V < V_{ID} < 0.9V$                                 | Undefined | Undefined                            |
|             | V <sub>ID</sub> ≤ 0.5V                                 | Recessive | High                                 |
|             | V <sub>ID</sub> ≥ 1.15V                                | Dominant  | High                                 |
| Standby     | 0.4V < V <sub>ID</sub> < 1.15V                         | Undefined | Low if a remote wake event occurred. |
|             | V <sub>ID</sub> ≤ 0.4V                                 | Recessive | See Figure 7-7                       |
| Any         | Open (V <sub>ID</sub> ≈ 0V)                            | Open      | High                                 |



### 8 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### **8.1 Application Information**

The TCAN1472-Q1 transceiver can be used in applications with a host controller or FPGA that includes the link layer portion of the CAN protocol. Figure 8-1 shows a typical configuration for 5V controller applications. The bus termination is shown for illustrative purposes.

### 8.2 Typical Application



Figure 8-1. Transceiver Application Using 5V I/O Connections

Product Folder Links: TCAN1472-Q1

### 8.2.1 Design Requirements

#### 8.2.1.1 CAN Termination

Termination may be a single  $120\Omega$  resistor at each end of the bus, either on the cable or in a terminating node. If filtering and stabilization of the common-mode voltage of the bus is desired then split termination may be used, see Figure 8-2. Split termination improves the electromagnetic emissions behavior of the network by filtering higher-frequency common-mode noise that may be present on the differential signal lines.



Figure 8-2. CAN Bus Termination Concepts

#### 8.2.2 Detailed Design Procedures

#### 8.2.2.1 Bus Loading, Length and Number of Nodes

A typical CAN application may have a maximum bus length of 40 meters and maximum stub length of 0.3 m. However, with careful design, users can have longer cables, longer stub lengths, and many more nodes to a bus. A high number of nodes requires a transceiver with high input impedance such as the TCAN1472-Q1. Additionally, since TCAN1472-Q1 has SIC, in a given network size, higher data rate can be achieved because signal ringing is attenuated.

Many CAN organizations and standards have scaled the use of CAN for applications outside the original ISO 11898-2 standard. There are system level trade off decisions for data rate, cable length, and parasitic loading of the bus. Examples of these CAN systems level specifications are ARINC 825, CANopen, DeviceNet, SAE J2284, SAE J1939, and NMEA 2000.

A CAN network system design is a series of tradeoffs. In the ISO 11898-2:2024 specification, the driver differential output is specified with a bus load that can range from  $45\Omega$  to  $65\Omega$  where the differential output must be greater than 1.5V. The TCAN1472-Q1 family is specified to meet the 1.5V requirement down to  $45\Omega$  bus load. The differential input resistance of the TCAN1472-Q1 is a minimum of  $40k\Omega$ . If 100 TCAN1472-Q1 transceivers are in parallel on a bus, this is equivalent to a  $400\Omega$  differential load in parallel with the nominal  $60\Omega$  bus termination which gives a total bus load of approximately  $52\Omega$ . Therefore, the TCAN1472-Q1 family theoretically supports over 100 transceivers on a single bus segment. However, for a CAN network design margin must be given for signal loss across the system and cabling, parasitic loadings, timing, network imbalances, ground offsets and signal integrity thus a practical maximum number of nodes is often lower. Bus length may also be extended beyond 40 meters by careful system design and data rate tradeoffs. For example, CANopen network design guidelines allow the network to be up to 1km with changes in the termination resistance, cabling, less than 64 nodes and significantly lowered data rate.

This flexibility in CAN network design is one of the key strengths of the various extensions and additional standards that have been built on the original ISO 11898-2 CAN standard. However, when using this flexibility the CAN network system, the designer must take the responsibility of good network design for a robust network operation.





Figure 8-3. Typical CAN Bus

### 8.2.3 Application Curves



Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

### 8.3 System Examples

The TCAN1472-Q1 CAN transceiver is typically used in applications with a host controller or FPGA that includes the link layer portion of the CAN protocol. A 1.8V, 2.5V, or 3.3V application is shown in Figure 8-6. The bus termination is shown for illustrative purposes.



Figure 8-6. Typical Transceiver Application Using 1.8V, 2.5V, 3.3V IO Connections

### 8.4 Power Supply Recommendations

The TCAN1472-Q1 transceiver is designed to operate with a main  $V_{CC}$  input voltage supply range between 4.5V and 5.5V. The TCAN1472V-Q1 implements an I/O level shifting supply input,  $V_{IO}$ , designed for a range between 1.8V and 5.5V. Both supply inputs must be well regulated. A decoupling capacitance, typically 100nF, should be placed near the CAN transceiver main  $V_{CC}$  supply pin in addition to bypass capacitors. A decoupling capacitor, typically 100nF, should be placed near the CAN transceiver  $V_{IO}$  supply pin in addition to bypass capacitors.



#### 8.5 Layout

### 8.5.1 Layout Guidelines

- Place the protection and filtering circuitry close to the bus connector, J1, to prevent transients, ESD, and
  noise from propagating onto the board. This layout example shows an optional transient voltage suppression
  (TVS) diode, D1, which may be implemented if the system-level requirements exceed the specified rating of
  the transceiver. This example also shows optional bus filter capacitors C4 and C5.
- Design the bus protection components in the direction of the signal path. Do not force the transient current to divert from the signal path to reach the protection device.
- Decoupling capacitors should be placed as close as possible to the supply pins V<sub>CC</sub> and V<sub>IO</sub> of transceiver.
- Use at least two vias for supply and ground connections of bypass capacitors and protection devices to minimize trace and via inductance.

#### Note

High frequency current follows the path of least impedance and not the path of least resistance.

This layout example shows how split termination could be implemented on the CAN node. The termination
is split into two resistors, R4 and R5, with the center or split tap of the termination connected to ground via
capacitor C3. Split termination provides common mode filtering for the bus. See CAN Termination, and CAN
Bus Short Circuit Current Limiting for information on termination concepts and power ratings needed for the
termination resistor(s).

#### 8.5.2 Layout Example



Figure 8-7. Layout Example

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

# 9 Device and Documentation Support

### 9.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 9.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 9.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 9.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 10 Revision History

#### Changes from Revision \* (June 2024) to Revision A (December 2024)

Page

Changed the document status from Advanced Information to Production data......

### 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 19-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins        | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                       |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                       |                       |      | (4)           | (5)                 |              |              |
| TCAN1472DDFRQ1        | Active | Production    | SOT-23-THIN (DDF)   8 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 150   | 3LAF         |
| TCAN1472DRBRQ1        | Active | Production    | SON (DRB)   8         | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 150   | 1472         |
| TCAN1472DRBRQ1.A      | Active | Production    | SON (DRB)   8         | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 150   | 1472         |
| TCAN1472DRQ1          | Active | Production    | SOIC (D)   8          | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 150   | 1472         |
| TCAN1472DRQ1.A        | Active | Production    | SOIC (D)   8          | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 150   | 1472         |
| TCAN1472VDDFRQ1       | Active | Production    | SOT-23-THIN (DDF)   8 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 150   | 3LBF         |
| TCAN1472VDRBRQ1       | Active | Production    | SON (DRB)   8         | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 150   | 1472V        |
| TCAN1472VDRBRQ1.A     | Active | Production    | SON (DRB)   8         | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 150   | 1472V        |
| TCAN1472VDRQ1         | Active | Production    | SOIC (D)   8          | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 150   | 1472V        |
| TCAN1472VDRQ1.A       | Active | Production    | SOIC (D)   8          | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 150   | 1472V        |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# PACKAGE OPTION ADDENDUM

www.ti.com 19-Nov-2025

and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 16-Nov-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TCAN1472DDFRQ1  | SOT-23-<br>THIN | DDF                | 8 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TCAN1472DRBRQ1  | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q1               |
| TCAN1472DRQ1    | SOIC            | D                  | 8 | 3000 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TCAN1472VDDFRQ1 | SOT-23-<br>THIN | DDF                | 8 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TCAN1472VDRBRQ1 | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q1               |
| TCAN1472VDRQ1   | SOIC            | D                  | 8 | 3000 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com 16-Nov-2025



### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TCAN1472DDFRQ1  | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TCAN1472DRBRQ1  | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TCAN1472DRQ1    | SOIC         | D               | 8    | 3000 | 340.5       | 338.1      | 20.6        |
| TCAN1472VDDFRQ1 | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TCAN1472VDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TCAN1472VDRQ1   | SOIC         | D               | 8    | 3000 | 340.5       | 338.1      | 20.6        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L



PLASTIC QUAD FLAT PACK- NO LEAD



### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC QUAD FLAT PACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLAT PACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





PLASTIC SMALL OUTLINE



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025