**TMP1827** SBOSA15A - SEPTEMBER 2022 - REVISED MAY 2023 # TMP1827 1-Wire®, ±0.2°C Accurate Temperature Sensor With SHA-256-HMAC **Authentication Engine, 2Kb EEPROM** ## 1 Features - 1-Wire® interface with multi-drop shared bus and cyclic redundancy check (CRC) - Bus powered with operating voltage: 1.7 V to 5.5 V - IEC 61000-4-2 ESD for 8-kV contact discharge - **Functional Safety-Capable** - Documentation available to aid functional safety system design - High-accuracy digital temperature sensor - TMP1827 - ±0.2°C (maximum) from +10°C to +45°C - ±0.3°C (maximum) from -40°C to +105°C - ±0.4°C (maximum) from –55°C to +150°C - TMP1827N - ±0.9°C (maximum) from –55°C to +150°C - Temperature measurement current: 94 µA - Shutdown current: 1.3 µA - 16-bit temperature resolution: 7.8125 m°C (1 LSB) - Fast data rates of 90 kbps in overdrive speed - Flexible user programmable short address modes for faster device address - SHA-256-HMAC authentication scheme - FIPS 180-4 compliant Secure Hash Implementation - FIPS 198-1 compliant HMAC Implementation - 2Kb EEPROM features: - Write operation in 64-bit block size - Continuous read mode - Read with write protection with 256-bit page - Authenticated write protection mode with 256bit page size - Programming current: 178 μA - NIST traceable factory-programmed non erasable 64-bit identification number for device addressing - Four configurable open-drain digital input-output and temperature alert # 2 Applications - Factory automation and control - **Appliances** - Medical accessories - **CPAP** machines - Battery charger ICs - EV charging infrastructure - **LED** lighting - Temperature transmitters - Cold chain # 3 Description The TMP1827 is a high-accuracy, 1-Wire compatible digital output temperature sensor with integrated 2Kb EEPROM, SHA-256-HMAC authentication scheme and a wide operating temperature range from -55°C to +150°C. The TMP1827 provides a high accuracy of ±0.1°C (typical)/±0.2°C (maximum) across the temperature range of +10°C to +45°C. Each device comes with a factory programmed 64-bit unique identification number for addressing and NIST traceability. The TMP1827 supports both standard speed for legacy application and overdrive mode with 90-kbps data rate for low latency communication across a wide voltage range of 1.7 V to 5.5 V. In the simplest mode of operation, the TMP1827 1-Wire interface, with an integrated 8-kV IEC-61000-4-2 ESD protection on the data pin, requires only a single connection and a ground return in bus powered mode, which simplifies and reduces cost by reducing the number of wires and external protection components. Additionally, there is the V<sub>DD</sub> power pin also available for applications that may want to have a dedicated power supply. ## **Package Information** | PART NUMBER | PACKAGE <sup>(1)(2)</sup> | PACKAGE SIZE<br>(NOM) | |-------------|---------------------------|-----------------------| | TMP1827 | WSON (8) | 2.50 mm × 2.50 mm | - For all available packages, see the orderable addendum at the end of the data sheet. - These package options are compatible with 1-Wire® devices. 1-Wire is a registered trademark of Maxim Integrated Products Inc. Simplified Schematic # **Table of Contents** | 1 Features | 1 | 9.2 Functional Block Diagram | 13 | |--------------------------------------|----------------|------------------------------------------------------|----| | 2 Applications | 1 | 9.3 Feature Description | 13 | | 3 Description | | 9.4 Device Functional Modes | | | 4 Revision History | | 9.5 Programming | | | 5 Description (cont.) | | 9.6 Register Map | | | 6 Device Comparison | | 10 Application and Implementation | | | 7 Pin Configuration and Functions | | 10.1 Application Information | | | 8 Specifications | | 10.2 Typical Applications | | | 8.1 Absolute Maximum Ratings | | 10.3 Power Supply Recommendations | | | 8.2 ESD Ratings | | 10.4 Layout | | | 8.3 Recommended Operating Conditions | | 11 Device and Documentation Support | | | 8.4 Thermal Information | <mark>5</mark> | 11.1 Documentation Support | 58 | | 8.5 Electrical Characteristics | <mark>5</mark> | 11.2 Receiving Notification of Documentation Updates | | | 8.6 1-Wire Interface Timing | 6 | 11.3 Support Resources | 58 | | 8.7 Security Engine Characteristics | 7 | 11.4 Trademarks | 58 | | 8.8 EEPROM Characteristics | | 11.5 Electrostatic Discharge Caution | 58 | | 8.9 Timing Diagrams | 8 | 11.6 Glossary | | | 8.10 Typical Characteristics | | 12 Mechanical, Packaging, and Orderable | | | 9 Detailed Description | | Information | 58 | | 9.1 Overview | | | | | | | | | # **4 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Changes from Revision * (September 2022) to Revision A (May 2023) | Page | |---------------------------------------------------------------------------------------------------------|-------------------| | Changed data sheet status from Advanced Information to Production Data | 1 | | Added Functional Safety information to the Features section | 1 | | Added device comparison table | 3 | | • Changed maximum operating temperature range for standard speed mode in footnote 2 | 5 | | <ul> <li>Changed NGR package maximum accuracy for +10°C to +45°C from ±0.3°C to ±0.2°C and</li> </ul> | d full range from | | ±1.0°C to ±0.4°C | 5 | | Added accuracy specification for TMP1827N | 5 | | Changed V <sub>IL</sub> of IO from 0.2×V <sub>S</sub> to 0.3×V <sub>S</sub> | 5 | | Changed V <sub>IH</sub> of IO from 0.8×V <sub>S</sub> to 0.7×V <sub>S</sub> | 5 | | Changed pullup current from 300 μA to 400 μA | | | Added standby current specification for continuous conversion mode | 5 | | • Changed t <sub>SLOT</sub> minimum in standard mode from 60 µs to t <sub>WR0L</sub> + t <sub>RC</sub> | 6 | | Removed t <sub>SLOT</sub> maximum in standard mode | 6 | | • Changed t <sub>SLOT</sub> minimum in overdrive mode from 11 µs to t <sub>WR0L</sub> + t <sub>RC</sub> | 6 | | Changed t <sub>RL</sub> minimum from 2 μs to 2.5 μs | 6 | | Changed t <sub>READIDLE</sub> from 400 µs to 560 µs | | | <ul> <li>Changed I<sub>DD PROG</sub> from 214 μA to 230 μA</li> </ul> | | | Added typical Endurance spec for EEPROM | 7 | | Removed GPIO read and CRC byte from the GPIO WRITE section | 35 | | • | | # 5 Description (cont.) The TMP1827 implements the SHA-256-HMAC authentication engine along with key storage, for system authentication requirements of an end equipment. The 2Kb EEPROM on the device allows the host application to store application specific content in block sizes of 64-bit. The memory can be write protected in page size of 256-bits to avoid accidental data overwrite. The memory architecture enables application to optimize the bus bandwidth when updating variables which are only few bytes while providing an optimal memory size for write protection. The device also features mechanism for host authentication by means of authenticated memory write operations. # **6 Device Comparison** **Table 6-1. Device Comparison** | Table 6-1. Device Companison | | | | | | | | |------------------------------|------------------------------|-----------------------------|-----------------------------|--|--|--|--| | FEATURE | TMP1826 | TMP1827 | TMP1827N <sup>(1)</sup> | | | | | | Best Accuracy | 0.2°C | 0.2°C | 0.9°C | | | | | | Temperature Range | −55°C to +150°C | –55°C to +150°C | −55°C to +150°C | | | | | | Memory Size | 2Kb | 2Kb | 2Kb | | | | | | Memory Write protection | Yes | Yes | Yes | | | | | | Authenticated Memory Write | - | Yes | Yes | | | | | | Authentication type | - | SHA-256-HMAC | SHA-256-HMAC | | | | | | Bus speeds | Standard and Overdrive | Standard and Overdrive | Standard and Overdrive | | | | | | Drop in replacement package | NGR (2.5 mm × 2.5 mm, WSON) | NGR (2.5 mm × 2.5 mm, WSON) | NGR (2.5 mm × 2.5 mm, WSON) | | | | | | Alternate package | DGK (3.0 mm × 4.9 mm, VSSOP) | - | - | | | | | <sup>(1)</sup> TMP1827N is an orderable option for the TMP1827. See the orderable addendum at the end of the data sheet. # 7 Pin Configuration and Functions Figure 7-1. NGR 8-Pin WSON Top View Table 7-1. Pin Functions | P | IN | I/O | DESCRIPTION | |-----------|------|-----|-------------------------------------------------------------------------------------------------------------------------------| | NAME | WSON | 1/0 | DESCRIPTION | | ADDR | 3 | I | Resistor address select. If unused, TI recommends to connect pin to ground | | GND | 4 | _ | Ground | | 100 | 6 | I/O | General-purpose digital open-drain IO. If unused, TI recommends to connect pin to ground | | IO1 | 7 | I/O | General-purpose digital open-drain IO. If unused, TI recommends to connect pin to ground | | IO2/ALERT | 8 | I/O | General-purpose digital open-drain IO or configurable as temperature alert. If unused, TI recommends to connect pin to ground | | IO3 | 5 | I/O | General-purpose digital open-drain IO. If unused, TI recommends to connect pin to ground | | SDQ | 2 | I/O | Serial bidirectional data. In bus power mode, the pin is used to power the internal capacitor | | $V_{DD}$ | 1 | I | Supply voltage in V <sub>DD</sub> powered mode. In bus powered mode, must be connected to ground | # 8 Specifications # 8.1 Absolute Maximum Ratings Over free-air temperature range unless otherwise noted<sup>(1)</sup> | | | MIN | MAX | UNIT | |-------------------------|----------------------------------------------|------|-----------------------|------| | Supply voltage | $V_{DD}$ | | 6.5 | V | | I/O voltage | SDQ, Bus powered mode | -0.3 | 6.5 | V | | I/O voltage | SDQ, Supply powered mode | -0.3 | V <sub>DD</sub> + 0.3 | V | | I/O voltage | IO0, IO1, IO2, IO3 | -0.3 | 6.5 | V | | Input voltage | ADDR | -0.3 | 1.65 | V | | Operating junction temp | erating junction temperature, T <sub>J</sub> | | 155 | °C | | Storage temperature, T | rage temperature, T <sub>stg</sub> | | 155 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. # 8.2 ESD Ratings | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | All pins | ±2000 | V | |--------------------|-------------------------|-------------------------------------------------------------------|----------|-------|---| | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002(4) | All pins | ±500 | V | | | | IEC 61000-4-2 Contact Discharge | SDQ pin | ±8000 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 8.3 Recommended Operating Conditions | | | MIN | NOM MAX | UNIT | |------------------|-----------------------------------------------------------------------------------|-----|-----------------------|------| | V <sub>DD</sub> | Supply voltage V <sub>DD</sub> powered mode | 1.7 | 5.5 | V | | V <sub>PUR</sub> | Supply voltage on SDQ in bus powered mode (V <sub>DD</sub> = GND) | 1.7 | 5.5 | V | | ., | All IO pins in V <sub>DD</sub> powered mode (except SDQ and ADDR <sup>(1)</sup> ) | 0 | 5.5 | V | | V <sub>I/O</sub> | SDQ pin in V <sub>DD</sub> powered mode | 0 | V <sub>DD</sub> + 0.3 | V | | T <sub>A</sub> | Operating ambient temperature <sup>(2)</sup> | -55 | 150 | °C | <sup>(1)</sup> If ADDR pin is not used, it is recommended to be connected to GND ## 8.4 Thermal Information | | | TMP1827 | | |-----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC(1) | NGR (WSON) | UNIT | | | | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 66.1 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 55.7 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 20.2 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 26.3 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 1.0 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 26.1 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. # 8.5 Electrical Characteristics Over free-air temperature range and $V_{DD}$ = 1.7 V to 5.5 V (unless otherwise noted); Typical specifications are at $T_A$ = 25°C and $V_{DD}$ = 3.3 V (unless otherwise noted) | | PARAMETER | TEST CO | ONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------|---------------|------|--------|-------|------| | TEMPERA | ATURE SENSOR | | | | | | | | | | 10°C to 45°C | | | ±0.1 | ±0.2 | °C | | | Temperature accuracy (TMP1827) | -40°C to 105°C | | | | ±0.3 | °C | | T <sub>ERR</sub> | (11011 1021) | -55°C to 150°C | | | | ±0.4 | °C | | PSR TRES TREPEAT TLTD THYST | Temperature accuracy (TMP1827N) | -55°C to 150°C | | | ±0.1 | ±0.9 | °C | | PSR | DC power supply sensitivity | | | | | ±0.03 | °C/V | | <b>T</b> | Temperature resolution (High | Including sign bit | | | 16 | | Bits | | RES | Precision Format) LSB Averaging enabled, Conversi | | | | 7.8125 | | m°C | | T <sub>REPEAT</sub> | Repeatability <sup>(1)</sup> | veraging enabled, Conversion Time = 5.5 ms,<br>6-bit mode,<br>-Hz conversion rate, 300 acquisition | | | ±2 | | LSB | | T <sub>LTD</sub> | Long-term stability and drift | 1000 hours at 150°C <sup>(2)</sup> | | | 0.0625 | | °C | | T <sub>HYST</sub> | Temperature cycling and hysteresis | $T_{START} = -40^{\circ}C$<br>$T_{FINISH} = 150^{\circ}C$<br>$T_{TEST} = 25^{\circ}C$<br>3 cycles | | | 4 | | LSB | | | Response time (Stirred | Single layer Flex PCB | т = 63 % | | 0.77 | | s | | t <sub>RESP_L</sub> | Liquid)<br>NGR Package | 2-layer 62-mil Rigid<br>PCB | 25°C to 75°C | | 1.91 | | s | | 4 | Active Conversion time (No | CONV_TIME_SEL = 0 | (Figure 0.40) | 2.54 | 3 | 3.37 | ms | | T <sub>HYST</sub> t <sub>RESP_L</sub> t <sub>ACT</sub> | Averaging) | CONV_TIME_SEL = 1 | (Figure 9-12) | 4.69 | 5.5 | 6.12 | ms | | t <sub>DELAY</sub> | Start-up delay for temperature conversion | | • | 100 | | 300 | μs | <sup>(2)</sup> In bus powered mode, overdrive speed supports the max operating temperature up to 150°C, while standard speed supports up to 105°C for full V<sub>PUR</sub> range and up to 125°C for V<sub>PUR</sub> > 2.5V (See Figure 8-17) Over free-air temperature range and $V_{DD}$ = 1.7 V to 5.5 V (unless otherwise noted); Typical specifications are at $T_A$ = 25°C and $V_{DD}$ = 3.3 V (unless otherwise noted) | | PARAMETER | TEST CO | NDITIONS | MIN | TYP | MAX | UNIT | |------------------------|----------------------------------------------------------------|--------------------------------------------------|---------------------------------|----------------------|-----|----------------------|--------| | SDQ DIGIT | AL INPUT/OUTPUT | | | | | | | | C <sub>IN</sub> | SDQ pin capacitance | | | | 40 | | pF | | V <sub>IL</sub> | Input logic low level <sup>(3)</sup> | | | -0.3 | | 0.2 × V <sub>S</sub> | V | | V <sub>IH</sub> | Input logic high level <sup>(3)</sup> | | | 0.8 × V <sub>S</sub> | | V <sub>S</sub> + 0.3 | V | | V <sub>HYST</sub> | Hysteresis | | | | 0.3 | | V | | V <sub>OL</sub> | Output low level | I <sub>OL</sub> = -4 mA | | | | 0.4 | V | | IO CHARA | CTERISTICS | 1 | | <b>"</b> | | | | | C <sub>IN</sub> | Input capacitance | | | | 10 | | pF | | V <sub>IL</sub> | Input logic low level <sup>(3)</sup> | | | -0.3 | | 0.3 × V <sub>S</sub> | V | | V <sub>IH</sub> | Input logic high level <sup>(3)</sup> | | | 0.7 × V <sub>S</sub> | | V <sub>S</sub> + 0.3 | V | | I <sub>IN</sub> | Input leakage current | | | | 0 | ±0.12 | μΑ | | V <sub>OL</sub> | Output low level | I <sub>OL</sub> = -3 mA | | | | 0.4 | V | | RESISTOR | ADDRESS DECODER CHAR | ACTERISTICS | | | | | | | C <sub>LOAD</sub> | Load capacitance as seen on ADDR pin (includes PCB parasitics) | | | | | 100 | pF | | | R <sub>ADDR</sub> resistor range | | | 6.49 | | 54.9 | kΩ | | | R <sub>ADDR</sub> resistor tolerance | T <sub>A</sub> = 25°C | | -1.0 | | 1.0 | % | | | R <sub>ADDR</sub> resistor temperature coefficient | | | -100 | | 100 | ppm/°C | | | R <sub>ADDR</sub> resistor lifetime drift | | | -0.2 | | 0.2 | % | | t <sub>RESDET</sub> | Resistor decoding time | | | | 2.8 | | ms | | POWER SI | UPPLY | 1 | | | | | | | I <sub>PU</sub> | Pullup current <sup>(5)</sup> | Bus powered mode, seria | al bus idle | 400 | | | μΑ | | I <sub>DD_ACTIVE</sub> | Supply current during temperature conversion | Temperature Conversion | , serial bus idle | | 94 | 154 | μΑ | | | | V <sub>DD</sub> powered, serial | T <sub>A</sub> = -55°C to 85°C | | 1.6 | 4.2 | | | I <sub>DD_SB</sub> | Standby current <sup>(4)</sup> | bus inactive, continuous conversion mode | T <sub>A</sub> = -55°C to 150°C | | | 24 | μΑ | | | 01 | Serial bus inactive, one | T <sub>A</sub> = -55°C to 85°C | | 1.3 | 3.3 | | | I <sub>DD_SD</sub> | Shutdown current | shot conversion mode | T <sub>A</sub> = -55°C to 150°C | | | 23.2 | μA | | V <sub>POR</sub> | Power-on reset threshold voltage | Supply rising (Figure 8-4 | , Figure 8-5) | 1.5 | | | V | | 1 011 | Brownout detect | Supply falling | | | | 1.3 | V | | t <sub>INIT</sub> | POR Initialization Time | Time required by device (Figure 8-4, Figure 8-5) | to reset after power up | | | 2.0 | ms | - (1) Repeatability is the ability to reproduce a reading when the measured temperature is applied consecutively, under the same conditions. See Figure 8-11 - (2) Long term stability is determined using accelerated operational life testing at a junction temperature of 150°C. - (3) In bus powered mode $V_S = V_{PUR}$ . In supply powered mode $V_S = V_{DD}$ . - (4) Quiescent current between conversions. - (5) The pullup current parameter is required to size the bus pullup resistor (See Section 9.3.3) for active temperature conversion or EEPROM read and program or authentication operations. # 8.6 1-Wire Interface Timing Over free-air temperature range and $V_{DD}$ = 1.70 V to 5.5 V (unless otherwise noted) | | STANDARD N | IODE | OVERDRIVE MODE | | UNIT | |-------------------------------|------------|------|----------------|-----|------| | | MIN | MAX | MIN | MAX | ONII | | BUS RESET AND BIT SLOT TIMING | | | | | | Submit Document Feedback #### www.ti.com Over free-air temperature range and $V_{DD}$ = 1.70 V to 5.5 V (unless otherwise noted) | | | STANDARD MODE | | OVERDRIVE MODE | | LINUT | |--------------------|-----------------------------------------------------------------------------|-------------------------------------|----------------------------------|-------------------------------------|----------------------------------|-------| | | | MIN | MAX | MIN | MAX | UNIT | | t <sub>RSTL</sub> | Host to device bus reset pulse width (Figure 8-1) | 480 | 560 | 48 | 80 | μs | | t <sub>RSTH</sub> | Device to host response time (Figure 8-1) <sup>(2)</sup> | 480 | | 48 | | μs | | t <sub>PDH</sub> | Device turnaround time for bus reset response (Figure 8-1) | 15 | 60 | 2 | 8 | μs | | t <sub>PDL</sub> | Device to host response pulse width (Figure 8-1) | 60 | 240 | 8 | 24 | μs | | t <sub>SLOT</sub> | Bit slot time (Figure 8-2, Figure 8-3) <sup>(5)</sup> | t <sub>WR0L</sub> + t <sub>RC</sub> | | t <sub>WR0L</sub> + t <sub>RC</sub> | | μs | | t <sub>REC</sub> | Recovery time (Figure 8-2, Figure 8-3) | 2 | | 2 | | μs | | t <sub>GF</sub> | Glitch filter width (Figure 8-6) <sup>(3)</sup> | 0.48 | | 0.025 | | μs | | t <sub>F</sub> | Fall time | | 100 | | 100 | ns | | BIT WRITE | TIMING | | | | | | | t <sub>WR0L</sub> | Host write 0 width (Figure 8-2) | 60 | 120 | 9 | 10 | μs | | t <sub>WR1L</sub> | Host write 1 width (Figure 8-2) | 2 | 15 | 1 | 2 | μs | | t <sub>RDV</sub> | Device read data valid time (Figure 8-2) | 15 | | 2 | | μs | | t <sub>DSW</sub> | Device read data window (Figure 8-2) | 15 | 45 | 2 | 7 | μs | | BIT READ T | IMING | | | | | | | t <sub>RL</sub> | Host drive read bit slot time (Figure 8-3) <sup>(4)</sup> | 2.5 | 5 | 2 | 3 | μs | | t <sub>RWAIT</sub> | Host wait time before read data sampling window (Figure 8-3) <sup>(5)</sup> | | t <sub>RL</sub> +t <sub>RC</sub> | | t <sub>RL</sub> +t <sub>RC</sub> | μs | | t <sub>MSW</sub> | Host read data sampling window (Figure 8-3) <sup>(5)</sup> | t <sub>RL</sub> +t <sub>RC</sub> | 30 | t <sub>RL</sub> +t <sub>RC</sub> | 3 | μs | - In bus powered mode, extending the t<sub>RSTL</sub> above 600 µs may cause the device to power on reset - The t<sub>RSTH</sub> is the maximum time the host must wait to receive a response from the furthest device, taking into account the propagation delay and recovery time for all the devices. - The glitch filter timing applies only on the rising edge of the SDQ signal - t<sub>RL</sub> minimum time includes the glitch filter timing - The t<sub>RC</sub> time is defined as the time taken for the bus voltage to rise from 0V to minimum V<sub>IH</sub> of the device. This is a function of the bus pullup resistor, devices and parasitic capacitance of the trace or cable. The parameters must be characterized for the application. # 8.7 Security Engine Characteristics Over free-air temperature range and V<sub>DD</sub> = 1.7 V to 5.5 V (unless otherwise noted) | | 3 00 ( | , | | | | |---------------------------|------------------------------------------------------------------------|-----|-----|-----|------| | | | MIN | TYP | MAX | UNIT | | t <sub>HASH_DATA</sub> | Computation time for SHA-256 hash calculation for data size of 8 bytes | | | 380 | μs | | t <sub>DECOMMISSION</sub> | Time for decommission of the device | | 78 | 130 | ms | | I <sub>DD_HASH</sub> | Hash computation current | | | 360 | μA | # **8.8 EEPROM Characteristics** Over free-air temperature range and $V_{DD}$ = 1.7 V to 5.5 V (unless otherwise noted); Typical specifications are at $T_A$ = 25°C and $V_{DD}$ = 3.3 V (unless otherwise noted) | | | MIN | TYP | MAX | UNIT | |-----------------------|------------------------------------------------------|-------|--------|-----|--------| | + | Programming time for 8-byte data word in user EEPROM | | 13.2 | 21 | ms | | t <sub>PROG</sub> | Programming time for register copy to EEPROM | | 26.4 | 42 | ms | | t <sub>READIDLE</sub> | Idle bus time for EEPROM 8-byte data read | | | 560 | μs | | I <sub>DD_PROG</sub> | Programming current | | 178 | 230 | μA | | Data Retention | at T <sub>A</sub> = 125°C | 25 | | | years | | Data Retention | at T <sub>A</sub> = 150°C | 10 | | | years | | Program Endurance | at T <sub>A</sub> = 125°C | 20000 | 200000 | | cycles | | Program Endurance | at T <sub>A</sub> = 150°C | 1000 | 10000 | | cycles | # 8.9 Timing Diagrams Figure 8-1. Bus Reset Timing Diagram Figure 8-2. Write Timing Diagram Figure 8-3. Read Timing Diagram Figure 8-4. V<sub>DD</sub> Powered Initialization Timing Diagram Figure 8-5. Bus Powered Initialization Timing Diagram Figure 8-6. Glitch Filter Timing Diagram # 8.10 Typical Characteristics Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 8.10 Typical Characteristics (continued) # 8.10 Typical Characteristics (continued) format Figure 8-15. Data Distribution for Power Mode and Bus Speed Figure 8-16. Thermal Response Time (NGR) Figure 8-17. $V_{\text{PUR}}$ Typical Standard Speed Mode Supply Voltage vs Temperature Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 9 Detailed Description ## 9.1 Overview The TMP1827 is a digital output temperature sensor designed for thermal-management and thermal-protection applications. The TMP1827 is a 1-Wire device which can operate in either supply powered or bus powered (parasitic powered) mode. The device features a 2Kb EEPROM, SHA-256-HMAC based authentication engine. Figure 9-1 shows the TMP1827 block diagram. # 9.2 Functional Block Diagram Figure 9-1. Functional Block Diagram # 9.3 Feature Description # 9.3.1 Power Up The device operates in both supply powered and bus powered mode. In both modes, when the supply voltage reaches within the operating range, the device requires $t_{\text{INIT}}$ to initialize itself. After $t_{\text{INIT}}$ , the host MCU can begin accessing the device. During initialization, the device may not respond to any bus activity. When initialization is complete, the device shall wait for the bus reset from the host. During the initialization for the device, the following events take place: - The EEPROM content for short address, temperature alert low, temperature alert high and temperature offset registers are restored. - The EEPROM for the IO configuration register is read and contents of the IO configuration register is restored. - The EEPROM content for device configuration-1 and device configuration-2 registers are restored to the respective registers. - If the ARB\_MODE bits is restored as '10b' or '11b', then the device will respond to the SEARCHADDR in arbitration mode. - If OD\_EN bit is set to '1b', then the device shall communicate in overdrive speed, unless the first bus reset pulse from the host is sent in standard speed. - The user memory protection bits are restored and appropriate protection to the user EEPROM block applied. - The authentication key and secret bytes are read from the EEPROM to internal flops for the authentication operation. Copyright © 2023 Texas Instruments Incorporated ## 9.3.2 Power Mode Switch The device is designed to operate in supply powered or bus powered mode. The dual mode implementation provides a unique method of redundancy that, even in cases where the power supply pin $V_{DD}$ becomes 0V, the device can draw power from data pin, as long as the pullup resistor value used is as per the specification limit. When the device switches from supply powered to bus powered mode, the device shall operate with the same settings until the internal capacitor is able to provide the current draw required by the device for communication and the external pullup resistor can keep SDQ voltage above 1.7V during ADC and EEPROM programming. If the internal voltage on the capacitor drops below the brown-out threshold, the device shall switch itself off and enter bus powered mode of communication on subsequent power up. When the device completes the power-up initialization sequence, as described earlier, the device shall respond to first bus communication starting with the bus reset sequence. # 9.3.3 Bus Pullup Resistor The bus pullup resistance value selected is important for communication as per the speed mode and ensuring that minimal possible energy is consumed in the application. If the resistor value is too small, the design may violate the $V_{OL}$ limits on the SDQ pin. Consider the total SDQ pins and bus capacitance along with the bus leakage current when selecting the pullup resistor. The pullup resistance value selected must also ensure that the signal level reaches $V_{\text{IH}}$ as per the timing requirements for standard and overdrive mode. In bus powered mode of operation, the device charges the internal capacitor through the SDQ pin and the pullup resistor. This charge on the capacitor is used during bus communication, when the SDQ pin low. For other high current functions like thermal conversion and EEPROM access, the bus is held idle to ensure that the device can draw current through the pullup resistor. The SDQ pin voltage during the high current operation must be maintained to ensure sufficient operating margins. For $V_{PUR} \le 2.0 \text{ V}$ , use Equation 1 along with a low impedance current path. For $V_{PUR} > 2.0 \text{ V}$ , use Equation 2 to calculate the pullup resistor value. $$\frac{\left(V_{PUR} - V_{OL(MAX)}\right)}{4 \times 10^{-3}} < R_{PUR} < \frac{\left(V_{PUR} - 1.6\right)}{300 \times 10^{-6}} \tag{1}$$ $$\frac{\left(V_{PUR} - V_{OL(MAX)}\right)}{4 \times 10^{-3}} < R_{PUR} < \frac{\left(V_{PUR} - V_{IH(MIN)}\right)}{I_{PU(MIN)}}$$ (2) When the device is used in $V_{DD}$ or supply powered mode, a larger pullup resistor value may be used, as the SDQ pin is used only for communication. The user must ensure that the pullup resistor value selected must be able to support the timing for the required bus speed of operation. For low current consumption devices like the TMP1827, selecting the correct pullup resistor value allows the application to avoid low impedance current path components for bus powered mode of operation while maintaining communication speeds and device parameters as per its electrical specification. For multiple devices on the bus, a low impedance current path is recommended. ## 9.3.4 Temperature Results The conversion is initiated by the host MCU by sending the temperature conversion command if the automatic conversion is disabled, immediately after the presence detect is completed when the automatic conversion is enabled, or in continuous conversion mode if the device is V<sub>DD</sub> powered. At the end of every conversion, the device updates the temperature registers temperature result and the status register bits. Figure 9-2 shows that the device supports a high precision and legacy format, which can be configured through the TEMP\_FMT bit in the device configuration-1 register. The default setting for the temperature result is legacy format for software compatibility. Submit Document Feedback | Temperature Result MSB Register | | | | | | | Ter | mperature Re | sult LSB Regis | ter | | | | | | |---------------------------------|----------------|----------------|-----------------------|----------------|----------------|----------------|----------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | High Precision Format | | | | | | | | | | | | | | | | | S | 2 <sup>7</sup> | 2 <sup>6</sup> | <b>2</b> <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2 <sup>0</sup> | 2 <sup>-1</sup> | 2 <sup>-2</sup> | 2 <sup>-3</sup> | 2 <sup>-4</sup> | 2 <sup>-5</sup> | 2 <sup>-6</sup> | 2 <sup>-7</sup> | | Legacy Format | | | | | | | | | | | | | | | | | S | S | S | S | S | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2 <sup>0</sup> | 2 <sup>-1</sup> | 2 <sup>-2</sup> | 2 <sup>-3</sup> | 2 <sup>-4</sup> | Figure 9-2. Temperature Format If the format selected is the high precision 16-bit format, the data in the result registers is stored in two's complement form and has a resolution of $7.8125\text{m}^{\circ}\text{C}$ and a range of $\pm 256^{\circ}\text{C}$ . If the format selected is the legacy 12-bit format, the data in the result register is stored in sign extended form and has a resolution of $62.5\text{m}^{\circ}\text{C}$ and a range of $\pm 128^{\circ}\text{C}$ . The temperature register reads as $0^{\circ}\text{C}$ before the first conversion. Table 9-1 and Table 9-2 show examples of possible binary data that can be read from the temperature result registers and the corresponding hexadecimal and temperature equivalents for both formats. Table 9-1. Precision (16-Bit) Temperature Data Format | TEMPERATURE | DIGITAL OUTPUT (P | RECISION FORMAT) | |-------------|---------------------|------------------| | (°C) | BINARY | HEXADECIMAL | | 150 | 0100 1011 0000 0000 | 4B00 | | 127 | 0011 1111 1000 0000 | 3F80 | | 100 | 0011 0010 0000 0000 | 3200 | | 25 | 0000 1100 1000 0000 | 0C80 | | 1 | 0000 0000 1000 0000 | 0080 | | 0.125 | 0000 0000 0001 0000 | 0010 | | 0.03125 | 0000 0000 0000 0100 | 0004 | | 0.0078125 | 0000 0000 0000 0001 | 0001 | | 0 | 0000 0000 0000 0000 | 0000 | | -0.0078125 | 1111 1111 1111 | FFFF | | -0.03125 | 1111 1111 1110 | FFFC | | -0.125 | 1111 1111 1111 0000 | FFF0 | | -1 | 1111 1111 1000 0000 | FF80 | | -25 | 1111 0011 1000 0000 | F380 | | -40 | 1110 1100 0000 0000 | FC00 | | -55 | 1110 0100 1000 0000 | F480 | Table 9-2. Legacy (12-Bit) Temperature Data Format | TEMPERATURE | DIGITAL OUTPUT | | | | | |-------------|---------------------|-------------|--|--|--| | (°C) | BINARY | HEXADECIMAL | | | | | 140 | 0000 0111 1111 1111 | 07FF | | | | | 128 | 0000 0111 1111 1111 | 07FF | | | | | 127.9375 | 0000 0111 1111 1111 | 07FF | | | | | 100 | 0000 0110 0100 0000 | 0640 | | | | | 25 | 0000 0001 1001 0000 | 0190 | | | | | 1 | 0000 0000 0001 0000 | 0010 | | | | | 0.125 | 0000 0000 0000 0010 | 0002 | | | | | 0 | 0000 0000 0000 0000 | 0000 | | | | | -0.125 | 1111 1111 1110 | FFFE | | | | | -1 | 1111 1111 1111 0000 | FFF0 | | | | | -25 | 1111 1110 0111 0000 | FE70 | | | | Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback Table 9-2. Legacy (12-Bit) Temperature Data Format (continued) | TEMPERATURE | DIGITAL OUTPUT | | | | | |-------------|---------------------|-------------|--|--|--| | (°C) | BINARY | HEXADECIMAL | | | | | -40 | 1111 1101 1000 0000 | FD80 | | | | | -55 | 1111 1100 1001 0000 | FC90 | | | | ### 9.3.5 Temperature Offset The temperature offset has the same format as the temperature result and is stored in the temperature offset registers. The device, after every temperature conversion, applies the offset value before the temperature is stored in the temperature result register. The host write to the offset register can be stored in the configuration EEPROM of the device, which removes the overhead for the host to reprogram the value or reapply in software at every power up. The offset features allow the device to achieve better accuracy at the temperature range for the application by performing a single point calibration. # 9.3.6 Temperature Alert The temperature alert feature uses the temperature alert low registers for low threshold comparison and temperature alert high registers for high threshold comparison. The format of the register is the same as the temperature results. The device shall compare the result of the last conversion with the alert thresholds. If the temperature result is less than the low limit, or more than the high limits, then the device shall set the appropriate alert status flag, in the status register. The alert status flags are cleared based on the ALERT\_MODE setting in the device configuration-1 register. Additionally, if the IO2/ALERT pin is configured as an alert pin, the alert status is reflected on the pin in supply powered mode. #### 9.3.7 Standard Device Address Every device comes with a unique 64-bit address that is factory programmed. Additionally the device provides flexible addressing modes that the host controller may use to improve bus throughput. This is described below. # 9.3.7.1 Unique 64-Bit Device Address and ID The device has a hard-coded, 64-bit address which is factory programmed and cannot be altered by the customer application. The unique 64-bit device address is used for device addressing in the end application and for NIST traceability. Figure 9-3 shows the format of the 64-bit address. When the host accesses the device or when the device sends its address, the 64-bit unique address is sent least significant bit first. The unique 64-bit address consists of 3 fields. The lower 8 bits consists of the device family code, followed by a 48-bit unique number and 8-bit CRC checksum on the 56 bits preceding it. The device family code for TMP1827 shall read as 27h. Figure 9-3. 64-Bit Device Address ## 9.3.8 Flexible Device Address Submit Document Feedback Depending on the user application case, the TMP1827 provides for some user and application configurable address modes, called flexible address mode. These modes exist alongside the standard device address, and is extremely useful for applications that require a combination of faster access and device position identification. When the flexible device address is used, the short address register is updated. The short address register shall be updated by the host write when the FLEX\_ADDR\_MODE bits are '00b'. When these bits are changed from the value '00b', the device decodes the address resistor connected on ADDR pin or IOs or both of them and overlay on the short address register. This is helpful as the same set of 16 resistors or 16 IO combinations can be used for up to 256 unique flexible address. The FLEX\_ADDR\_MODE is not stored in the configuration EEPROM, therefore the host must copy the short address register content into EEPROM configuration memory to make the short address values permanent without the need to decode at every power up. # 9.3.8.1 Non-Volatile Short Address Figure 9-4 shows the user-programmable, 8-bit short address mode of the device. The host must copy the 8-bit short address to the configuration EEPROM, so that at subsequent power up, the device loads the updated short address and respond to the host. Figure 9-4. Non-Volatile Short Address ## 9.3.8.2 IO Hardware Address Figure 9-5 shows the 8-bit IO hardware address mode of the device. This feature is available on packages which have general-purpose pins (IO0-IO3) available. The 8-bit value consists of the lower 4 bits as read values of the pins (IO3 to IO0) that is overlaid on the contents of the short address register to form a 8-bit address. The application may connect the general-purpose pins to either $V_{DD}/SDQ$ for logic '1' or GND for logic '0'. TI recommends to use a 20 K $\Omega$ resistor to be placed between the IO and $V_{DD}/SDQ$ to prevent a supply shot in case the IO pin is accidentally set to zero in output mode. After having FLEX\_ADDR\_MODE as '00b', the host must set the bits as '01b' in the device configuration-2 register for the device to latch the state of the general-purpose pins. Figure 9-5. IO Hardware Address #### Note IO pins must be configured as input before using IO hardware address mode. If any of the IO0 to IO3 pins are used in output mode, then the respective value shall be latched as '0'. ## 9.3.8.3 Resistor Address The resistor address modes uses E96-series (1% tolerance) standard resistor connected between the ADDR pin and ground. Figure 9-6 shows the 8-bit address with the lower 4 bits decoded from the resistor connected, which is overlaid on the contents of the short address register. Figure 9-6. Resistor Address After having FLEX\_ADDR\_MODE as '00b', the host controller must set the bits as '10b' in the device configuration-2 register which enables the device to decode the resistor connected. After writing the device configuration-2 register, the host must place the device in shut down mode and idle the bus for t<sub>RESDET</sub>, for the device to decode the resistor address. Table 9-3 shows the set value of the device address based on the decoded resistor value. If the ADDR pin connected to GND or lower than 6.49 k $\Omega$ , then the address decoder shall always decode as '0000b'. Similarly, if the ADDR pin is connected to a resistor higher than 54.9 k $\Omega$ , the address decoder shall always decode as '1111b'. Table 9-3. Resistor Address Decode | RESISTOR VALUE (kΩ) | ADDRESS DECODE | |---------------------|----------------| | < 6.49 | 0h | | 7.87 | 1h | | 9.31 | 2h | | 11.0 | 3h | | 13.3 | 4h | | 15.4 | 5h | | 17.8 | 6h | | 20.5 | 7h | | 23.7 | 8h | | 26.7 | 9h | | 30.1 | Ah | | 33.2 | Bh | | 37.4 | Ch | | 42.2 | Dh | | 47.5 | Eh | | > 54.9 or floating | Fh | This mode is useful when the application requires placing the TMP1827 on multiple printed circuit boards (PCBs). The Bill of Materials (BOM) component can be changed easily instead of having multiple PCBs fabricated for individual pin connections, thereby reducing the cost of the system. ## Note If unused, the ADDR pin is recommended be connected to GND. The $C_{LOAD}$ for ADDR pin is due to parasitic capacitance depending on the board layout. #### 9.3.8.4 Combined IO and Resistor Address In the combined IO and resistor address mode, the IO0 and IO1 pins are used along with the resistor connected between ADDR pin and ground. Figure 9-7 shows the 8-bit address with the lower 4 bits decoded from the resistor connected, followed by 2 bits decoded from the IO0 and IO1 pins which may be connected to either VDD/SDQ for logic '1' or GND for logic '0', which is overlaid on the contents of the short address register. TI recommends to use a 20 K $\Omega$ resistor to be placed between the IO and V<sub>DD</sub>/SDQ to prevent a supply shot in case the IO pin is accidentally set to zero in output mode. After having FLEX\_ADDR\_MODE as '00b', the host must set the bits as '11b' in the device configuration-2 register which enables the device to sample the ADDR pin to identify the resistor connected, followed by sampling of the IO0 and IO1 to configure the short address. If the bit field value has already been updated in the non-volatile storage, then the device shall automatically latch the pins, run the resistor decoder, and update the value in the short address register on power up. The host controller must place the device in shut down mode and idle the bus for $t_{RESDET}$ , for the device to decode the resistor address. Figure 9-7. Combined IO and Resistor Address This mode is useful when the application requires placing up to 64 devices on a single PCB, as it allows for easy expansion using a combined approach of IO and resistor decoding while enabling IO2 and IO3 to function as general-purpose input and output pins. This mode may also be used for position identification as no two devices may have the same short address. #### Note IO pins must be configured as input before using IO hardware address mode. If the IO0 or IO1 pins are used in output mode, then the respective value shall be latched as '0'. ## 9.3.9 CRC Generation The TMP1827 implements a cyclic redundancy check (CRC) mechanism for data integrity check and communication robustness. Table 9-4 lists the properties of a 8-bit CRC. CRC-8 RULE ATTRIBUTES CRC width 8 bits CRC polynomial x8 + x5 + x4 + 1 (0x31) Initial seed value 00h Input data reflected Yes Output data reflected Yes XOR value 00h Table 9-4. CRC-8 Rule When a new transaction is done, the shift register is initialized with the seed value of 00h and the data is shifted in LSB first. The CRC result is always part of the 64-bit unique address and is computed on the 56-bits that precede it. Additionally, when the host writes to the scratchpad-1 for the registers and scratchpad-2 for the memory, the device sends the CRC computed on the data bytes to provide a data integrity check for the host on the transaction. When the host reads the scratchpad-1 for reading the temperature register, the device shall append the CRC after the 8 bytes of scratchpad are sent. The host must recalculate the CRC and compare it against the received CRC from the device. This is done by shifting the read data from the device along with CRC bits. If there is no bus error, then the shift register at the end of the bit shift will result in 00h. When writing the data to the device, the host must check the CRC received by processing the write data to ensure that there were no transmission errors and take appropriate corrective action before performing the next function. # 9.3.10 Functional Register Map The scratchpad-1 region and the IO register region together are referred to as the functional register map (see Figure 9-8). The scratchpad-1 region is 16 bytes deep, and has temperature result, device status, device configuration, short address, temperature alert limits and temperature offset registers. The IO register region has the IO read and IO configuration registers. Some of the registers can be committed to the configuration EEPROM to ensure that the device settings are restored on power up without the host rewriting the configuration. Figure 9-8. Functional Register Map (Scratchpad-1) ## 9.3.11 User Memory Map The EEPROM memory is organized as 8 pages of 4 blocks each. Figure 9-9 shows that each block is 8 bytes or 64 bits. This results in a total user memory of 2048 bits. All memory access to the device shall be increments of a block size of 8 bytes. Access to the memory for programming is done through the scratchpad-2 register. The host writes to the scratchpad-2 register, which allows the device to perform a read before committing the content to the memory. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated | | | | _ | |-------|-------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | 00FFh | | Block 3 | 00F8h – 00FFh | | | Dago 7 | Block 2 | 00F0h – 00F7h | | | Page / | Block 1 | 00E8h – 00EFh | | 00E0h | | Block 0 | 00E0h – 00E7h | | 00DFh | | Block 3 | 00D8h – 00DFh | | | Dage 6 | Block 2 | 00D0h – 00D7h | | | rage o | Block 1 | 00C8h – 00CFh | | 00C0h | | Block 0 | 00C0h – 00C7h | | 00BFh | | Block 3 | 00B8h – 00CFh | | | Dana 5 | Block 2 | 00B0h – 00B7h | | | Page 5 | Block 1 | 00A8h – 00AFh | | 00A0h | | Block 0 | 00A0h – 00A7h | | 009Fh | | Block 3 | 0098h – 009Fh | | | Dage 4 | Block 2 | 0090h – 0097h | | | Page 4 | Block 1 | 0088h – 008Fh | | 0080h | | Block 0 | 0080h – 0087h | | 007Fh | | Block 3 | 0078h – 007Fh | | | Dago 2 | Block 2 | 0070h – 0077h | | | Page 3 | Block 1 | 0068h – 006Fh | | 0060h | | Block 0 | 0060h – 0067h | | 005Fh | | Block 3 | 0058h – 005Fh | | | Dana 2 | Block 2 | 0050h – 0057h | | | Page 2 | Block 1 | 0048h – 004Fh | | 0040h | | Block 0 | 0040h – 0047h | | 003Fh | | Block 3 | 0038h – 003Fh | | | Dago 1 | Block 2 | 0030h – 0037h | | | Page 1 | Block 1 | 0028h – 002Fh | | 0020h | | Block 0 | 0020h – 0027h | | 001Fh | <u></u> | Block 3 | 0018h – 001Fh | | | , page 0 | Block 2 | 0010h – 0017h | | | Q rage u | Block 1 | 0008h – 000Fh | | 0000h | Ŭ T | Block 0 | 0000h – 0007h | | | 00E0h 00DFh 00C0h 00BFh 00A0h 009Fh 0080h 007Fh 0060h 005Fh 0040h 003Fh 0020h 001Fh | Page 7 00E0h 00DFh Page 6 00C0h 00BFh Page 5 00A0h 009Fh Page 4 0080h 007Fh Page 3 0060h 005Fh Page 2 0040h 003Fh Page 1 0020h 001Fh Page 0 Page 0 | Page 7 Block 2 | Figure 9-9. Address to EEPROM Page and Block Map ## Note The device shall return "1" for any device read if the address is outside the user memory map. # 9.3.12 SHA-256-HMAC Authentication Block The authentication block on the TMP1827 device uses a keyed-hash message authentication code (HMAC) which is FIPS PUB-198-1 compliant SHA-256 hash implementation. The SHA-256 implementation itself is FIPS PUB-180-4 compliant. The HMAC engine does not encrypt the data, but generates a 256-bit hash based on the user programmed keys. For details on SHA-256-HMAC authentication block, refer to the *TMP1827 Security Programming Guide*. #### 9.3.13 Bit Communication The 1-Wire interface communication does not have a reference clock, therefore all communication is performed asynchronously with fixed time slot ( $t_{SLOT}$ ) and variable pulse width to indicate logic '0' and '1'. In idle state, the external pullup resistor holds the line high. All bit communication, whether it is a write or a read, are initiated by the host by driving the data line low to generate a falling edge and the bit value is decoded as the time for which the data line is held low or high after the falling edge. Even though the communication is one bit at a time, the data exchanged between the host and device is performed at byte boundary. Every byte is sent least significant bit first. The device behavior is not ensured when incomplete bytes are sent. # 9.3.13.1 Host Write, Device Read A host write is the means by which the host sends the command, function, and data to the devices. A host write starts by the host driving the data line low as shown in Figure 9-10. If the host intends to transmit a logic '1', the line is released after $t_{WR1L}$ time. If the host intends to transmit a logic '0', the line is released after $t_{WR0L}$ . After releasing the data, the pullup resistor causes the line to become high till the beginning of the next time slot. The device samples the line after $t_{RDV}$ has elapsed from the falling edge, for a time frame indicated by $t_{DSW}$ . The host must factor the rise time due to the pullup resistor and bus capacitance to determine the release of the data line before the line is sampled by the device and the host drives the next write bit time slot. Figure 9-10. Host Write, Device Read ## 9.3.13.2 Host Read, Device Write A host read is the means by which the hosts gets the data from the device or the CRC for data integrity check. A host read starts by the host driving the data line low as shown in Figure 9-11. When the device detects the falling edge, the device can drive the line low before the time $t_{RL}$ . The host can release the bus from the side after the time $t_{RL(MIN)}$ elapses. If the device intends to transmit a logic '1', then the bus is released before $t_{RL(MAX)}$ elapses. If the device intends to transmit a logic '0', then the bus is released after $t_{SLOT(MIN)}$ . The host must sample the line after the time $t_{RWAIT}$ , for a time frame indicated by $t_{MSW}$ . The host must factor the rise time due to the pullup resistor and bus capacitance to determine the sampling window for the host to sample the bit level sent by the device or to drive the next read bit time slot. Product Folder Links: TMP1827 22 Figure 9-11. Host Read, Device Write # 9.3.14 Bus Speed The device supports both standard speed (8.33 kbps) and overdrive speed (90 kbps) data rates. All devices are factory programmed to start in overdrive speed to enable higher data throughput. If the host requires the device to operate at standard speed, then the host can easily switch the device by issuing a standard speed bus reset. The seamless switchover allows the host to leverage better data rates on new designs, while maintaining backward compatibility for older design. Additionally, the device also provides the flexibility to switch from standard to overdrive speed mode using address phase commands of OVD SKIPADDR and OVD MATCHADDR. - When host issues OVD SKIPADDR, then all devices capable to support the overdrive mode on the bus switch, from standard speed to overdrive speed. - When host issues OVD MATCHADDR, then the device whose 64-bit device address matches the address that host sends will switch from standard to overdrive speed. ## 9.3.15 NIST Traceability The accuracy of temperature testing is verified with equipment that is calibrated by an accredited lab that complies with ISO/IEC 17025 policies and procedures. Each device is tested and trimmed to conform to its respective data sheet specification limits. # 9.4 Device Functional Modes The TMP1827 device features flexible one-shot temperature conversion modes along with robust user EEPROM architecture, which is described in the sections below. #### 9.4.1 Conversion Modes The TMP1827 supports both one-shot and continuous conversion modes. There are different methods for one-shot conversion modes, that may be used based on single device or multiple device bus network. The continuous conversion mode is only supported in V<sub>DD</sub> powered mode. Each of the conversion modes are with single temperature sample, but the host can enable eight samples averages in the device for improved accuracy. The conversion always results in a single temperature sample, but the host can enable eight samples averages in the device to reduce conversion noise and improve accuracy. # 9.4.1.1 Basic One-Shot Conversion Mode The basic one-shot conversion mode is the default conversion mode. The device goes through a bus reset, address and function phase to initiate the temperature conversion. During the communication, the device is in shutdown mode. When the conversion request is registered by the device, the device starts active conversion and then goes back to low power shutdown mode (see Figure 9-12). If the device is in continuous conversion mode, then the one-shot conversion mode request is ignored. Figure 9-12. One-Shot Conversion Mode As shown in Figure 9-13, there is no change in how one-shot conversion is performed when there are multiple devices on the bus. However, as there are multiple devices, the combined current drain in bus powered mode of operation may cause the bus voltage to drop. In such use cases, it is required that the host implement a low impedance current path using a FET/transistor switch activated before t<sub>DELAY</sub>. This path is switched on so as to meet the current requirement of the bus during an active conversion and after the active conversion duration is complete, it is switched off for bus communication. Figure 9-13. Multiple Device One-Shot Conversion Mode #### 9.4.1.2 Auto Conversion Mode The auto conversion mode is a programmable feature in bus powered mode that can be enabled by setting the CONV\_MODE\_SEL as '10b' in the device configuration-1 register. As shown in Figure 9-14, the host can skip the issue of the temperature conversion request and directly read the temperature data from the device when the auto conversion mode is enabled. This enables the application to speed up the temperature conversion Product Folder Links: TMP1827 and read, because the request command is no longer required. As in the case for multiple device bus, a low impedance current path is required to meet the current requirement of the bus during the active conversions. Figure 9-14. Auto Conversion Mode #### 9.4.1.3 Stacked Conversion Mode The stacked conversion mode is a programmable feature in bus powered mode that can be enabled by setting CONV\_MODE\_SEL as '01b' in the device configuration-1 register. As shown in Figure 9-15, the devices can use the address programmed in the short address register to delay the temperature conversion for the devices when the stacked conversion mode is enabled. No more than two devices are actively converting at any given time, therefore the current drain in bus powered configuration is limited. This allows the application to avoid simultaneous temperature conversion by multiple parts and reducing the user system maximal supply current. Note The host controller must program all the device with the same setting for CONV\_TIME\_SEL and AVG\_SEL to ensure that no more than two devices are actively converting to use the feature as it is intended. Figure 9-15. Stacked Conversion Mode ### 9.4.1.4 Continuous Conversion Mode The continuous conversion mode is applicable only in $V_{DD}$ powered mode of operation for the device. This mode can be enabled by writing a value other than '000b' to CONV\_MODE\_SEL bits in the device configuration-1 register. As shown in Figure 9-16, the device can perform periodic conversions at the interval programmed by the host and updates the temperature result register when continuous conversion mode is enabled. The device also performs the alert threshold check and sets the flags and alert pin, if configured accordingly. When in continuous conversion mode, the CONVERTTEMP function has no effect on the temperature conversion request. The application can at any time change the rate of conversion or put the device back into one-shot conversion mode, and this takes effect only after the current conversion is complete. Copyright © 2023 Texas Instruments Incorporated Figure 9-16. Continuous Conversion Mode If due to any reason, the $V_{DD}$ supply fails without the device going through a brownout and causes the device to move to bus powered mode of operation, the conversion mode automatically reverts to the setting in the configuration EEPROM. #### 9.4.2 Alert Function As described earlier, the built-in alert function can be used by the host to check if the temperature has crossed a certain threshold. The alert status bits are available in both bus powered and $V_{DD}$ powered mode. The alert pin is available only in $V_{DD}$ powered mode. If the device is in $V_{DD}$ powered mode and $IO2/\overline{ALERT}$ is configured to function as an $IO2/\overline{ALERT}$ pin, then the pin shall be driven active low when the threshold crossing occurs. The pin is open-drain, and therefore requires a pullup resistor. The $IO2/\overline{ALERT}$ pin deassertion is based on the setting of the ALERT\_MODE setting in the device configuration-1 register. #### 9.4.2.1 Alert Mode The device operates in alert mode, when the ALERT\_MODE is set as '0b'. In the alert mode of operation, the alert status flag and IO2/ALERT pin are asserted when the last temperature conversion is either higher than the temperature alert high limit or when it is lower than the temperature alert low limit register. The alert status flag and IO2/ALERT pin are deasserted only when the host reads the status register or performs a successful ALERTSEARCH command as shown in Figure 9-17. Figure 9-17. Alert Mode Timing Diagram Submit Document Feedback # 9.4.2.2 Comparator Mode The device operates in comparator mode, when the ALERT\_MODE is set as '1b'. In the alert mode of operation, the alert status flag and IO2/ALERT pin are asserted when the last temperature conversion is either higher than the temperature alert high limit or when it is lower than the temperature alert low limit register. The alert status flag and IO2/ALERT pin are deasserted only when the result of the last temperature conversion is less than the temperature alert high limit minus the hysteresis or above the temperature low limit plus the hysteresis as shown in Figure 9-18. The hysteresis is selectable using the HYSTERESIS bit field in the device configuration-2 register. Figure 9-18. Comparator Mode Timing Diagram #### 9.4.3 1-Wire Interface Communication To leverage the features effectively, the device access consists of three distinct phases. As shown in Figure 9-19, any bus communication starts with a bus reset condition to which every device on the bus must respond. This is followed by a highly configurable address phase, where the host selects the device it wants to access. Finally, there is a function phase where the host provides the selected device(s) the action it wants to take. Figure 9-19. 1-Wire Bus Communication In a 1-Wire bus, all write and reads are initiated by the host except for the answer to reset which is initiated by the devices on the bus. ### 9.4.3.1 Bus Reset Phase The bus reset phase is the beginning of the communication. The phase is initiated by the host by holding the 1-Wire data line low for a period $t_{RSTI}$ . All devices on the bus, irrespective of their current state shall respond to the bus reset, by reinitializing their internal state and responding to the host initiated bus reset. The devices respond after a minimum of t<sub>PDH</sub>, by holding the 1-Wire low for a time period of t<sub>RSTH</sub> as shown in Figure 8-1. All devices when powered up are configured with the OD\_EN bit set as '1' in the device configuration-2 and OD flag set as '1' in status register. If the host sends a bus reset pulse of 48 µs to 80 µs, then only devices operating in overdrive speed shall respond to the bus reset pulse, while devices operating in standard mode shall continue to wait for a standard mode bus reset. If the host sends a bus reset pulse of minimum $t_{RSTL}$ for standard mode, the device shall reset the OD\_EN bit to '0' and respond to the bus reset in standard mode. If the bus consists of mixed standard and overdrive speed devices, then sending a bus reset pulse in standard mode shall reset all devices to standard mode speed of operation. It is illegal for the host to send the bus reset for a particular speed of operation and then communicate at the other speed mode. Also, if a bus reset pulse is sent which is greater than 80 $\mu$ s (but less than 480 $\mu$ s), then the device communication shall be reset, though the device operation is not ensured. #### 9.4.3.2 Address Phase Figure 9-20 shows the address phase that follows the bus reset phase. During this phase, the host presents 8-bit commands which may be followed by either host sending a 64-bit device address, a 8-bit flexible address, or skipping the address. Some of the commands are used to discover the device address, while others are used to select the device. Figure 9-20. Address Phase Flowchart # 9.4.3.2.1 READADDR (33h) The command can be used by the host to read the 64-bit address of the device. This command must only be used when there is one device on the bus, as this command will cause a collision if multiple devices are present on the bus. #### 9.4.3.2.2 MATCHADDR (55h) The command is used by the host and is followed by a 64-bit address that is used to select a single device on the bus. The address for each device is unique, therefore only one device can be selected by the command while all other devices continue to wait for a bus reset. ## 9.4.3.2.3 SEARCHADDR (F0h) The command is used by the host to identify the 64-bit address of each of the devices on the bus after the system is powered up (see Figure 9-21). Additionally, this command may be run by the host to discover any new devices that may be added to the system later. When there is a single device bus, the host can skip the command and instead use the SKIPADDR or OVD SKIPADDR commands to access the device. As shown in right side flow of Figure 9-21, when the fast arbitration mode is enabled by setting ARB\_MODE bits as '11b' in the device configuration-2 register, the devices check the bus for the transmitted bit. If the device reads a bit value other than what they had transmitted, they no longer respond to the command until the next bus reset. A device that wins the bus continues until the 64<sup>th</sup> bit, sets the ARB\_DONE bit in its status register to '1b' and stops responding to the next SEARCHADDR command. The arbitration function allows the host a fast discovery of the devices without having to go through the complicated, memory intensive and longer discovery method using traditional SEARCHADDR command. At the same time, if the host has an issue on the bus, then it can simply perform a broadcast write to disable and enable the arbitration mode to restart the fast arbitration mode. The device also features an optimized arbitration mode which is enabled by setting ARB\_MODE bits as '10b'. The devices check the transmitted bit, and if the devices detect a logic '0' when they send a logic '1', they do not participate in the SEARCHADDR command until the next SEARCHADDR command is sent. The device that is able to send all 64 bits successfully, wins the bus and sets the ARB\_DONE bit in its status register to '1b' and stops responding to next SEARCHADDR command. As a result of the optimized arbitration mode, the host does not have to manage the complex memory structure to identify devices on the bus and can still use the legacy software search algorithm. The host must top searching for devices when it receives "FFFFFFFFh". The host must disable the arbitration mode bits to clear the ARB\_DONE status and enable only when it wants to search for new devices added to the existing bus. Figure 9-21. Address Search Algorithm Flowchart # 9.4.3.2.4 ALERTSEARCH (ECh) The command is used by the host to identify if any of the devices have an alarm condition that must be serviced in alert mode. An alarm condition is set by the device when the temperature conversion is performed and the temperature result is higher than alert high temperature register or lower than alert low temperature register. The command uses the same method as the SEARCHADDR command, except that only devices with an alarm Submit Document Feedback condition shall respond. If none of the devices have an alarm condition, then the host shall get '1' followed by '1' on the bus. If the device sends a '1' followed by '0', the host shall interpret it as either one or more devices have an alert condition, or all devices have an alert condition. If there is a bus noise, that causes the line to be sample erroneously, but if no device has an alert condition, then the host shall get all '1' on the bus during the address search phase. The ARB\_MODE bit does not have an impact on how the subsequent address search algorithm works. Only devices that have an alert set shall participate when they receive an ALERTSEARCH address command and shall respond by sending its 64-bit address. A device shall no longer participate in the send address phase if it successfully transmits the device address, which automatically clears the internal alert flags, releases the ALERT pin, until another temperature conversion results in the alert condition getting set. The host controller must ensure that all parts on the bus are configured in alert mode to use the command. ## 9.4.3.2.5 SKIPADDR (CCh) The host can issue this command to select all the devices on the bus. This is useful when the host wants to write to the scratchpad-1 or trigger the temperature conversion for all the devices on the bus. Additionally, the host can use the command to increase the overall bus data throughput when there is a single device on the bus. The host must take care to not issue the command when there are multiple devices on the bus,. If the host intended to read the devices with this command, it would cause a collision on the bus. #### 9.4.3.2.6 OVD SKIPADDR (3Ch) The host can issue this command to select all devices which support overdrive speed in a mixed speed bus. This is useful when the host wants to write to the scratchpad-1 or trigger the temperature conversion for all the devices on the bus that support overdrive speeds. Additionally, the host can use the command to increase the overall bus data throughput when there is a single device on the bus. When the command is issued, only devices that support overdrive mode shall set the internal OD flag as '1'. The host must take care to not issue the command when there are multiple devices on the bus which support overdrive mode. If the host intended to read the devices with this command, it would cause a collision on the bus. If the host issues a standard mode bus reset at any time, all devices which have OD flag set as '1' shall clear the same and revert back to standard mode speed. #### 9.4.3.2.7 OVD MATCHADDR (69h) The command is used by the host and is followed by a 64-bit address that is used to select a single device on the bus in overdrive speed. The address for each device is unique, therefore only one device can be selected by the command while all other devices have to wait for a bus reset. The selected device shall set its internal OD flag as '1', and start all further communication in overdrive speed. If the host issues a standard mode bus reset at any time, or selects another device using the OVD MATCHADDR, then all other devices which have OD flag set as '1' shall clear the same and revert back to standard mode speed. # 9.4.3.2.8 FLEXADDR (0Fh) The host issues the command to access a device by its short address that is configured in the short address register. Using the command does not affect the 64-bit unique address of the device. The FLEXADDR command is followed by one byte, which is the short address of the device, the host wants to select for further communication. # 9.4.3.3 Function Phase Figure 9-22, Figure 9-23 and Figure 9-24 show the function phase that follows the address phase. The host may present different functions during this phase, which is followed by either the host sending data to the device, reading device data, or starting a temperature conversion. Some of the functions may be broadcast to all the devices on the bus using SKIPADDR or OVD SKIPADDR. Read functions must always be unicast with a device selected during the address phase using MATCHADDR, FLEXADDR or OVD MATCHADDR. For cases, where there is a single device on the bus, the device address selection may be skipped. Figure 9-22. Function Phase Flowchart for Register Space ## 9.4.3.3.1 CONVERTTEMP (44h) The function is issued by the host when the host wants the temperature sensors on the bus to perform a one-shot temperature conversion. When the device is bus powered, the host must keep the bus idle for the duration of the active temperature conversion. The active temperature conversion time is dependent on the conversion mode. After temperature conversion has completed, the result is updated in temperature result LSB and temperature result MSB and status registers. When automatic temperature conversion mode is enabled in the device configuration-1 register, the command will be ignored. # 9.4.3.3.2 WRITE SCRATCHPAD-1 (4Eh) The function is issued by the host to write the functional registers for the temperature sensor. Following the function byte, the host transmits the device configuration registers, short address register, temperature alert low limit registers, temperature alert high limit registers and temperature offset registers. After sending the 9 bytes, the device shall transmit the CRC computed on the 9 bytes and send the CRC back to the host for quick verification of data integrity. Additionally, the host can issue a bus reset at any time during the transfer, though it is advised that the same may be done only at byte boundary to ensure that there is no register corrupted due to incomplete transfer. When the FLEX\_ADDR\_MODE bits are updated as a non-zero value, the host must hold off on any communication to keep the bus in idle state for either t<sub>RESDET</sub> or t<sub>DELAY</sub>, as per the requested flex mode, to allow the device to decode and update the short address. Also when the FLEX\_ADDR\_MODE bits have a non-zero value, the byte for short address register shall not be updated in the register scratchpad, for any subsequent write scratchpad-1 operations, to avoid the overwrite of the decoded short address. #### Note When updating the OD\_EN and/or LOCK\_EN bit in the device configuration-2 register, the host controller must send the 9 bytes and wait for the CRC transmission before the change of device speed or write protection of the register scratchpad can take effect. If the host terminates the transfer before the complete CRC transmission, then any update to OD\_EN and/or LOCK\_EN shall not take effect. ## 9.4.3.3.3 READ SCRATCHPAD-1 (BEh) The function is issued by the host to read the temperature result, status bits, and functional registers from the register scratchpad. The selected device transmits the first 8 bytes of the register scratchpad followed by CRC of the 8 bytes. If the host wants to continue the read operation, the host will receive the next 8 bytes along with CRC for the last 8 bytes. The host can terminate the function at any point by issuing a bus reset. # 9.4.3.3.4 COPY SCRATCHPAD-1 (48h) The function is issued by the host to copy the scratchpad-1 registers to the EEPROM configuration memory. As shown in Figure 9-22, the temperature alert registers, configuration register, short address register, temperature offset and IO pin configuration registers are stored in the configuration EEPROM. There are 9 bytes being copied from the register space to the NVM, therefore the host must hold the bus in idle state for twice the EEPROM programming time before it performs the next access. Figure 9-23. Function Phase Flowchart for Memory Access #### 9.4.3.3.5 WRITE SCRATCHPAD-2 (0Fh) The function is issued by the host to prepare data write to the EEPROM using memory scratchpad. Figure 9-23 shows that the host first sends 2 bytes for the EEPROM address, followed by 8 data bytes. On receiving the 8 data bytes, the device computes the CRC for total of 10 bytes of address and data received from the host for data integrity check. The function only copies the data to the memory scratchpad, to enable the host to change data, before the final EEPROM erase and program. Additionally, the host may use the memory scratchpad as a 8-byte volatile buffer. The device does not support byte wise access for EEPROM. All access to the scratchpad are done in increments of 8 bytes. Hence the host must send the address at the 8-byte block boundary. Figure 9-9 shows that any attempt to write data at a non-block boundary will result in data corruption for the corresponding EEPROM page and block. #### 9.4.3.3.6 READ SCRATCHPAD-2 (AAh) The function is issued by the host to read the content of the memory scratchpad. The host first sends the 2 bytes for the EEPROM address (see Figure 9-23). If the 2 bytes of address matches the address sent during the last WRITE SCRATCHPAD-2, the device responds by sending the 8 bytes of data that was written to the scratchpad-2 buffer earlier. The host can send a bus reset any time during the transfer. If the device sends all 8 bytes and no bus reset is received, the device transmits the CRC computed on the 2 byte of address sent by the host and 8 bytes of data sent by the device to the host for data integrity check. If there is a mismatch in the EEPROM address, the device shall go back to the start and wait for a bus reset to restart communication, and the host shall receive '1' on the bus for any subsequent read. This mechanism ensures that the host can detect an address byte corruption during both WRITE SCRATCHPAD-2 and READ SCRATCHPAD-2, as both the data bytes and CRC byte will read back as FFh. ## 9.4.3.3.7 COPY SCRATCHPAD-2 (55h) The function is issued by the host to copy the contents of scratchpad-2 to the EEPROM. The EEPROM current is higher during the erase and program, therefore the application must size the external pullup resistor to ensure that there is sufficient current drawn by the one or more devices or implement a low impedance current path using an external FET/transistor switch parallel to the bus pullup resistor. The host application must ensure that only WRITE SCRATCHPAD-2 or READ SCRATCHPAD-2, with address of the intended location in the user EEPROM, are issued before COPY SCRATCHPAD-2 is sent. The device stores and uses the address sent during WRITE SCRATCHPAD-2 to identify the location in the user EEPROM where the copy operation shall be performed. The host only needs to send one byte with A5h to initiate the copy of the memory content from scratchpad-2 to the user EEPROM, at the address location already specified, when performing the commit operation. The host must hold the bus in idle state for the EEPROM programming time before starting any new access on the bus. # 9.4.3.3.8 READ EEPROM (F0h) The function is issued by the host to read the EEPROM memory directly. The host sends 2 bytes for the address of the EEPROM location, that it wants to read. The device then sends the data bytes starting from that location until the internal address pointer does not reach the end of the EEPROM or host does not issue a bus reset. If the internal address pointer reaches end of the EEPROM location, the device shall send 1's on the bus. After sending the 2 bytes for the address of the EEPROM location to access, and when moving between block boundary, the host must idle the bus for $t_{\text{IDLE}}$ as specified in the EEPROM characteristics. Additionally, there is no CRC provided in the response from the device during the READ EEPROM function. Product Folder Links: TMP1827 onne Boodmone i Godback The device does not support byte wise access for EEPROM. All access to the memory is done in increments of 8 bytes. Hence the host must send the address at the 8-byte block boundary. If the address is sent for a non-block boundary, the device shall send data from the start of the corresponding block as shown in Figure 9-9. Figure 9-24. Function Phase Flowchart for IO Access ## 9.4.3.3.9 GPIO WRITE (A5h) The function is issued by the host to configure and read the GPIO. The host sends the IO configuration byte, followed by the inverted IO configuration byte value. This action enables the device to check for bit error due to bus noise. If errors are detected, then the device transmits a fail code of FFh to the host for the host to retry. If no errors are detected, then the device transmits the success code of AAh. # 9.4.3.3.10 GPIO READ (F5h) The function is issued by the host to read the GPIO. After issuing the function, the device sends a byte which has the corresponding IO status, followed by the CRC for the IO status byte. The host may repeat the sequence to implement a polling loop. # 9.4.4 NVM Operations The TMP1827 device follows a common procedure for programming of keys, programming user data and enabling the memory protection for user data and keys. # 9.4.4.1 Programming User Data Programming of user data to the memory use the functions WRITE SCRATCHPAD-2, READ SCRATCHPAD-2 and COPY SCRATCHPAD-2 as described earlier. The application must use the address in the provided functional memory map to write user data to the device. - 1. Host issues a bus reset, then waits for the response and sends the address command for the specific device. - 2. Host issues a WRITE SCRATCHPAD-2 with the address as per the functional memory map and the 8 bytes of data and 1 byte of CRC to verify the transfer. - 3. Host issues a bus reset, then waits for the response and sends the address command for the specific device. - 4. Host issues a READ SCARTCHPAD-2 with the address as per the functional memory map, then reads the 8 bytes of data and 1 byte of CRC to ensure that it is same as what was written in the earlier step. - 5. Host issues a bus reset, then waits for the response and sends the address command for the specific device. - 6. Host issues a COPY SCRATCHPAD-2 with the data bytes as A5h to commit the data to user EEPROM. # 9.4.4.2 Register and Memory Protection The TMP1827 provides user configurable protection for both the scratchpad-1 registers and the memory region as described below. # 9.4.4.2.1 Scratchpad-1 Register Protection The device provides for a one-time write protection for the entire register map. All the writable registers, except for IO configuration, can be write-protected. To enable the write protection permanently, the host controller must set LOCK\_EN bit in the device configuration-2 register, then copy the register to the configuration EEPROM. When the configuration EEPROM is programmed, the change is permanent and irreversible. Additionally, the device provides temporary write protection mechanism. If the LOCK\_EN bit is not committed to configuration EEPROM, the device shall prevent any write to the register scratchpad-1 region, except the IO configuration register as long as power is applied. If the device goes through a POR, then the LOCK\_EN bit shall be cleared to allow the host to update the register scratchpad-1. Product Folder Links: TMP1827 ## 9.4.4.2.2 User Memory Protection For additional details on user memory protection, refer to the TMP1827 Security Programming Guide. # 9.5 Programming The TMP1827 has multiple methods in which an application can access the device functions for temperature conversion and EEPROM programming. When accessing multiple device the MATCHADDR command along with the 64-bit device address must be used. If the short address has been programmed uniquely, then the host may use the FLEXADDR command along with the 8-bit short address. The sections below describe the sequences that must be followed to access the device functions properly. ### 9.5.1 Single Device Temperature Conversion and Read Table 9-5 shows the program flow that the host MCU must execute for temperature conversion and subsequent read of the temperature result. As the temperature results are the first two bytes of the register scratchpad-1, the host may optionally stop the read after the device transmits the first two bytes by performing a bus reset. Table 9-5. Single Device Temperature Conversion and Read Scratchpad-1 Sequence | HOST TO DEVICE | DEVICE TO HOST | COMMENTS | | | |-----------------------------------------------------|-------------------|---------------------------------------------------------------------------|--|--| | Reset | | Host sends reset to initialize communication | | | | | Answer to Reset | Device responds to initialization | | | | SKIPADDR (CCh) | | Host sends address command to select all device(s) | | | | CONVERTTEMP (44h) | | Host sends function command to start temperature conversion | | | | Bus idle for t <sub>DELAY</sub> + t <sub>CONV</sub> | | Bus is held in idle state (high) during temperature conversion | | | | Reset | | Host sends reset to initialize communication | | | | | Answer to Reset | Device responds to initialization | | | | SKIPADDR (CCh) | | Host sends address command to select all device(s) | | | | READ SCRATCHPAD-1<br>(BEh) | | Host sends function command to read register scratchpad-1 | | | | | TEMP_RESULT_L | Device sends temperature result LSB register | | | | | TEMP_RESULT_H | Device sends temperature result MSB register | | | | STATUS_REG | | (Optional read for host) Device sends status register | | | | | FFh | (Optional read for host) Device sends reserved byte | | | | | CONFIG_REG1 | (Optional read for host) Device sends configuration-1 register | | | | | CONFIG_REG2 | (Optional read for host) Device sends configuration-2 register | | | | SHORT_ADDR<br>FFh | | (Optional read for host) Device sends short address register | | | | | | (Optional read for host) Device sends reserved byte | | | | | CRC | (Optional read for host) Device sends CRC on first 8 bytes | | | | | TEMP_ALERT_LOW_L | (Optional read for host) Device sends temperature alert low LSB register | | | | | TEMP_ALERT_LOW_H | (Optional read for host) Device sends temperature alert low MSB register | | | | | TEMP_ALERT_HIGH_L | (Optional read for host) Device sends temperature alert high LSB register | | | | TEMP_ALERT_HIGH_H | | (Optional read for host) Device sends temperature alert high MSB register | | | | | TEMP_OFFSET_L | (Optional read for host) Device sends temperature offset LSB register | | | | | TEMP_OFFSET_H | (Optional read for host) Device sends temperature offset MSB register | | | | | FFh | (Optional read for host) Device sends reserved byte | | | | | FFh | (Optional read for host) Device sends reserved byte | | | | | CRC | (Optional read for host) Device sends CRC on last 8 bytes | | | ### 9.5.2 Multiple Device Temperature Conversion and Read Table 9-6 shows the program flow that the host MCU must execute for temperature conversion and subsequent read of the temperature result for multiple devices. The host must use the MATCHADDR command or the FLEXADDR command to address each device on the bus, because the devices do not arbitrate on a read function. Table 9-6. Multiple Device Temperature Conversion and Read Scratchpad-1 Sequence | HOST TO DEVICE | DEVICE TO HOST | COMMENTS | | |-----------------------------------------------------|-----------------|----------------------------------------------------------------|--| | Reset | | Host sends reset to initialize communication | | | | Answer to Reset | Device responds to initialization | | | SKIPADDR (CCh) | | Host sends address command to select all device(s) | | | CONVERTTEMP (44h) | | Host sends function command to start temperature conversion | | | Bus idle for t <sub>DELAY</sub> + t <sub>CONV</sub> | | Bus is held in idle state (high) during temperature conversion | | | Reset | | Host sends reset to initialize communication | | | | Answer to Reset | Device responds to initialization | | | MATCHADDR (55h) | | Host sends address command to select specific device | | | DEVICE-1 ADDRESS | | Host sends 8-byte device address for selecting device-1 | | | READ SCRATCHPAD-1<br>(BEh) | | Host sends function command to read register scratchpad-1 | | | | TEMP_RESULT_L | Device-1 sends temperature result LSB register | | | | TEMP_RESULT_H | Device-1 sends temperature result MSB register | | | Reset | | Host sends reset to initialize communication | | | | Answer to Reset | Device responds to initialization | | | MATCHADDR (55h) | | Host sends address command to select specific device | | | DEVICE-1 ADDRESS | | Host sends 8 byte device address for selecting device-2 | | | READ SCRATCHPAD-1<br>(BEh) | | Host sends function command to read register scratchpad-1 | | | | TEMP_RESULT_L | Device-2 sends temperature result LSB register | | | | TEMP_RESULT_H | Device-2 sends temperature result LSB register | | ### 9.5.3 Register Scratchpad-1 Update and Commit Table 9-7 shows the sequence the host must execute to update the register scratchpad and commit to the configuration EEPROM. The host must read the scratchpad to ensure it can perform the correct read modify write to the registers, before it copies the same to the configuration EEPROM. If the host has only one device, or if the application can guarantee no bus corruption, then it may use SKIPADDR command to globally update and commit the register scratchpad region with the same settings. However once committed and locked, it is not possible for the host to update the locations anymore, and hence TI strongly advises that the host still read the locations before running the commit operation. Table 9-7. Register Scratchpad-1 Update and Program Configuration EEPROM | HOST TO DEVICE | DEVICE TO HOST | COMMENTS | | | | |----------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Reset | | Host sends reset to initialize communication | | | | | | Answer to Reset | Device responds to initialization | | | | | MATCHADDR (55h) | | Host sends address command to select specific device | | | | | DEVICE-1 ADDRESS | | Host sends 8 byte for selecting device-1 | | | | | READ SCRATCHPAD-1<br>(BEh) | | Host sends function command to read register scratchpad-1 | | | | | | 16 register bytes + 2 CRC bytes | Device sends first 8 register scratchpad-1 bytes followed by CRC byte and then last 8 register scratchpad-1 bytes followed by CRC byte | | | | | Reset | | | | | | | | Answer to Reset | Device responds to initialization | | | | | MATCHADDR (55h) | | Host sends address command to select specific device | | | | | DEVICE-1 ADDRESS | | Host sends 8 byte for selecting device-1 | | | | | WRITE SCRATCHPAD-1 (4Eh) | | Host sends function command to write register scratchpad-1 | | | | | 9 register bytes | | Host sends the updated 9 register scratchpad-1 bytes | | | | Table 9-7. Register Scratchpad-1 Update and Program Configuration EEPROM (continued) | HOST TO DEVICE | DEVICE TO HOST | COMMENTS | | |---------------------------------------------|-----------------|--------------------------------------------------------------------------------|--| | | CRC | Device sends CRC for the register bytes | | | Reset | | Host sends reset to initialize communication | | | | Answer to Reset | Device responds to initialization | | | MATCHADDR (55h) | | Host sends address command to select specific device | | | DEVICE-1 ADDRESS | | Host sends 8 byte for selecting device-1 | | | COPY SCRATCHPAD-1 (48h) | | Host sends function command to write copy scratchpad-1 to configuration EEPROM | | | Bus idle for t <sub>PROG</sub> for register | | Bus is held in idle state (high) during configuration EEPROM erase-program | | ### 9.5.4 Single Device EEPROM Programming and Verify Table 9-8 shows the correct procedure the host must execute to update the EEPROM. When communicating with a single device, the host may use the SKIPADDR command. However when communicating with multiple devices, the host must use the MATCHADDR command or the FLEXADDR command to address the correct device. The host writes to the EEPROM scratchpad first, reads it back to verify the content before it copies the same to the user EEPROM. The copy command is issued with the qualifier byte A5h and the bus is held idle for the duration of erase and program of the EEPROM. The host shall repeat the sequence for every 8 byte page. After the locations are programmed, the host may issue an READ EEPROM function with the start address to read all the bytes. The device shall read back the bytes in page size and put a CRC byte after every page to ensure that the host shall be able to identify bit corruption using the CRC over a smaller data packet. As long as the host continues the read operation, the device shall read back 8 bytes of data followed by a CRC byte. When the device reaches the end of the EEPROM block, the device shall return all 1's to the host. Table 9-8. Single Device EEPROM Program and Verify Sequence | HOST TO DEVICE | DEVICE TO HOST | COMMENTS | | | |----------------------------|-----------------|----------------------------------------------------------------------------------------------|--|--| | Reset | | Host sends reset to initialize communication | | | | | Answer to Reset | Device responds to initialization | | | | SKIPADDR (CCh) | | Host sends address command to select all device(s) | | | | WRITE SCRATCHPAD-2 (0Fh) | | Host sends function command to write to scratchpad-2 | | | | 2-byte EEPROM Address | | Host sends 2-byte EEPROM address where data has to be written with MSB first and LSB last | | | | 8-bytes data | | Host sends 8-byte data for the EEPROM address | | | | | CRC | Device sends CRC for the address and data | | | | Reset | | Host sends reset to initialize communication | | | | | Answer to Reset | Device responds to initialization | | | | SKIPADDR (CCh) | | Host sends address command to select all device(s) | | | | READ SCRATCHPAD-2<br>(AAh) | | Host sends function command to read from scratchpad-2 | | | | 2-byte EEPROM Address | | Host sends 2-byte EEPROM address for which data has been written with MSB first and LSB last | | | | | 8-bytes data | Device sends 8 bytes from scratchpad-2 | | | | | CRC | Device sends CRC for the 8 bytes | | | | Reset | | Host sends reset to initialize communication | | | | | Answer to Reset | Device responds to initialization | | | | SKIPADDR (CCh) | | Host sends address command to select all device(s) | | | | COPY SCRATCHPAD-2 (55h) | | Host sends function command to copy scratchpad-2 to EEPROM | | | | A5h | | Host sends qualifier byte for EEPROM program | | | Table 9-8. Single Device EEPROM Program and Verify Sequence (continued) | HOST TO DEVICE | DEVICE TO HOST | COMMENTS | | |------------------------------------|-----------------|-------------------------------------------------------------------|--| | Bus idle for t <sub>PROG</sub> | | Bus is held in idle state (high) during EEPROM programming | | | Reset | | Host sends reset to initialize communication | | | | Answer to Reset | Device responds to initialization | | | SKIPADDR (CCh) | | Host sends address command to select all device(s) | | | READ EEPROM (F0h) | | Host sends function command to read EEPROM | | | 2-byte EEPROM Address | | Host sends 2-byte address to the EEPROM to read data | | | Bus idle for t <sub>READIDLE</sub> | | Bus is held in idle state (high) during read to prefetch the data | | | | 8-bytes data | Device sends 8 bytes from EEPROM address | | | | CRC | Device sends CRC for the 8 bytes | | | Bus idle for t <sub>READIDLE</sub> | | Bus is held in idle state (high) during read to prefetch the data | | # 9.5.5 Single Device EEPROM Page Lock Operation When the device EEPROM is successfully programmed as shown in Table 9-8, the host shall execute the sequence, as shown in Table 9-9, to write-protect the EEPROM page. Table 9-9. Single Device EEPROM Page Lock Sequence | HOST TO DEVICE | DEVICE TO HOST | COMMENTS | | | |--------------------------------|-----------------|------------------------------------------------------------|--|--| | Reset | | Host sends reset to initialize communication | | | | | Answer to Reset | Device responds to initialization | | | | SKIPADDR (CCh) | | Host sends address command to select all device(s) | | | | WRITE SCRATCHPAD-2<br>(0Fh) | | Host sends function command to write to scratchpad-2 | | | | 80h | | Host sends page protection byte | | | | 0Nh | | Host sends page number to lock | | | | 55h | | Host sends lock code byte | | | | | CRC | Device sends CRC | | | | Reset | | Host sends reset to initialize communication | | | | | Answer to Reset | Device responds to initialization | | | | SKIPADDR (CCh) | | Host sends address command to select all device(s) | | | | READ SCRATCHPAD-2<br>(AAh) | | Host sends function command to read from scratchpad-2 | | | | 80h | | Host sends page protection byte | | | | 0Nh | | Host sends page number to lock | | | | | 55h | Device sends lock code byte | | | | | CRC | Device sends CRC | | | | Reset | | Host sends reset to initialize communication | | | | | Answer to Reset | Device responds to initialization | | | | SKIPADDR (CCh) | | Host sends address command to select all device(s) | | | | COPY SCRATCHPAD-2<br>(55h) | | Host sends function command to lock the page | | | | A5h | | Host sends qualifier byte for EEPROM program | | | | Bus idle for t <sub>PROG</sub> | | Bus is held in idle state (high) during EEPROM programming | | | # 9.5.6 Multiple Device IO Read Table 9-10 shows the program flow that the host MCU must execute for reading the IO from a device. The host selects the device it wants to communicate with and issues the GPIO READ function and the device returns the IO read register value along with the CRC for the byte. The device at this point shall again sample the IOs. If the host issues a bus reset during the sampling time, the device shall terminate the update process and it will hold the last sampled value. If the host continues, then the new sampled values shall be sent back by the device. **Table 9-10. Multiple Device GPIO Read Sequence** | HOST TO DEVICE | DEVICE TO HOST | COMMENTS | | | |------------------|------------------|-------------------------------------------------------------|--|--| | Reset | | Host sends reset to initialize communication | | | | | Answer to Reset | Device responds to initialization | | | | MATCHADDR (55h) | | Host sends address command to select specific device | | | | DEVICE-1 ADDRESS | | Host sends 8 byte device address for selecting device-1 | | | | GPIO READ (F5h) | | Host sends function command for GPIO read | | | | | IO Read Register | Device samples the GPIO and sends the IO read register data | | | | | CRC | Device sends CRC | | | | | IO Read Register | Device samples the GPIO and sends the IO read register data | | | | | CRC | Device sends CRC | | | | Reset | | Host sends reset to initialize communication | | | | | Answer to Reset | Device responds to initialization | | | | MATCHADDR (55h) | | Host sends address command to select specific device | | | | DEVICE-2 ADDRESS | | Host sends 8 byte device address for selecting device-2 | | | | GPIO READ (F5h) | | Host sends function command for GPIO read | | | | | IO Read Register | Device samples the GPIO and sends the IO read register data | | | | | CRC | Device sends CRC | | | # 9.5.7 Multiple Device IO Write Table 9-11 shows the program flow that the host MCU must execute for configuring the IO for a device. The host selects the device it wants to communicate with and issues the GPIO WRITE function. The host shall then send the IO configuration register followed by an inverted value, that allows the device to check for any bus transmission error. If the host receives a return code any other than AAh, it must terminate the transaction by sending a bus reset and again write to the IO configuration register. If the host plans to read the device continuously, then it must send a bus reset and initiate a GPIO READ function. Table 9-11. Multiple Device GPIO Write Sequence | HOST TO DEVICE | DEVICE TO HOST | COMMENTS | | |-----------------------|-----------------|-----------------------------------------------------------|--| | Reset | | Host sends reset to initialize communication | | | | Answer to Reset | Device responds to initialization | | | MATCHADDR (55h) | | Host sends address command to select specific device | | | DEVICE-1 ADDRESS | | Host sends 8 byte device address for selecting device-1 | | | GPIO WRITE (A5h) | | Host sends function command for GPIO write | | | IO configuration data | | Host sends IO configuration data | | | IO configuration data | | Host sends inverted IO configuration data | | | | Return Code | Device returns AAh for successful write and FFh for error | | | Reset | | Host sends reset to initialize communication | | | | Answer to Reset | Device responds to initialization | | | MATCHADDR (55h) | | Host sends address command to select specific device | | | DEVICE-2 ADDRESS | | Host sends 8 byte device address for selecting device-2 | | | GPIO WRITE (A5h) | | Host sends function command for GPIO write | | | IO configuration data | | Host sends IO configuration data | | | IO configuration data | | Host sends inverted IO configuration data | | | | Return Code | Device returns AAh for successful write and FFh for error | | Copyright © 2023 Texas Instruments Incorporated # 9.6 Register Map Table 9-12. Register Map | SCRATCHPAD-1<br>BYTE | TYPE | RESET | REGISTER NAME | REGISTER DESCRIPTION | SECTION | |----------------------|------|-------|-------------------|----------------------------------|---------| | 00h | RO | 00h | TEMP_RESULT_L | Temperature result LSB register | Go | | 01h | RO | 00h | TEMP_RESULT_H | Temperature result MSB register | Go | | 02h | RO | 3xh | STATUS_REG | Status register | Go | | 03h | RO | FFh | Reserved | Reserved | | | 04h | R/W | 70h | CONFIG_REG1 | Device Configuration-1 register | Go | | 05h | R/W | 80h | CONFIG_REG2 | Device Configuration-2 register | Go | | 06h | R/W | 00h | SHORT_ADDR | Short address register | Go | | 07h | RO | FFh | Reserved | Reserved | | | 08h | R/W | 00h | TEMP_ALERT_LOW_L | Temperature alert low limit LSB | Go | | 09h | R/W | 00h | TEMP_ALERT_LOW_H | Temperature alert low limit MSB | Go | | 0Ah | R/W | F0h | TEMP_ALERT_HIGH_L | Temperature alert high limit LSB | Go | | 0Bh | R/W | 07h | TEMP_ALERT_HIGH_H | Temperature alert high limit MSB | Go | | 0Ch | R/W | 00h | TEMP_OFFSET_L | Temperature offset LSB register | Go | | 0Dh | R/W | 00h | TEMP_OFFSET_H | Temperature offset MSB register | Go | | 0Eh | RO | FFh | Reserved | Reserved | | | 0Fh | RO | FFh | Reserved | Reserved | | | _ | RO | F0h | IO_READ | IO read register | Go | | <del>_</del> | WO | 00h | IO_CONFIG | IO configuration register | Go | | | | | | | | Table 9-13. Access Type Codes | Tuble of Tol 7 tooded Type Could | | | | |----------------------------------|-----------------------|-----------------------------------------------|--| | Access Type | Code | Description | | | Read Type | | | | | R | R | Read | | | RC | R<br>C | Read<br>to Clear | | | R-0 | R<br>-0 | Read<br>Returns 0s | | | Write Type | | | | | W | W | Write | | | W0CP | W<br>0C<br>P | W<br>0 to clear<br>Requires privileged access | | | Reset or Default | eset or Default Value | | | | -n | | Value after reset or the default value | | # 9.6.1 Temperature Result LSB Register (Scratchpad-1 offset = 00h) [reset = 00h] The register is part of the 16-bit temperature result readout that stores the least significant byte of the output of the most recent conversion. Following a power up, the register has the value 00h until the first conversion is complete. Return to Register Map. # Figure 9-25. Temperature Result LSB Register Table 9-14. Temperature Result LSB Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------|------|-------|----------------------------------------------------------| | 7:0 | TEMP_RESULT[7:0] | R | 00h | Stores the LSB of the most recent temperature conversion | | | | | | results. | # 9.6.2 Temperature Result MSB Register (Scratchpad-1 offset = 01h) [reset = 00h] The register is part of the 16-bit temperature result readout that stores the most significant byte of the output of the most recent conversion. Following a power up, the register has the value 00h until the first conversion is complete. Return to Register Map. # Figure 9-26. Temperature Result MSB Register # Table 9-15. Temperature Result MSB Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------------|------|-------|-------------------------------------------------------------------| | 7:0 | TEMP_RESULT[15:8] | R | 00h | Stores the MSB of the most recent temperature conversion results. | # 9.6.3 Status Register (Scratchpad-1 offset = 02h) [reset = 3Ch] This register provides status of the alert flags, data ready, power mode, arbitration completion, and device lock. The lock flag is set after the device configuration EEPROM is locked by the application. The arbitration done flag is set after the device successfully sends its device address and is cleared only when the ARB\_MODE bits in the configuration register are cleared. The power mode status flag value is decided based on the powering technique used for the device detected at power up and updated during every bus reset. The alert flags are set after the most recent conversion results are available and cleared when the status register is read by the host application. In alert mode, the alert flag when set, cannot be cleared by the device even if the result of the last conversion is between the alert limits. The data ready flag is set after a conversion is completed. It is automatically cleared when the host controller reads the status register. Return to Register Map. Figure 9-27. Status Register Table 9-16. Status Register Field Description | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | ALERT_HIGH | R/RC | 0b | Alert high status flag 0b = Last temperature conversion result is less than alert high limit 1b = Last temperature conversion result is more than or equal to alert high limit Alert high status flag is available on the IO2 pin when the pin is configured for alert function | | 6 | ALERT_LOW | R/RC | 0b | Alert low status flag 0b = Last temperature conversion result is more than alert low limit 1b = Last temperature conversion result is less than or equal to alert low limit Alert low status flag is available on the IO2 pin when the pin is configured for alert function | | 5:4 | Reserved | R | 11b | Reserved | | 3 | DATA_VALD | RC | 0b | Data valid status flag 0b = No update in temperature result register 1b = Temperature result register updated after conversion The data valid flag is automatically cleared when the host controller reads the status register | | 2 | POWER_MODE | R | xb | Device power mode flag. 0b = V <sub>DD</sub> powered mode 1b = Bus powered mode | | 1 | ARB_DONE | R | 0b | Arbitration complete flag 0b = Arbitration is not complete or not enabled 1b = Arbitration is complete | | 0 | LOCK_STATUS | R | Ob | Lock status flag. 0b = Device configuration registers can be updated 1b = Device configuration registers cannot be updated | # 9.6.4 Device Configuration-1 Register (Scratchpad-1 offset = 04h) [reset = 70h] Use this register to configure the device functions like temperature data format, alert mode, and averaging averaging, and conversion type (one-shot, auto and stacked conversion in bus powered mode and one-shot or continuous conversion in $V_{DD}$ powered mode). The host can store the updated setting to the configuration EEPROM using the COPY SCRATCHPAD-1 function command. At power-on reset, the register setting is automatically restored from the configuration EEPROM. Return to Register Map. # Figure 9-28. Device Configuration-1 Register # **Table 9-17. Device Configuration-1 Register Field Descriptions** | Bit | Field | Туре | Reset | Description | |-----|--------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | TEMP_FMT | RW | 0b | Selects the temperature format. 0b = 12-bit legacy format 1b = 16-bit high precision format | | 6 | Reserved | RW | 1b | Reserved. Host must always write this bit as 1b. | | 5 | CONV_TIME_SEL | RW | 1b | Selects the ADC conversion time<br>0b = 3 ms /<br>1b = 5.5 ms | | 4 | ALERT_MODE | RW | 1b | Alert pin function only available in V <sub>DD</sub> powered mode 0b = Alert pin works in Alert Mode 1b = Alert pin works in Comparator Mode | | 3 | AVG_SEL | RW | 0b | Conversion averaging selection 0b = No averaging 1b = Averaging of 8 back-to-back conversions | | 2:0 | CONV_MODE_SEL[2:0] | RW | 000b | Conversion mode selection bits. When device is in bus powered mode: 000b = Default one shot conversion mode using CONVERT TEMP function 001b = Stacked conversion mode is enabled. When enabled, the short address is used to stagger the actual conversion start with respect to the conversion request. 010b = Auto temperature conversion mode is enabled 011b - 111b = Reserved. Device behavior is unspecified. When device is in V <sub>DD</sub> powered mode: 000b = Default one shot conversion mode using CONVERT TEMP function 001b = One conversion every 8 seconds 010b = One conversion every 4 seconds 011b = One conversion every 2 seconds 100b = One conversion every 1 second 101b = One conversion every 0.5 second 110b = One conversion every 0.25 second 111b = One conversion every 0.125 second | Copyright © 2023 Texas Instruments Incorporated # 9.6.5 Device Configuration-2 Register (Scratchpad-1 offset = 05h) [reset = 80h] This register is used to configure the overdrive enable, flexible address mode, arbitration mode during address discovery, and the hysteresis for alert status. The register can be used to lock the writable registers for the device. All register bits except FLEX\_ADDR\_MODE can be stored in the configuration EEPROM using the COPY SCRATCHPAD-1 function command and restored at power-on reset. #### Note - 1. When setting the lock enable bits, the application must send all the scratchpad-1 data bytes and read the CRC from the device before the change of overdrive bit takes effect. - 2. When FLEX\_ADDR\_MODE is selected to decode resistor or IO pins, the bus must be placed in the idle state after the device configuration-2 register byte is transmitted for t<sub>RESDET</sub>. # Return to Register Map. ### Figure 9-29. Device Configuration-2 Register # Table 9-18. Device Configuration-2 Register Field Description | Bit | Field | Туре | Reset | Description | | | |-----|---------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7 | OD_EN | RO | 1b | Overdrive mode enable 0b = Overdrive speed is disabled 1b = Overdrive speed is enabled The bit when set cannot be cleared by host write and will automatically be cleared only by a standard speed reset signal. | | | | 6:5 | FLEX_ADDR_MODE[1:0] | RW | 00Ь | Flexible address mode selection. 00b = Short address register is updated by host 01b = Short address register is updated by IO pin decode 10b = Short address register is updated by Resistor decode 11b = Short address register is updated by combined IO and resistor address decode Flexible address mode selection takes effect only when there is a change detected in the bit setting. | | | | 4:3 | ARB_MODE[1:0] | RW | 00b | Arbitration mode 00b = Arbitration by device is disabled 01b = Reserved 10bh = Arbitration by device is enabled in software compatible mode 11b = Fast Arbitration mode is enabled The arbitration feature is applicable only when address command is SEARCHADDR. Other commands and functions are not affected by the ARB_MODE bit. | | | | 2:1 | HYSTERESIS[1:0] | RW | 00b | Alert hysteresis selection 00b = 5 °C hysteresis 01b = 10°C hysteresis 10b = 15°C hysteresis 11b = 20°C hysteresis | | | | 0 | LOCK_EN | RW | Ob | Register protection enable bit 0b = The register protection is disabled 1b = The register protection is enabled. When set, the bit cannot be cleared by writing to the scratchpad-1 to unlock the register protection. The feature when enabled, prevents application write to the temperature offset, temperature alert low, temperature alert high, short address and device configuration registers. See Note-1 above. | | | # 9.6.6 Short Address Register (Scratchpad-1 offset = 06h) [reset = 00h] The register is used to program the short address for the device. The host can store the updated setting to the configuration EEPROM using the COPY SCRATCHPAD-1 function command. At power-on reset, the register setting is automatically restored from the configuration EEPROM. As described in *Flexible Device Address*, the specific short address decoded value is overlaid on the non-volatile memory content restored to the short address register after decoding. The short address register can be updated by the host when the FLEX\_ADDR\_MODE bits have the value '00b'. Any write to register when the FLEX\_ADDR\_MODE bits are not '00b' shall be ignored by the device. Return to Register Map. # Table 9-19. Short Address Register Field Descriptions | Bit | Field | Type Reset Description | | Description | |-----|--------------------|------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | SHORT_ADDRESS[7:0] | RW | 00h | Stores the short address for the device which may be used to access the device without sending the 64-bit Unique Device Address. The short address is also used during stacked conversion mode to stagger the active conversion. | # 9.6.7 Temperature Alert Low LSB Register (Scratchpad-1 offset = 08h) [reset = 00h] This register provides the LSB for the low temperature alert threshold to compare with the latest temperature conversion result. The register on the first power up has the alert threshold set in legacy format. If there is a change of format, then the application must update the register in the new format. If the latest temperature conversion result is less than the threshold set, then the device shall update the alert low status flag in the status register, respond with the status bit flagged for an alert during the ALERTSEARCH command, and set the alert pin low if the device is in $V_{\rm DD}$ powered mode. The factory state format for the register is legacy mode. The host can store the updated setting to the configuration EEPROM using the COPY SCRATCHPAD-1 function command. At power-on reset, the register setting is automatically restored from the configuration EEPROM. Return to Register Map. Figure 9-31. Temperature Alert Low LSB Register Table 9-20. Temperature Alert Low LSB Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------------|------|-------|--------------------------------------------------------------------------------------------------| | 7:0 | ALERT_LOW[7:0] | RW | 00h | Stores the LSB of the alert low limit for comparison with the last temperature conversion result | ### 9.6.8 Temperature Alert Low MSB Register (Scratchpad-1 offset = 09h) [reset = 00h] This register provides the MSB for the low temperature alert threshold to compare with the latest temperature conversion result. The register on the first power up has the alert threshold set in legacy format. If there is a change of format, then the application must update the register in the new format. If the latest temperature conversion result is less than the threshold set, then the device shall update the alert low status flag in the status register, respond with the status bit flagged for an alert during the ALERTSEARCH command, and set the alert pin low if the device is in $V_{\rm DD}$ powered mode. The factory state format for the register is legacy mode. The host can store the updated setting to the configuration EEPROM using the COPY SCRATCHPAD-1 function command. At power-on reset, the register setting is automatically restored from the configuration EEPROM. Return to Register Map. Table 9-21. Temperature Alert Low MSB Register Table 9-22. Temperature Alert Low MSB Register Field Description | _ | | • | | | | |---|-----|-----------------|------|-------|--------------------------------------------------------------------------------------------------| | | Bit | Field | Туре | Reset | Description | | | 7:0 | ALERT_LOW[15:8] | RW | | Stores the MSB of the alert low limit for comparison with the last temperature conversion result | # 9.6.9 Temperature Alert High LSB Register (Scratchpad-1 offset = 0Ah) [reset = F0h] This register provides the LSB for the high temperature alert threshold to compare with the latest temperature conversion result. The register on the first power up has the alert threshold set in legacy format. If there is a change of format, then the application must update the register in the new format. If the latest temperature conversion result is more than the threshold set, then the device shall update the alert high status flag in the status register, respond with the status bit flagged for an alert during the ALERTSEARCH command, and set the alert pin low if the device is in $V_{\rm DD}$ powered mode. The factory state format for the register is legacy mode. The host can store the updated setting to the configuration EEPROM using the COPY SCRATCHPAD-1 function command. At power-on reset, the register setting is automatically restored from the configuration EEPROM. Return to Register Map. Figure 9-32. Temperature Alert High LSB Register Table 9-23. Temperature Alert High LSB Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------------|------|-------|---------------------------------------------------------------------------------------------------| | 7:0 | ALERT_HIGH[7:0] | RW | | Stores the LSB of the alert high limit for comparison with the last temperature conversion result | ### 9.6.10 Temperature Alert High MSB Register (Scratchpad-1 offset = 0Bh) [reset = 07h] This register provides the MSB for the high temperature alert threshold to compare with the latest temperature conversion result. The register on the first power up has the alert threshold set in legacy format. If there is a change of format, then the application must update the register in the new format. If the latest temperature conversion result is more than the threshold set, then the device shall update the alert high status flag in the status register, respond with the status bit flagged for an alert during the ALERTSEARCH command, and set the alert pin low if the device is in $V_{\rm DD}$ powered mode. The factory state format for the register is legacy mode. The host can store the updated setting to the configuration EEPROM using the COPY SCRATCHPAD-1 function command. At power-on reset, the register setting is automatically restored from the configuration EEPROM. Return to Register Map. Figure 9-33. Temperature Alert High MSB Register Table 9-24. Temperature Alert High MSB Register Field Description | Bit | Field | Туре | Reset | Description | |-----|------------------|------|-------|---------------------------------------------------------------------------------------------------| | 7:0 | ALERT_HIGH[15:8] | RW | | Stores the MSB of the alert high limit for comparison with the last temperature conversion result | ### 9.6.11 Temperature Offset LSB Register (Scratchpad-1 offset = 0Ch) [reset = 00h] The register is used to store the LSB of the offset calibration for the temperature sensor. The register on the first power up has the temperature offset set in legacy format. If there is a change of format, then the application must update the register in the new format. After every temperature conversion, the offset calibration is automatically applied to the temperature result, before being stored in the TEMP\_RESULT\_L and TEMP\_RESULT\_H registers. The factory state format for the register is legacy mode. The host can store the updated setting to the configuration EEPROM using the COPY SCRATCHPAD-1 function command. At power-on reset, the register setting is automatically restored from the configuration EEPROM. Return to Register Map. ### Figure 9-34. Temperature Offset LSB Register # Table 9-25. Temperature Offset LSB Register Field Descriptions | Bit | Field | Type Reset Description | | Description | |-----|--------------------|------------------------|-----|-------------------------------------------------------------| | 7:0 | TEMP_OFFSET_L[7:0] | RW | 00h | Stores the offset correction LSB for the temperature result | # 9.6.12 Temperature Offset MSB Register (Scratchpad-1 offset = 0Dh) [reset = 00h] The register is used to store the MSB of the offset calibration for the temperature sensor. The register on the first power up has the temperature offset set in legacy format. If there is a change of format, then the application must update the register in the new format. After every temperature conversion, the offset calibration is automatically applied to the temperature result, before being stored in the TEMP\_RESULT\_L and TEMP\_RESULT\_H registers and compared with limits registers. The factory state format for the register is legacy mode. The host can store the updated setting to the configuration EEPROM using the COPY SCRATCHPAD-1 function command. At power-on reset, the register setting is automatically restored from the configuration EEPROM. Return to Register Map. # Figure 9-35. Temperature Offset MSB Register ### Table 9-26. Temperature Offset MSB Register Field Descriptions | Bit | Bit Field | | Reset | Description | |-----|---------------------|----|-------|-------------------------------------------------------------| | 7:0 | TEMP_OFFSET_H[15:8] | RW | 00h | Stores the offset correction MSB for the temperature result | # 9.6.13 IO Read Register [reset = F0h] The register is used to read the state of the IO0 to IO3 pin. The register values are updated when the GPIO READ function is issued by the host. When IO2 is configured to function as an alert pin, it provides a status of the alert pin. Return to Register Map. # Figure 9-36. IO Read Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|------------|------------|------------|-----------|-----------|-----------|-----------| | nIO3_STATE | nIO2_STATE | nIO1_STATE | nIO0_STATE | IO3_STATE | IO2_STATE | IO1_STATE | IO0_STATE | | R-1b | R-1b | R-1b | R-1b | R-0b | R-0b | R-0b | R-0b | Table 9-27. IO Read Register Field Descriptions | | table of a respective from the second | | | | | | | | | | | | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|---------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | Bit | Field | Type | Reset | Description | | | | | | | | | | 7 | nIO3_STATE | R | 1b | Read inverted value of the IO3 pin when configured as a digital input or output | | | | | | | | | | 6 | nIO2_STATE | R | 1b | Read inverted value of the IO2 pin when configured as a digital input or output | | | | | | | | | | 5 | nIO1_STATE | R | 1b | Read inverted value of the IO1 pin when configured as a digital input or output | | | | | | | | | | 4 | nIO0_STATE | R | 1b | Read inverted value of the IO0 pin when configured as a digital input or output | | | | | | | | | | 3 | IO3_STATE | R | 0b | Read value of the IO3 pin when configured as a digital input or output | | | | | | | | | | 2 | IO2_STATE | R | 0b | Read value of the IO2 pin when configured as a digital input or output | | | | | | | | | | 1 | IO1_STATE | R | 0b | Read value of the IO1 pin when configured as a digital input or output | | | | | | | | | | 0 | IO0_STATE | R | 0b | Read value of the IO0 pin when configured as a digital input or output | | | | | | | | | # 9.6.14 IO Configuration Register [reset = 00h] The register is used to select the IO function for the pins marked IO0-IO3 on the device. When selected to function as a digital open-drain output, the pin shall be able to drive a 0 or 1 externally for controlling open drain output on IO0 to IO3 pin. In bus powered mode, IOs tied to SDQ and used for short address must not be configured as output as this may cause the SDQ line to be driven low. TI strongly recommends to use a 20 K $\Omega$ resistor between IO pins and SDQ. Return to Register Map. # Figure 9-37. IO Configuration Register Table 9-28. IO Configuration Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | IO3_SEL[1:0] | wo | | Selects the function of the IO 00b = IO3 is configured as input buffer and can be read 01b = Reserved 10b = IO3 is configured as an output in open drain mode and the IO is driven as '0' 11b = IO3 is configured as an output in open drain mode and the IO is driven as Hi-Z | Copyright © 2023 Texas Instruments Incorporated # **Table 9-28. IO Configuration Register Field Descriptions (continued)** | Did Field Description | | | | | | | | | | |-----------------------|--------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | | 5:4 | IO2_SEL[1:0] | WO | 00b | Selects the function of the IO 00b = IO2 is configured as input buffer and can be read 01b = IO2 is configured as an open drain active low alert 10b = IO2 is configured as an output in open drain mode and the IO is driven as '0' 11b = IO2 is configured as an output in open drain mode and the IO is driven as Hi-Z | | | | | | | 3:2 | IO1_SEL[1:0] | WO | 00b | Selects the function of the IO 00b = IO1 is configured as input buffer and can be read 01b = Reserved 10b = IO1 is configured as an output in open drain mode and the IO is driven as '0' 11b = IO1 is configured as an output in open drain mode and the IO is driven as Hi-Z | | | | | | | 1:0 | IO0_SEL[1:0] | WO | 00b | Selects the function of the IO 00b = IO0 is configured as input buffer and can be read 01b = Reserved 10b = IO0 is configured as an output in open drain mode and the IO is driven as '0' 11b = IO0 is configured as an output in open drain mode and the IO is driven as Hi-Z | | | | | | # 10 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. # 10.1 Application Information The TMP1827 can operate as a 1-Wire half duplex bus, either in supply or bus powered mode. The TMP1827 features a thermal sensor with an integrated 2Kb user EEPROM and SHA-256-HMAC authentication for applications requiring identification with lesser number of components due to space constraints. The device also features an integrated CRC that may be used for ensuring data integrity during communication. The bus powered mode is designed for applications working without a dedicated power supply pin and can reduce cabling costs. As the device current consumption during thermal conversion and EEPROM operations is low, the device may not require a low impedance current path, thereby reducing the need for additional FET or load switch and current limiting resistor to bypass the bus pullup resistor. The pullup resistor used during bus powered mode must be correctly sized to ensure that sufficient current can be supplied during a thermal conversion and EEPROM operation, and input pin voltage does not fall below the V<sub>IH(MIN)</sub>. Additionally, if the host must reset the device when operating in bus powered mode, the host must pull the communication line low for at least 50 ms. This allows the internal capacitor of the device to discharge and prepare the device for power-on reset. # 10.2 Typical Applications ### 10.2.1 Bus Powered Application Figure 10-1. Bus Powered Application ### 10.2.1.1 Design Requirements For this design example, use the parameters listed below: Table 10-1. Design Parameters | PARAMETER | VALUE | |-------------------------------------------|-------------------------------------------------------| | Power mode | Bus Powered (V <sub>DD</sub> pin is connected to GND) | | Supply (V <sub>DD</sub> ) | 5.0 V | | Pullup resistor range (R <sub>PUR</sub> ) | 1.2 kΩ to 3.33 kΩ | Copyright © 2023 Texas Instruments Incorporated ### 10.2.1.2 Detailed Design Procedure To reduce the wire count, the bus powered mode for the TMP1827 is the primary mode of operation. The $V_{DD}$ pin of the device must be connected to GND and the SDQ pin of the device must be connected to the host GPIO with a pullup resistor. To calculate the pullup resistor range, substitute the value for $V_{PUR}$ , $V_{OL(MAX)}$ , $V_{IH(MIN)}$ and $I_{PU(MIN)}$ in Equation 2 as the $V_{PUR} > 2.0 \text{ V}$ . $$\frac{(5.0 - 0.4)}{4 \times 10^{-3}} < R_{PUR} < \frac{(5.0 - 4.0)}{300 \times 10^{-6}}$$ (3) $$1.15 \,\mathrm{k}\Omega < \mathrm{R}_{\mathrm{PUR}} < 3.33 \,\mathrm{k}\Omega \tag{4}$$ The actual value of the pullup resistor can then be adjusted based on the speed of communication and bus or cable parasitic capacitance. When the $V_{DD}$ is activated, the TMP1827 draws current through the pullup resistor to charge its internal capacitors. When the internal capacitor is charged to the pullup voltage, the host can start communication. The bus idle state is high, which is maintained by the pullup resistor, when the host puts its GPIO in high impedance state. The TMP1827 uses the stored charge to operate when the SDQ pin is low and measures the low period to decode bus reset, logic high and logic low sent by the host. Similarly, when the host reads data from the TMP1827, it changes the state of the bus from high to low and releases the bus. Depending on whether the device has to send a logic low or logic high, the device shall either hold the bus low or release the bus immediately. ### 10.2.2 Supply Powered Application Figure 10-2. Supply Powered Application ### 10.2.2.1 Design Requirements For this design example, use the parameters listed below: Table 10-2. Design Parameters | PARAMETER | VALUE | |-------------------------------------|-------------------------| | Power mode | V <sub>DD</sub> Powered | | Supply (V <sub>DD</sub> ) | 1.8 V | | Pullup resistor (R <sub>PUR</sub> ) | 5.1 kΩ | ### 10.2.2.2 Detailed Design Procedure The supply powered mode uses the $V_{DD}$ pin connected to the same supply rail as the host and pullup resistor. TI recommends to place a 0.1- $\mu$ F bypass capacitor close to the $V_{DD}$ pin of the TMP1827. The pullup resistor value of 5.1 k $\Omega$ is large enough to provide proper communication with standard speed and avoid $V_{OL}$ violation when the device is sending data to the host. The user may change the value based on the total bus load and application operating requirements. The communication protocol for supply powered mode is same as that for bus powered mode, which allows the entire software stack to be reused. This mode of operation is useful for onboard thermal sensing applications as it provides for continuous conversion and alert function. #### 10.2.3 UART Interface for Communication Figure 10-3. Using UART to Interface TMP1827 ### 10.2.3.1 Design Requirements For this design example, use the parameters listed below: | PARAMETER | VALUE | | | | | | | |-------------------------------------------|-----------------|--|--|--|--|--|--| | Power Mode | Bus powered | | | | | | | | Supply (V <sub>DD</sub> ) | 3.3 V | | | | | | | | Pullup resistor range (R <sub>PUR</sub> ) | 750 Ω to 2.2 kΩ | | | | | | | Table 10-3. Design Parameters ### 10.2.3.2 Detailed Design Procedure If using GPIO for communication is not possible due to any reason, it is also possible to use UART peripheral that is available on most host controllers to interface with the TMP1827. UART is a push-pull full duplex bus and to interface with TMP1827, it requires a buffer with open-drain driver like the SN74LVC1G07. The input of the buffer is connected to the UART transmit pin and the output of the buffer is connected to the SDQ pin on the TMP1827. The output of the buffer is also connected to the UART receive pin on the host. As the output is open-drain, it requires a pullup resistor which can be calculated in Equation 2 as $V_{PUR} > 2.0 \text{ V}$ . Substituting the value for $V_{PUR} = 3.3 \text{ V}$ , $V_{OL(MAX)} = 0.4 \text{ V}$ , $V_{IH(MIN)} = 2.64 \text{ V}$ and $I_{PU(MIN)} = 300 \text{ }\mu\text{A}$ , the $R_{PUR}$ value selected must be greater than 725 $\Omega$ and less than 2.2 k $\Omega$ . In software, the application must adjust its baud rate so that it can send bus reset to the device by sending 00h. The start bit of the UART frame which is always 0, provides the required falling edge for data sent to the TMP1827. When sending a logic high to the device, the UART shall send FFh to the TMP1827 and, when sending a logic low to the device, the UART shall send C0h. As UART is a full duplex bus, the host must flush its receive buffers during a transmit operation. When receiving data from the TMP1827, the host shall send FFh and the device when transmitting a logic high will detect and release the bus, while when transmitting a logic low will detect and hold the bus low. As a result, the host shall receive a FFh for a logic high and F0h for a logic low depending on the baud rate configured. # 10.3 Power Supply Recommendations The TMP1827 operates with a power supply in the range of 1.7 V to 5.5 V in both $V_{DD}$ powered and bus powered modes. When operating in $V_{DD}$ powered mode, a power-supply bypass capacitor is required for precision and stability. Place this power-supply bypass capacitor as close to the supply and ground pins of the device as possible. A typical value for this supply bypass capacitor is 0.1 $\mu$ F. Applications with noisy or high-impedance power supplies can require a bigger bypass capacitor to reject power-supply noise. In bus powered mode, the $V_{DD}$ pin must be connected to ground. The internal capacitor in the device is sufficient to provide power during bus communication. The internal capacitor is recharged through the external pullup resistor during the recovery period. In cases, where there is a long bus length or at higher temperatures, it may be necessary for the host to provide additional time for bus recovery or to use the overdrive speed in which the part uses the internal capacitor charge less. When using IO pins to control external circuits, take care that currents to these pins do not heat the part and offset temperature measurements. # 10.4 Layout # 10.4.1 Layout Guidelines Place the power-supply bypass capacitor as close as possible to the supply and ground pins when in supply powered mode (see Figure 10-4). The recommended value of the capacitor is 0.1 $\mu$ F. The open-drain SDQ pin requires an external pullup resistor which must not be higher than $R_{PUR}$ . When in bus powered mode, only the external pullup resistor is required for the open-drain SDQ pin. As shown in Figure 10-5, TI recommends to place a 20-K $\Omega$ pullup resistor when connecting IO to SDQ pin to avoid shorting the SDQ to GND in case the IO is configured as an output and driven low (see Figure 10-6). The ADDR pin resistor uses very low current to decode the short address and should be placed close to the device, if possible. Take care to avoid leakage currents to prevent incorrect decoding. # 10.4.2 Layout Example Figure 10-4. V<sub>DD</sub> Powered Layout Example Figure 10-5. Bus Powered Layout Example Figure 10-6. IO Hardware Address in Bus Powered Mode # 11 Device and Documentation Support # 11.1 Documentation Support ### 11.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, TMP1827 EVM User's Guide - Texas Instruments, TMP1827 Security Programming Guide # 11.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. # 11.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 11.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. 1-Wire® is a registered trademark of Maxim Integrated Products Inc. All trademarks are the property of their respective owners. # 11.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 11.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback www.ti.com 29-Jun-2023 ### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | TMP1827NGRR | ACTIVE | WSON | NGR | 8 | 3000 | RoHS & Green | NIPDAUAG | Level-2-260C-1 YEAR | -55 to 150 | T1827 | Samples | | TMP1827NNGRR | ACTIVE | WSON | NGR | 8 | 3000 | RoHS & Green | NIPDAUAG | Level-2-260C-1 YEAR | -55 to 150 | 35DP | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 29-Jun-2023 # **PACKAGE MATERIALS INFORMATION** www.ti.com 30-Jun-2023 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | # QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TMP1827NGRR | WSON | NGR | 8 | 3000 | 178.0 | 8.4 | 2.75 | 2.75 | 0.95 | 4.0 | 8.0 | Q2 | | TMP1827NNGRR | WSON | NGR | 8 | 3000 | 178.0 | 8.4 | 2.75 | 2.75 | 0.95 | 4.0 | 8.0 | Q2 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 30-Jun-2023 # \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TMP1827NGRR | WSON | NGR | 8 | 3000 | 205.0 | 200.0 | 33.0 | | TMP1827NNGRR | WSON | NGR | 8 | 3000 | 205.0 | 200.0 | 33.0 | 2.5 x 2.5, 0.5 mm pitch PLASTIC SMALL OUTLINE - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC SMALL OUTLINE - NO LEAD # NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated