SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

- **80-ns Instruction Cycle Time**
- **544 Words of On-Chip Data RAM**
- **4K Words of On-Chip Secure Program EPROM (TMS320E25)**
- **4K Words of On-Chip Program ROM (TMS320C25)**
- **128K Words of Data/Program Space**
- **32-Bit ALU/Accumulator**
- **16 16-Bit Multiplier With a 32-Bit Product**
- **Block Moves for Data/Program Management**
- **Repeat Instructions for Efficient Use of Program Space**
- **Serial Port for Direct Codec Interface**
- **Synchronization Input for Synchronous Multiprocessor Configurations**
- **Wait States for Communication to Slow Off-Chip Memories/Peripherals**
- **On-Chip Timer for Control Operations**
- **Single 5-V Supply**
- **Packaging: 68-Pin PGA, PLCC, and CER-QUAD**
- **68-to-28 Pin Conversion Adapter Socket for EPROM Programming**
- **Commercial and Military Versions Available**
- **NMOS Technology: — TMS32020 200-ns cycle time** .........
- **CMOS Technology:**
	- **TMS320C25** ........ 100-ns cycle time **— TMS320E25 100-ns cycle time** ........
	- **TMS320C25-50 ...... 80-ns cycle time**

#### **description**

This data sheet provides complete design documentation for the second-generation devices of the TMS320 family. This facilitates the selection of the devices best suited for user applications by providing all specifications and special features for each TMS320 member. This data sheet is divided into four major sections: architecture, electrical specifications (NMOS and CMOS), timing diagrams, and mechanical data. In each of these sections, generic information is presented first, followed by specific device information. An index is provided for quick reference to specific information about a device.

SYNC INT0 INT1 INT2 V<sub>CC</sub><br>DR

**ADVANCE INFORMATION concerns new products in the sampling or preproduction phase of development. Characteristic data and other specifications are subject to change without notice.**





27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43

s<br>8 द २ २ ३ ३ ३ २ ३ ३ ३ ३ २ द<br>२

X1 BR

STRB R/W PS IS **DS**  $V<sub>SS</sub>$ 

2 ¤<br>2 ⊅ A14 A15

SPRS010B — MAY 1987 — REVISED NOVEMBER 1990



## **PGA AND PLCC/CER-QUAD PIN ASSIGNMENTS**

 $\dagger$  On the TMS32020, MP/MC must be connected to V<sub>CC</sub>.



‡ I/O/Z denotes input/output/high-impedance state.



#### **description**

The TMS320 family of 16/32-bit single-chip digital signal processors combines the flexibility of a high-speed controller with the numerical capability of an array processor, thereby offering an inexpensive alternative to multichip bit-slice processors. The highly paralleled architecture and efficient instruction set provide speed and flexibility to produce a MOS microprocessor family that is capable of executing more than 12.5 MIPS (million instructions per section). The TMS320 family optimizes speed by implementing functions in hardware that other processors implement through microcode or software. This hardware-intensive approach provides the design engineer with processing power previously unavailable on a single chip.

The TMS320 family consists of three generations of digital signal processors. The first generation contains the TMS32010 and its spinoffs. The second generation includes the TMS32020, TMS320C25, and TMS320E25, which are described in this data sheet. The TMS320C30 is a floating-point DSP device designed for even higher performance. Many features are common among the TMS320 processors. Specific features are added in each processor to provide different cost/performance tradeoffs. Software compatibility is maintained throughout the family to protect the user's investment in architecture. Each processor has software and hardware tools to facilitate rapid design.

### **introduction**

The TMS32010, the first NMOS digital signal processor in the TMS320 family, was introduced in 1983. Its powerful instruction set, inherent flexibility, high-speed number-crunching capabilities, and innovative architecture have made this high-performance, cost-effective processor the ideal solution to many telecommunications, computer, commercial, industrial, and military applications. Since that time, the TMS320C10, a low-power CMOS version of the industry-standard TMS32010, and other spinoff devices have been added to the first generation of the TMS320 family.

The second generation of the TMS320 family (referred to as TMS320C2x) includes four members, the TMS32020, TMS320C25, TMS320C25-50, and TMS320E25. The architecture of these devices is based upon that of the TMS32010.

The **TMS32020**, processed in NMOS technology, is source-code compatible with he TMS32010 and in many applications is capable of two times the throughput of the first-generation devices. Its enhanced instruction set (109 instructions), large on-chip data memory (544 words), large memory spaces, on-chip serial port, and hardware timer make the TMS32020 a powerful addition to the TMS320 family.

The**TMS320C25** is the second member of the TMS320 second generation. It is processed in CMOS technology, is capable of an instruction cycle time of 100 ns, and is pin-for-pin and object-code compatible with the TMS32020. The TMS320C25's enhanced feature set greatly increases the functionality of the device over the TMS32020. Enhancements included 24 additional instructions (133 total), eight auxiliary registers, an eight-level hardware stack, 4K words of on-chip program ROM, a bit-reversed indexed-addressing mode, and the low-power dissipation inherent to the CMOS process. An extended-temperature range version (TMS320C25GBA) is also available.

The **TMS320C25-50** is a high-speed version of the TMS320C25. It is capable of an instruction cycle time of less than 80 ns. It is architecturally identical to the original 40-MHz version of the TMS320C25 and, thus, is pin-for-pin and object-code compatible with the TMS320C25.

The **TMS320E25** is identical to the TMS320C25, with the exception that the on-chip 4K-word program ROM is replaced with a 4K-word on-chip program EPROM. On-chip EPROM allows realtime code development and modification for immediate evaluation of system performance.



SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

#### **Key Features: TMS32020**

- **200-ns Instruction Cycle Time**
- **544 Words of On-Chip Data RAM**
- **128K Words of Total Data/Program Memory Space**
- **Wait States for Communication to Slower Off-Chip Memories**
- **Source Code Compatible With the TMS320C1x**
- **Single-Cycle Multiply/Accumulate Instructions**
- **Repeat Instructions**
- **Global Data Memory Interface**
- **Block Moves for Data/Program Management**
- **Five Auxiliary Registers With Dedicated Arithmetic Unit**
- **Serial Port for Multiprocessing or Interfacing to Codecs, Serial Analog-to-Digital Converters, etc.**

**Key Features: TMS320C25, TMS320C25-50, TMS320E25**

- **80-ns Instruction Cycle Time (TMS320C25-50)**
- **100-ns Instruction Cycle Time (TMS320C25)**
- **4K Words of On-Chip Secure Program EPROM (TMS320E25)**
- **4K Words of On-Chip Program ROM (TMS320C25)**
- **544 Words of On-Chip RAM**
- **128K Words of Total Program/Data Memory Space**
- **Wait States for Communications to Slower Off-Chip Memories**
- **Object-Code Compatible With the TMS32020**
- **Source-Code Compatible With TMS320C1x**
- **24 Additional Instructions to Support Adaptive Filtering, FFTs, and Extended-Precision Arithmetic**
- **Block Moves for Data/Program Management**
- **Single-Cycle Multiply/Accumulate Instructions**
- **Eight Auxiliary Registers With Dedicated Arithmetic Unit**
- **Bit-Reversed Indexed-Addressing Mode for Radix-2 FFTS**
- **Double-Buffered Serial Port**



- **On-Chip Clock Generator**
- **Single 5-V Supply**
- **NMOS Technology**
- **68-Pin Grid Array (PGA) Package**



- **On-Chip Clock Generator**
- **Single 5-V Supply**
- **Internal Security Mechanism (TMS320E25)**
- **68-to-28 Pin Conversion Adapter Socket**
- **CMOS Technology**
- **68-Pin Grid Array (PGA) Package (TMS320C25)**
- **68-Lead Plastic Leaded Chip Carrier (PLCC) Package (TMS320C25, TMS320C25-50)**
- **68-Lead CER-QUAD Package (TMS320E25)**



SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

Table 1 provides an overview of the second-generation TMS320 processors with comparisons of memory, I/O, cycle timing, power, package type, technology, and military support. For specific availability, contact the nearest TI Field Sales Office.



#### **Table 1. TMS320 Second-Generation Device Overview**

 $\dagger$  SER = serial; PAR = parallel; DMA = direct memory access; CON = concurrent DMA.

‡ Military version available; contact nearest TI Field Sales Office for availability.

§ Military version planned; contact nearest TI Field Sales Office for details.

#### **architecture**

The TMS320 family utilizes a modified Harvard architecture for speed and flexibility. In a strict Harvard architecture, program and data memory lie in two separate spaces, permitting a full overlap of instruction fetch and execution. The TMS320 family's modification of the Harvard architecture allows transfers between program and data spaces, thereby increasing the flexibility of the device. This modification permits coefficients stored in program memory to be read into the RAM, eliminating the need for a separate coefficient ROM. It also makes available immediate instructions and subroutines based on computed values.

Increased throughput on the TMS320C2x devices for many DSP applications is accomplished by means of single-cycle multiply/accumulate instructions with a data move option, up to eight auxiliary registers with a dedicated arithmetic unit, and faster I/O necessary for data-intensive signal processing.

The architectural design of the TMS320C2x emphasizes overall speed, communication, and flexibility in processor configuration. Control signals and instructions provide floating-point support, block-memory transfers, communication to slower off-chip devices, and multiprocessing implementations.

#### **32-bit ALU/accumulator**

The 32-bit Arithmetic Logic Unit (ALU) and accumulator perform a wide range of arithmetic and logical instructions, the majority of which execute in a single clock cycle. The ALU executes a variety of branch instructions dependent on the status of the ALU or a single bit in a word. These instructions provide the following capabilities:

- Branch to an address specified by the accumulator
- Normalize fixed-point numbers contained in the accumulator
- Test a specified bit of a word in data memory

One input to the ALU is always provided from the accumulator, and the other input may be provided from the Product Register (PR) of the multiplier or the input scaling shifter which has fetched data from the RAM on the data bus. After the ALU has performed the arithmetic or logical operations, the result is stored in the accumulator.

The 32-bit accumulator is split into two 16-bit segments for storage in data memory. Additional shifters at the output of the accumulator perform shifts while the data is being transferred to the data bus for storage. The contents of the accumulator remain unchanged.



SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

#### **functional block diagram (TMS320C2x)**





#### **scaling shifter**

The TMS320C2x scaling shifter has 16-bit input connected to the data bus and a 32-bit output connected to the ALU. The scaling shifter produces a left shift of 0 to 16 bits on the input data, as programmed in the instruction. The LSBs of the output are filled with zeroes, and the MSBs may be either filled with zeroes or sign-extended, depending upon the status programmed into the SXM (sign-extension mode) bit of status register ST1.

#### **16 16-bit parallel multiplier**

The 16  $\times$  16-bit hardware multiplier is capable of computing a signed or unsigned 32-bit product in a single machine cycle. The multiplier has the following two associated registers.

- A 16-bit Temporary Register (TR) that holds one of the operands for the multiplier, and
- A 32-bit Product Register (PR) that holds the product.

Incorporated into the instruction set are single-cycle multiply/accumulate instructions that allow both operands to be processed simultaneously. The data for these operations may reside anywhere in internal or external memory, and can be transferred to the multiplier each cycle via the program and data buses.

Four product shift modes are available at the Product Register (PR) output that are useful when performing multiply/accumulate operations, fractional arithmetic, or justifying fractional products.

#### **timer**

The TMS320C2x provides a memory-mapped 16-bit timer for control operations. The on-chip timer (TIM) register is a down counter that is continuously clocked by CLKOUT1 on the TMS320C25. The timer is clocked by CLKOUT1/4 on the TMS32020. A timer interrupt (TINT) is generated every time the timer decrements to zero. The timer is reloaded with the value contained in the period (PRD) register within the next cycle after it reaches zero so that interrupts may be programmed to occur at regular intervals of PRD + 1 cycles of CLKOUT 1 on the TMS320C25 or  $4 \times PRD \times$  CLKOUT 1 cycles on the TMS32020.

#### **memory control**

The TMS320C2x provides a total of 544 16-bit words of on-chip data RAM, divided into three separate blocks (B0, B1, and B2). Of the 544 words, 288 words (blocks B1 and B2) are always data memory, and 256 words (block B0) are programmable as either data or program memory. A data memory size of 544 words allows the TMS320C2x to handle a data array of 512 words (256 words if on-chip RAM is used for program memory), while still leaving 32 locations for intermediate storage. When using block B0 as program memory, instructions can be downloaded from external program memory into on-chip RAM and then executed.

When using on-chip program RAM, ROM, EPROM, or high-speed external program memory, the TMS320C2x runs at full speed without wait states. However, the READY line can be used to interface the TMS320C2x to slower, less-expensive external memory. Downloading programs from slow off-chip memory to on-chip program RAM speeds processing while cutting system costs.

The TMS320C2x provides three separate address spaces for program memory, data memory, and I/O. The on-chip memory is mapped into either the 64K-word data memory or program memory space, depending upon the memory configuration (see Figure 1). The CNFD (configure block B0 as data memory) and CNFP (configure block B0 as program memory) instructions allow dynamic configuration of the memory maps through software. Regardless of the configuration, the user may still execute from external program memory.

The TMS320C2x has six registers that are mapped into the data memory space: a serial port data receive register, serial port data transmit register, timer register, period register, interrupt mask register, and global memory allocation register.



SPRS010B — MAY 1987 — REVISED NOVEMBER 1990



**(b) Memory Maps After a CNFP Instruction**

**Figure 1. Memory Maps**



#### **interrupts and subroutines**

The TMS320C2x has three external maskable user interrupts INT2-INT0, available for external devices that interrupt the processor. Internal interrupts are generated by the serial port (RINT and XINT), by the timer (TINT), and by the software interrupt (TRAP) instruction. Interrupts are prioritized with reset (RS) having the highest priority and the serial port transmit interrupt (XINT) having the lowest priority. All interrupt locations are on two-word boundaries so that branch instructions can be accommodated in those locations if desired.

A built-in mechanism protects multicycle instructions from interrupts. If an interrupt occurs during a multicycle instruction, the interrupt is not processed until the instruction is completed. This mechanism applies to instructions that are repeated and to instructions that become multicycle due to the READY signal.

#### **external interface**

The TMS320C2x supports a wide range of system interfacing requirements. Program, data, and I/O address spaces provide interface to memory and I/O, thus maximizing system throughput. I/O design is simplified by having I/O treated the same way as memory. I/O devices are mapped into the I/O address space using the processor's external address and data buses in the same manner as memory-mapped devices. Interface to memory and I/O devices of varying speeds is accomplished by using the READY line. When transactions are made with slower devices, the TMS320C2x processor waits until the other device completes its function and signals the processor via the READY line. Then, the TMS320C2x continues execution.

A full-duplex serial port provides communication with serial devices, such as codecs, serial A/D converters, and other serial systems. The interface signals are compatible with codecs and many other serial devices with a minimum of external hardware. The serial port may also be used for intercommunication between processors in multiprocessing applications.

The serial port has two memory-mapped registers: the data transmit register (DXR) and the data receive register (DRR). Both registers operate in either the byte mode or 16-bit word mode, and may be accessed in the same manner as any other data memory location. Each register has an external clock, a framing synchronization pulse, and associated shift registers. One method of multiprocessing may be implemented by programming one device to transmit while the others are in the receive mode. The serial port on the TMS320C25 is double-buffered and fully static.

#### **multiprocessing**

The flexibility of the TMS320C2x allows configurations to satisfy a wide range of system requirements and can be used as follows:

- A standalone processor
- A multiprocessor with devices in parallel
- A slave/host multiprocessor with global memory space
- A peripheral processor interfaced via processor-controlled signals to another device.

For multiprocessing applications, the TMS320C2x has the capability of allocating global data memory space and communicating with that space via the BR (bus request) and READY control signals. Global memory is data memory shared by more than one processor. Global data memory access must be arbitrated. The 8-bit memory-mapped GREG (global memory allocation register) specifies part of the TMS320C2x's data memory as global external memory. The contents of the register determine the size of the global memory space. If the current instruction addresses an operand within that space. BR is asserted to request control of the bus. The length of the memory cycle is controlled by the READY line.

The TMS320C2x supports DMA (direct memory access) to its external program/data memory using the HOLD and HOLDA signals. Another processor can take complete control of the TMS320C2x's external memory by asserting HOLD low. This causes the TMS320C2x to place its address data and control lines in a high-impedance state, and assert HOLDA. On the TMS320C2x, program execution from on-chip ROM may proceed concurrently when the device is in the hold mode.



SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

#### **instruction set**

The TMS320C2x microprocessor implements a comprehensive instruction set that supports both numeric-intensive signal processing operations as well as general-purpose applications, such as multiprocessing and high-speed control. The TMS32020 source code is upward-compatible with TMS320C25 source code. TMS32020 object code runs directly on the TMS320C25.

For maximum throughput, the next instruction is prefetched while the current one is being executed. Since the same data lines are used to communicate to external data/program or I/O space, the number of cycles may vary depending upon whether the next data operand fetch is from internal or external memory. Highest throughput is achieved by maintaining data memory on-chip and using either internal or fast external program memory.

#### **addressing modes**

The TMS320C2x instruction set provides three memory addressing modes: direct, indirect, and immediate addressing.

Both direct and indirect addressing can be used to access data memory. In direct addressing, seven bits of the instruction word are concatenated with the nine bits of the data memory page pointer to form the 16-bit data memory address. Indirect addressing accesses data memory through the auxiliary registers. In immediate addressing, the data is based on a portion of the instruction word(s).

In direct memory addressing, the instruction word contains the lower seven bits of the data memory address. This field is concatenated with the nine bits of the data memory page pointer to form the full 16-bit address. Thus, memory is paged in the direct addressing mode with a total of 512 pages, each page containing 128 words.

Up to eight auxiliary registers (AR0-AR7) provide flexible and powerful indirect addressing (five on the TMS32020, eight on the TMS320C25). To select a specific auxiliary register, the Auxiliary Register Pointer (ARP) is loaded with a value from 0 to 7 for AR0 through AR7, respectively.

There are seven types of indirect addressing: auto-increment or auto-decrement, post-indexing by either adding or subtracting the contents of AR0, single indirect addressing with no increment or decrement, and bit-reversal addressing (used in FFTs on the TMS320C25 only) with increment or decrement. All operations are performed on the current auxiliary register in the same cycle as the original instruction, following which the current auxiliary register and ARP may be modified.

#### **repeat feature**

A repeat feature, used with instructions such as multiply/accumulates, block moves, I/O transfers, and table read/writes, allows a single instruction to be performed up to 256 times. The repeat counter (RPTC) is loaded with either a data memory value (RPT instruction) or an immediate value (RPTK instruction). The value of this operand is one less than the number of times that the next instruction is executed. Those instructions that are normally multicycle are pipelined when using the repeat feature, and effectively become single-cycle instructions.



SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

#### **instruction set summary**

Table 2 lists the symbols and abbreviations used in Table 3, the TMS320C25 instruction set summary. Table 3 consists primarily of single-cycle, single-word instructions. Infrequently used branch, I/O, and CALL instructions are multicycle. The instruction set summary is arranged according to function and alphabetized within each functional grouping. The symbol (†) indicates those instructions that are not included in the TMS320C1x instruction set. The symbol (‡) indicates instructions that are not included in the TMS32020 instruction set.



#### **Table 2. Instruction Symbols**



SPRS010B — MAY 1987 — REVISED NOVEMBER 1990



#### **Table 3. TMS320C25 Instruction Set Summary**

† These instructions are not included in the TMS320C1x instruction set.



SPRS010B — MAY 1987 — REVISED NOVEMBER 1990



### **Table 3. TMS320C25 Instruction Set Summary (continued)**

† These instructions are not included in the TMS320C1x instruction set.



SPRS010B — MAY 1987 — REVISED NOVEMBER 1990



## **Table 3. TMS320C25 Instruction Set Summary (continued)**

† These instructions are not included in the TMS320C1x instruction set.



SPRS010B — MAY 1987 — REVISED NOVEMBER 1990



### **Table 3. TMS320C25 Instruction Set Summary (continued)**

† These instructions are not included in the TMS320C1x instruction set.



SPRS010B — MAY 1987 — REVISED NOVEMBER 1990



## **Table 3. TMS320C25 Instruction Set Summary (concluded)**

† These instructions are not included in the TMS320C1x instruction set.



SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

## **TMS32020 PRODUCT NOTIFICATION**

Texas Instruments has identified an unusual set of circumstances that will cause the BIT (Test Bit) instruction on the TMS32020 to affect the contents of the accumulator; ideally, the BIT instruction should not affect the accumulator. This set of conditions is:

- 1. The overflow mode is set (the OVM status register bit is set to one.)
- 2. And, the two LSBs of the BIT instruction opcode word are zero.
	- a. When direct memory addressing is used, every fourth data word is affected; all other locations are not affected.
	- b. When indirect addressing is used, the two LSBs will be zero if a new ARP is not selected or if a new ARP is selected and that ARP is 0 or 4.
- 3. And, adding the contents of the accumulator with the contents of the addressed data memory location, shifted by  $2^{(bit \, code)}$ , causes an overflow of the accumulator.

If all of these conditions are met, the contents of the accumulator will be replaced by the positive or negative saturation value, depending on the polarity of the overflow.

Various methods for avoiding this phenomenon are available:

- If the TMS32020 is not in the saturation mode when the BIT instruction is executed, the device operates properly and the accumulator is not affected.
- Execute the Reset Overflow Mode (ROVM) instruction immediately prior to the BIT instruction and the Set Overflow Mode (SOVM) instruction immediately following the BIT instruction.
- If direct memory addressing is being used during the BIT instructions, reorganize memory so that the page relative locations 0, 4, 8, C, 10 . . . are not used.
- If indirect addressing is being used during the Bit instruction, select a new ARP which is not AR0 or AR4. If necessary, follow the instruction with a LARP AR0 or LARP AR4 to restore the code.
- Use the Test Bit Specified by T Register (BITT) instruction instead of the BIT instruction. The BITT instruction operates correctly and will not affect the accumulator under any circumstances.
- Replace TMS32020 with TMS320C25 for ideal pin-to-pIn and object-code compatibility. The BIT instruction on the TMS320C25 executes properly and will not affect the accumulator under any circumstances.



SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

#### **development support**

Together, Texas Instruments and its authorized third-party suppliers offer an extensive line of development support products to assist the user in all aspects of TMS320 second-generation-based design and development. These products range from development and application software to complete hardware development and evaluation systems. Table 4 lists the development support products for the second-generation TMS320 devices.

System development may begin with the use of the simulator, Software Development System (SWDS), or emulator (XDS) along with an assembler/linker. These tools give the TMS320 user various means of evaluation, from software simulation of the second-generation TMS320s (simulator) to full-speed in-circuit emulation with hardware and software breakpoint trace and timing capabilities (XDS).

Software and hardware can be developed simultaneously by using the macro assembler/linker, C compiler, and simulator for software development, the XDS for hardware development, and the Software Development System for both software development and limited hardware development.

Many third-party vendors offer additional development support for the second-generation TMS320s, including assembler/linkers, simulators, high-level languages, applications software, algorithm development tools, application boards, software development boards, and in-circuit emulators. Refer to the *TMS320 Family Development Support Reference Guide* (SPRU011A) for further information about TMS320 development support products offered by both Texas Instruments and its third-party suppliers.

Additional support for the TMS320 products consists of an extensive library or product and applications documentation. Three-day DSP design workshops are offered by the TI Regional Technology Centers (RTCs). These workshops provide insight into the architecture and the instruction set of the second-generation TMS320s as well as hands-on training with the TMS320 development tools. When technical questions arise regarding the TMS320 family, contact the Texas Instruments TMS320 Hotline at (713) 274-2320. Or, keep informed on the latest TI and third-party development support tools by accessing the DSP Bulletin Board Service (BBS) at (713) 274-2323. The BBS serves 2400-, 1200- and 300-bps modems. Also, TMS320 application source code may be downloaded from the BBS.



SPRS010B — MAY 1987 — REVISED NOVEMBER 1990



### **Table 4. TMS320 Second-Generation Software and Hardware Support**

NOTE: Emulation support for the TMS320C25-50 is available from Macrochip Research, Inc.; refer to the *TMS320 Family Development Support Reference Guide* (SPRU011A) for the mailing address.

**IBM** is a trademark of International Business Machines Corporation. **PC-DOS** is a trademark of International Business Machines Corporation. **VAX** and **VMS** are trademarks of Digital Equipment Corporation. **XDS** is a trademark of Texas Instruments Incorporated.



SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

#### **documentation support**

Extensive documentation supports the second-generation TMS320 devices from product announcement through applications development. The types of documentation include data sheets with design specifications, complete user's guides, and 750 pages of application reports published in the book, *Digital Signal Processing Applications with the TMS320 Family* (SPRA012A). An application report, *Hardware Interfacing to the TMS320C25* (SPRA014A), is available for that device.

A series of DSP textbooks is being published by Prentice-Hall and John Wiley & Sons to support digital signal processing research and education. The TMS320 newsletter, *Details on Signal Processing*, is published quarterly and distributed to update TMS320 customers on product information. The TMS320 DSP bulletin board service provides access to large amounts of information pertaining to the TMS320 family.

Refer to the *TMS320 Family Development Support Reference Guide* (SPRU011A) for further information about TMS320 documentation. To receive copies of second-generation TMS320 literature, call the Customer Response Center at 1-800-232-3200.

#### **specification overview**

The electrical specifications for the TMS32020, TMS320C25, TMS320E25, and TMS320C25-50 are given in the following pages. Note that the electrical specifications for the TMS320E25 are identical to those for the TMS320C25, with the addition of EPROM-related specifications. A summary of differences between TMS320C25 and TMS320C25-50 specifications immediately follows the TMS320C25-50 specification.



SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

### **absolute maximum ratings over specified temperature range (unless otherwise noted)†**



† Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

 $\ddagger$  All voltage values are with respect to  $V_{SS}$ .

### **recommended operating conditions**



NOTES: 1. Case temperature  $(T_C)$  must be maintained below 90°C.

2.  $R_{\theta JA} = 36^{\circ}C/Watt$ ,  $R_{\theta JC} = 6^{\circ}C/Watt$ .

#### **electrical characteristics over specified free-air temperature range (unless otherwise noted)**



§ All typical values for  $I_{CC}$  are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C.



This device contains circuits to protect its inputs and outputs against damage due to high static voltages or electrostatic fields. These circuits have been qualified to protect this device against electrostatic discharges (ESD) of up to 2 kV according to MIL-STD-883C, Method 3015; however, it is advised that precautions should be taken to avoid application of any voltage higher than maximum-rated voltages to these high-impedance circuits. During storage or handling, the device leads should be shorted together or the device should be placed in conductive foam. In a circuit, unused inputs should always be connected to an appropriated logic voltage level, preferably either

V<sub>CC</sub> or ground. Specific guidelines for handling devices of this type are contained in the publication *Guidelines for Handling Electrostatic-Discharge-Sensitive (ESDS) Devices and Assemblies* available from Texas Instruments.



SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

## **CLOCK CHARACTERISTICS AND TIMING**

The TMS32020 can use either its internal oscillator or an external frequency source for a clock.

### **internal clock option**

The internal oscillator is enabled by connecting a crystal across X1 and X2/CLKIN (see Figure 2). The frequency of CLKOUT1 is one-fourth the crystal fundamental frequency. The crystal should be fundamental mode, and parallel resonant, with an effective series resistance of 30  $\Omega$ , a power dissipation of 1 mW, and be specified at a load capacitance of 20 pF.



<sup>†</sup> Value derived from characterization data; minimum  $f_{sx}$  at test = 825 kHz.



**Figure 2. Internal Clock Option**

#### **external clock option**

An external frequency source can be used by injecting the frequency directly into X2/CLKIN with X1 left unconnected. The external frequency injected must conform to the specifications listed in the following table.





NOTE 3:  $Q = 1/4t_{C(C)}$ .



SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

## **timing requirements over recommended operating conditions (see Note 3)**



† Value derived from characterization data and not tested.

NOTES: 3.  $Q = 1/4t_{C(C)}$ .

4. CLKIN duty cycle  $[t_{r(CI)} + t_{w(CIH)]}/t_{c(CI)}$  must be within 40-60%.



**Figure 3. Test Load Circuit**



**(a) Input**



**(b) Output**





SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

## **MEMORY AND PERIPHERAL INTERFACE TIMING**

#### **switching characteristics over recommended operating conditions (see Note 3)**



† Value derived from characterization data and not tested.

NOTES: 3.  $Q = 1/4t_{C(C)}$ .

- 5. A15-A0, PS, DS, IS, R/W, and BR timings are all included in timings referenced as "address".
- 6. Delays between CLKOUT1/CLKOUT2 edges and STRB edges track each other, resulting in  $t_{w(SL)}$  and  $t_{w(SH)}$  being 2Q with no wait states.

#### **timing requirements over recommended operating conditions (see Note 3)**

![](_page_23_Picture_372.jpeg)

† Value derived from characterization data and not tested.

NOTES: 3.  $Q = 1/4t_{C(C)}$ .

5. A15-A0, PS, DS, IS, R/W, and BR timings are all included in timings referenced as "address".

7. Read data access time is defined as  $t_{a(A)} = t_{su(A)} + t_{w(SL)} - t_{su(D)R}$ .

![](_page_23_Picture_15.jpeg)

SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

# **RS, INT, BIO, AND XF TIMING**

## **switching characteristics over recommended operating conditions (see Note 3 and 8)**

![](_page_24_Picture_340.jpeg)

NOTES: 3.  $Q = 1/4t_{C(C)}$ .

8. RS, INT, and BIO are asynchronous inputs and can occur at any time during a clock cycle. However, if the specified setup time is met, the exact sequence shown in the timing diagrams will occur.

## **timing requirements over recommended operating conditions (see Note 3 and 8)**

![](_page_24_Picture_341.jpeg)

† Value derived from characterization data and not tested.

NOTES: 3.  $Q = 1/4t_{C(C)}$ .

8. RS, INT, and BIO are asynchronous inputs and can occur at any time during a clock cycle. However, if the specified setup time is met, the exact sequence shown in the timing diagrams will occur.

## **HOLD TIMING**

#### **switching characteristics over recommended operating conditions (see Note 3)**

![](_page_24_Picture_342.jpeg)

† Value derived from characterization data and not tested.

NOTES: 3.  $Q = 1/4t_{C(C)}$ .

9. A15-A0,  $\overline{PS}$ ,  $\overline{DS}$ ,  $\overline{SS}$ ,  $\overline{STRB}$ , and  $R/\overline{W}$  timings are all included in timings referenced as "address."

#### **timing requirements over recommended operating conditions (see Note 3)**

![](_page_24_Picture_343.jpeg)

NOTE 3:  $Q = 1/4t_{C(C)}$ .

![](_page_24_Picture_21.jpeg)

SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

## **SERIAL PORT TIMING**

### **switching characteristics over recommended operating conditions (see Note 3)**

![](_page_25_Picture_222.jpeg)

NOTES: 3.  $Q = 1/4t_{C(C)}$ .

10. The last occurrence of FSX falling and CLKX rising.

### **timing requirements over recommended operating conditions (see Note 3)**

![](_page_25_Picture_223.jpeg)

<sup>†</sup> Value derived from characterization data; minimum  $f_{sx}$  at test = 825 kHz.

‡ Value derived from characterization data and not tested.

NOTES: 3.  $Q = 1/4t_{C(C)}$ .

11. The duty cycle of the serial port clock must be within 40-60%.

![](_page_25_Picture_14.jpeg)

SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

### **absolute maximum ratings over specified temperature range (unless otherwise noted)†**

![](_page_26_Picture_429.jpeg)

† Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

 $<sup>‡</sup>$  All voltage values are with respect to V<sub>SS</sub>.</sup>

### **recommended operating conditions**

![](_page_26_Picture_430.jpeg)

## **electrical characteristics over specified free-air temperature range (unless otherwise noted)**

![](_page_26_Picture_431.jpeg)

§ All typical values are at  $V_{CC} = 5$  V,  $T_A = 25^\circ$ .

![](_page_26_Picture_11.jpeg)

Caution. This device contains circuits to protect its inputs and outputs against damage due to high static voltages or electrostatic fields. These circuits have been qualified to protect this device against electrostatic discharges (ESD) of up to 2 kV according to MIL-STD-883C, Method 3015; however, it is advised that precautions to be taken to avoid application of any voltage higher than maximum rated voltages to these high-impedance circuits. During storage or handling, the device leads should be shorted together or the device should be placed in conductive foam. In a circuit, unused inputs should always be connected to an appropriate logic voltage level, preferably either  $V_{CC}$  or ground. Specific guidelines for handling devices of this type are contained in the publication "Guidelines for Handling

![](_page_26_Picture_13.jpeg)

Electrostatic-Discharge Sensitive (ESDS) Devices and Assemblies" available from Texas Instruments

SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

## **CLOCK CHARACTERISTICS AND TIMING**

The TMS32025 can use either its internal oscillator or an external frequency source for a clock.

### **internal clock option**

The internal oscillator is enabled by connecting a crystal across X1 and X2/CLKIN (see Figure 2). The frequency of CLKOUT1 is one-fourth the crystal fundamental frequency. The crystal should be either fundamental or overtone mode, and parallel resonant, with an effective series resistance of 30  $\Omega$ , a power dissipation of 1 mW, and be specified at a load capacitance of 20 pF. Note that overtone crystals require an additional tuned LC circuit; see the application report, *Hardware Interfacing to the TMS320C25* (SPRA014A).

![](_page_27_Picture_289.jpeg)

† The serial port was tested at a minimum frequency of 1.25 MHz. However, the serial port was fully static but will properly function down to  $f_{SX} = 0$  Hz.

![](_page_27_Figure_8.jpeg)

**Figure 2. Internal Clock Option**

## **external clock option**

An external frequency source can be used by injecting the frequency directly into X2/CLKIN with X1 left unconnected. The external frequency injected must conform to the specifications listed in the following table.

![](_page_27_Picture_290.jpeg)

![](_page_27_Picture_291.jpeg)

NOTE 3:  $Q = 1/4t_{C(C)}$ .

![](_page_27_Picture_15.jpeg)

SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

### **timing requirements over recommended operating conditions (see Note 3)**

![](_page_28_Picture_271.jpeg)

† Value derived from characterization data and not tested.

NOTES: 3.  $Q = 1/4t_{C(C)}$ .

4. CLKIN duty cycle  $[t_{r(CI)} + t_{w(CIH)}]/t_{c(CI)}$  must be within 40-60%.

![](_page_28_Figure_7.jpeg)

### **Figure 3. External Clock Option**

Shown above is a crystal oscillator circuit suitable for providing the input clock signal to the TMS320C25, TMS320E25, and TMS320C25-50. Please refer to *Hardware Interfacing to the TMS320C25* (document number SPRA014A) for details on circuit operation.

![](_page_28_Figure_10.jpeg)

**Figure 4. Test Load Circuit**

![](_page_28_Picture_12.jpeg)

SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

![](_page_29_Figure_2.jpeg)

**(b) Output**

**Figure 5. Voltage Reference Levels**

## **MEMORY AND PERIPHERAL INTERFACE TIMING**

#### **switching characteristics over recommended operating conditions (see Note 3)**

![](_page_29_Picture_434.jpeg)

† Value derived from characterization data and not tested.

NOTES: 3.  $Q = 1/4t_{C(C)}$ .

- 5. A15-A0, PS, DS, IS, R/W, and BR timings are all included in timings referenced as "address".
- 6. Delays between CLKOUT1/CLKOUT2 edges and  $\overline{STRB}$  edges track each other, resulting in  $t_{w(SL)}$  and  $t_{w(SH)}$  being 2Q with no wait states.

## **timing requirements over recommended operating conditions (see Note 3)**

![](_page_29_Picture_435.jpeg)

NOTES: 3.  $Q = 1/4t_{C(C)}$ .

5. A15-A0, PS, DS, IS, R/W, and BR timings are all included in timings referenced as "address".

7. Read data access time is defines as  $t_{a(A)} = t_{su(A)} + t_{w(SL)} - t_{su(D)R}$ .

![](_page_29_Picture_18.jpeg)

SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

# **RS, INT, BIO, AND XF TIMING**

## **switching characteristics over recommended operating conditions (see Note 3 and 8)**

![](_page_30_Picture_331.jpeg)

NOTES: 3.  $Q = 1/4t_{C(C)}$ .

8. RS, INT, and BIO are asynchronous inputs and can occur at any time during a clock cycle. However, if the specified setup time is met, the exact sequence shown in the timing diagrams will occur.

### **timing requirements over recommended operating conditions (see Note 3 and 8)**

![](_page_30_Picture_332.jpeg)

† Value derived from characterization data and not tested.

NOTES:  $3. \quad Q = 1/4t_{C(C)}$ .

8. RS, INT, and BIO are asynchronous inputs and can occur at any time during a clock cycle. However, if the specified setup time is met, the exact sequence shown in the timing diagrams will occur.

## **HOLD TIMING**

#### **switching characteristics over recommended operating conditions (see Note 3)**

![](_page_30_Picture_333.jpeg)

† Value derived from characterization data and not tested.

NOTES: 3.  $Q = 1/4t_{C(C)}$ .

9. A15-A0, PS, DS, IS, STRB, and R/W timings are all included in timings referenced as "address."

#### **timing requirements over recommended operating conditions (see Note 3)**

![](_page_30_Picture_334.jpeg)

NOTE 3:  $Q = 1/4t_{C(C)}$ .

![](_page_30_Picture_21.jpeg)

SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

## **SERIAL PORT TIMING**

### **switching characteristics over recommended operating conditions (see Note 3)**

![](_page_31_Picture_219.jpeg)

NOTES: 3.  $Q = 1/4t_{C(C)}$ .

10. The last occurrence of FSX falling and CLKX rising.

#### **timing requirements over recommended operating conditions (see Note 3)**

![](_page_31_Picture_220.jpeg)

† The serial port was tested at a minimum frequency of 1.25 MHz. However, the serial port was fully static but will properly function down to  $f_{SX} = 0$  Hz.

‡ Value derived from characterization data and not tested.

NOTES: 3.  $Q = 1/4t_{C(C)}$ .

11. The duty cycle of the serial port clock must be within 40-60%.

![](_page_31_Picture_13.jpeg)

## **EPROM PROGRAMMING**

## **absolute maximum ratings over specified temperature range (unless otherwise noted)†**

![](_page_32_Picture_440.jpeg)

† Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

‡ All voltage values are with respect to GND.

### **recommended operating conditions**

![](_page_32_Picture_441.jpeg)

NOTES: 12. V<sub>PP</sub> can be connected to V<sub>CC</sub> directly (except in the program mode). V<sub>CC</sub> supply current in this case would be  $I_{\rm CC}$  + I<sub>PP</sub>. During programming, V<sub>PP</sub> must be maintained at 12.5 V ( $\pm$  0.25 V).

13.  $V_{CC}$  must be applied before or at the same time as  $V_{PP}$  and removed after or at the same time as  $V_{PP}$ . This device must not be inserted into or removed from the board when  $V_{PP}$  or  $V_{CC}$  is applied.

## **electrical characteristics over specified temperature range (unless otherwise noted)**

![](_page_32_Picture_442.jpeg)

§ All typical values for  $I_{CC}$  are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C.

#### recommended timing requirements for programming,  $T_A = 25^\circ C$ ,  $V_{CC} = 6 V$ ,  $V_{PP} = 12.5 V$ **(see Notes 14 and 15)**

![](_page_32_Picture_443.jpeg)

¶ Value derived from characterization data and not tested.

NOTES: 14. For all switching characteristics and timing measurements, input pulse levels are 0.4 V to 2.4 V and V<sub>PP</sub> = 12.5 V ± 0.5 V during programming.

15. Common test conditions apply for  $t_{dis(G)}$  except during programming.

![](_page_32_Picture_19.jpeg)

SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

**absolute maximum ratings over specified temperature range (unless otherwise noted)†**

![](_page_33_Picture_359.jpeg)

<sup>†</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

 $\ddagger$  All voltage values are with respect to Vss.

#### **recommended operating conditions**

![](_page_33_Picture_360.jpeg)

## **electrical characteristics over specified free-air temperature range (unless otherwise noted)**

![](_page_33_Picture_361.jpeg)

§ All typical values are at  $V_{CC} = 5$  V,  $T_A = 25^{\circ}$ C.

![](_page_33_Picture_11.jpeg)

## **CLOCK CHARACTERISTICS AND TIMING**

The TMS320C25-50 can use either its internal oscillator or an external frequency source for a clock.

#### **internal clock option**

The internal oscillator is enabled by connecting a crystal across X1 and X2, CLKIN. The frequency of CLKOUT1 is one-fourth the crystal fundamental frequency. The crystal should be in either fundamental or overtone mode, and parallel resonant, with an effective series resistance of 30  $\Omega$ , a power dissipation of 1 mW, and be specified at a load capacitance of 20 pF. Note that overtone crystals require an additional tuned LC circuit.

![](_page_34_Picture_273.jpeg)

† The serial port was tested at a minimum frequency of 1.25 MHz. However, the serial port was fully static but will properly function down to  $f_{SX} = 0$  Hz.

![](_page_34_Figure_8.jpeg)

**Figure 6. Internal Clock Option**

#### **external clock option**

An external frequency source can be used by injecting the frequency directly into X2/CLK, with X1 left unconnected. The external frequency injected must conform to specifications listed in the following table.

#### **switching characteristics over recommended operating conditions (see Note 3)**

![](_page_34_Picture_274.jpeg)

NOTE 3:  $Q = 1/4$  t<sub>c(C)</sub>

![](_page_34_Picture_15.jpeg)

# **TMS320C25 50**

SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

![](_page_35_Figure_2.jpeg)

**Figure 7. External Clock Option**

## **timing requirements over recommended operating conditions (see Note 3)**

![](_page_35_Picture_225.jpeg)

† Value derived from characterization data and not tested.

NOTES: 3.  $Q = 1/4$  t<sub>c(C)</sub>

4. CLKIN duty cycle  $[t_{r(CI)} + t_{w(CIH)}]/t_{c(CI)}$  must be within 40-60%.

![](_page_35_Picture_9.jpeg)

## **MEMORY AND PERIPHERAL INTERFACE TIMING**

### **switching characteristics over recommended operating conditions (see Note 3)**

![](_page_36_Picture_352.jpeg)

† Value derived from characterization data and not tested.

NOTES: 3.  $Q = 1/4$  t<sub>c(C)</sub>

- 5. A15-A0, PS, DS, IS, R/W, and BR timings are all included in timings referenced as "address".
- 6. Delay between CLKOUT1, CLKOUT2, and STRB edges track each other, resulting in t<sub>w(SL)</sub> and t<sub>w(SH)</sub> being 2Q with no wait states.

### **timing requirements over recommended operating conditions (see Note 3)**

![](_page_36_Picture_353.jpeg)

NOTES: 3.  $Q = 1/4$  t<sub>c(C)</sub>

5. A15-A0, PS, DS, IS, R/W, and BR timings are all included in timings referenced as "address".

7. Read data access time is defined as  $t_{a(A)} = t_{su(A)} + t_{w(SL)} - t_{su(D)R}$ .

![](_page_36_Picture_14.jpeg)

## **RS, INT, BIO, AND XF TIMING**

### **switching characteristics over recommended operating conditions (see Notes 3 and 16)**

![](_page_37_Picture_326.jpeg)

† Value derived from characterization data and not tested.

NOTES: 3.  $Q = 1/4 t_{c(C)}$ 

16. RS, INT, BIO are asynchronous inputs and can occur at any time during a clock cycle.

#### **timing requirements over recommended operating conditions (see Notes 3 and 16)**

![](_page_37_Picture_327.jpeg)

† Value derived from characterization data and not tested.

NOTES: 3.  $Q = 1/4$  t<sub>c(C)</sub>

16. RS, INT, BIO are asynchronous inputs and can occur at any time during a clock cycle.

## **HOLD TIMING**

#### **switching characteristics over recommended operating conditions (see Note 3)**

![](_page_37_Picture_328.jpeg)

† Value derived from characterization data and not tested.

NOTES: 3.  $Q = 1/4$  t<sub>c(C)</sub>

17. A15-A0, PS, DS, STRB, and R/W timings are all included in timings referenced as "address".

#### **timing requirements over recommended operating conditions (see Note 3)**

![](_page_37_Picture_329.jpeg)

NOTE 3:  $Q = 1/4$  t<sub>c(C)</sub>

![](_page_37_Picture_22.jpeg)

## **SERIAL PORT TIMING**

#### **switching characteristics over recommended operating conditions (see Note 3)**

![](_page_38_Picture_355.jpeg)

NOTES: 3.  $Q = 1/4$  t<sub>c(C)</sub>

18. The last occurrence of FSX falling and CLKX rising.

#### **timing requirements over recommended operating conditions (see Note 3)**

![](_page_38_Picture_356.jpeg)

† The serial port was tested at a minimum frequency of 1.25 MHz. However, the serial port was fully static but will properly function down to  $f_{SX} = 0$  Hz.

‡ Value derived from characterization data and not tested.

NOTES: 3.  $Q = 1/4$  t<sub>c(C)</sub>

19. The cycle of the serial port must be within 40%-60%.

## **CONTRAST SUMMARY OF ELECTRICAL SPECIFICATIONS**

The following table presents electrical parameters which differ between TMS320C25 (40 MHz, 100 ns) and TMS320C25-50 (50 MHz, 80 ns).

#### **clock characteristics and timing**

![](_page_38_Picture_357.jpeg)

![](_page_38_Picture_17.jpeg)

## **memory and peripheral interface timing**

![](_page_39_Picture_465.jpeg)

# **RS, INT, BIO, and XF timing**

![](_page_39_Picture_466.jpeg)

## **HOLD timing**

![](_page_39_Picture_467.jpeg)

## **serial port timing**

![](_page_39_Picture_468.jpeg)

![](_page_39_Picture_10.jpeg)

SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

### **TIMING DIAGRAMS**

This section contains all the timing diagrams for the TMS320 second-generation devices. Refer to the top corner of page for the specific device.

Timing measurements are referenced to and from a low voltage of 0.8 voltage and a high voltage of 2 volts, unless otherwise noted.

#### **clock timing**

![](_page_40_Figure_6.jpeg)

![](_page_40_Picture_7.jpeg)

![](_page_40_Picture_8.jpeg)

SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

#### **memory read timing**

![](_page_41_Figure_3.jpeg)

![](_page_41_Picture_5.jpeg)

SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

![](_page_42_Figure_2.jpeg)

![](_page_42_Picture_4.jpeg)

SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

#### **one wait-state memory access timing**

![](_page_43_Figure_3.jpeg)

![](_page_43_Picture_5.jpeg)

SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

![](_page_44_Figure_2.jpeg)

† Control signals are DS, IS, R/W, and XF.

‡ Serial port controls are DX and FSX.

![](_page_44_Picture_5.jpeg)

SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

#### **interrupt timing (TMS32020)**

![](_page_45_Figure_3.jpeg)

# **interrupt timing (TMS320C25)**

![](_page_45_Figure_5.jpeg)

![](_page_45_Picture_6.jpeg)

SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

![](_page_46_Figure_2.jpeg)

![](_page_46_Figure_3.jpeg)

## **serial port transmit timing**

![](_page_46_Figure_5.jpeg)

![](_page_46_Picture_6.jpeg)

## **BIO timing**

![](_page_47_Figure_3.jpeg)

**external flag timing**

![](_page_47_Figure_5.jpeg)

![](_page_47_Picture_6.jpeg)

## **BIO timing**

![](_page_48_Figure_3.jpeg)

![](_page_48_Figure_4.jpeg)

![](_page_48_Picture_5.jpeg)

![](_page_48_Picture_6.jpeg)

# **HOLD timing (part A)**

![](_page_49_Figure_3.jpeg)

 $\dagger$  HOLD is an asynchronous input and can occur at any time during a clock cycle. If the specified timing is met, the exact sequence shown will occur; otherwise, a delay of one CLKOUT2 cycle will occur.

![](_page_49_Picture_5.jpeg)

# **TMS32020**

### **HOLD timing (part B)**

![](_page_50_Figure_3.jpeg)

† HOLD is an asynchronous input and can occur at any time during a clock cycle. If the specified timing is met, the exact sequence shown will occur; otherwise, a delay of one CLKOUT2 cycle will occur.

![](_page_50_Picture_5.jpeg)

# **HOLD timing (part A)**

![](_page_51_Figure_3.jpeg)

 $\dagger$  HOLD is an asynchronous input and can occur at any time during a clock cycle. If the specified timing is met, the exact sequence shown will occur; otherwise, a delay of one CLKOUT2 cycle will occur.

![](_page_51_Picture_5.jpeg)

# **TMS320C25**

SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

# **CLKOUT1 CLKOUT2 ten(A-C1L)** ◀ **STRB t**d(C2H-H)<sup>†</sup> **HOLD PS, DS, Valid or IS R/W D15-D0 In td(HH-AH) HOLDA A15-A0**  $N+2$   $X^2$   $N+2$ **-** N + 2 **FETCH -** N+1 **EXECUTE**

**HOLD timing (part B)**

† HOLD is an asynchronous input and can occur at any time during a clock cycle. If the specified timing is met, the exact sequence shown will occur; otherwise, a delay of one CLKOUT2 cycle will occur.

![](_page_52_Picture_4.jpeg)

SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

![](_page_53_Figure_2.jpeg)

### **TYPICAL SUPPLY CURRENT CHARACTERISTICS FOR TMS320C25**

#### **TMS320C25FNL (PLCC) reflow soldering precautions**

Recent tests have identified an industry-wide problem experienced by surface mounted devices exposed to reflow soldering temperatures. This problem involves a package cracking phenomenon sometimes experienced by large (e.g., 68-lead) plastic leaded chip carrier (PLCC) packages during surface mount manufacturing. This phenomenon occur if the TMS320C25FNL is exposed to uncontrolled levels of humidity prior to reflow solder. This moisture can flash to steam during solder reflow, causing sufficient stress to crack the package and compromise device integrity. If the TMS320C25FNL is being socketed, *no* special handling precautions are required. In addition, once the device is soldered into the board, *no* special handling precautions are required.

In order to minimize moisture absorption, TI ships the TMS320C25FNL in "dry pack" shipping bags with a RH indicator card and moisture-absorbing desiccant. These moisture-barrier shipping bags will adequately block moisture transmission to allow shelf storage for 12 months from date of seal when stored at less than 60% relative humidity (RH) and less than 30°C. Devices may be stored outside the sealed bags indefinitely if stored at less than 25% RH and 30°C.

Once the bag seal is broken, the devices should be stored at less than 60% RH and 30 $^{\circ}$ C as well as reflow soldered within two days of removal. In the event that either of the above conditions is not met, TI recommends these devices be baked in a clean oven at 125 $^{\circ}$ C and 10% maximum RH for 24 hours. This restores the devices to their "dry packed" moisture level.

#### **NOTE**

Shipping tubes will not withstand the 125°C baking process. Devices should be transferred to a metal tray or tube before baking. Standard ESD precautions should be followed.

In addition, TI recommends that the reflow process not exceed two solder cycles and the temperature not exceed  $220^{\circ}$ C.

If you have any additional questions or concerns, please contact your local TI representative.

![](_page_53_Picture_12.jpeg)

SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

## **MECHANICAL DATA**

#### **68-pin GB grid array ceramic package (TMS32020, TMS320C25)**

![](_page_54_Figure_4.jpeg)

![](_page_54_Picture_5.jpeg)

ADVANCE INFORMATION **ADVANCE INFORMATION**

# **TMS320C25 TMS320C25 50**

SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

![](_page_55_Figure_2.jpeg)

**68-lead plastic leaded chip carrier package (TMS320C25 and TMS320C25-50)**

NOTES: A. Centerline of center pin, each side, is within 0,10 (0.004) of package centerline as determined by this dimension. B. Location of each pin is within 0,127 (0.005) of true position with respect to center pin on each side.

> **WARNING When reflow soldering is required, refer to page 54 for special handling instructions.**

![](_page_55_Picture_6.jpeg)

**ADVANCEADVANCE INFORMATION INFORMATION**

## **MECHANICAL DATA**

### **68-lead FZ CER-QUAD, ceramic leaded chip carrier package (TMS320E25 only)**

This hermetically-sealed chip carrier package consists of a ceramic base, ceramic cap, and a 68-lead frame. Hermetic sealing is accomplished with glass. The FZ package is intended for both socket- or surface- mounting. Having a Sn/Pb ratio of 60/40, the tin/lead-coated leads do not require special cleaning or processing when being surface-mounted.

![](_page_56_Figure_5.jpeg)

NOTES: 1. Glass is optional, and the diameter is dependent on device application.

2. Centerline of center pin, each side, is within 0,10 (0.004) of package centerline as determined by dimension B.

- 3. Location of each pin is within 0,127 (0.005) of true position with respect to center pin on each side.
- 4. The lead contact points are within 0,15 (0.006) of being planar.

![](_page_56_Picture_10.jpeg)

SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

#### **programming the TMS320E25 EPROM cell**

The TMS320E25 includes a 4K 16-bit EPROM, implemented from an industry-standard EPROM cell, to perform prototyping and early field testing and to achieve low-volume production. When used with a 4K-word masked-ROM TMS320C25, the TMS320E25 yields a high-volume, low-cost production as a result of more migration paths for data. An EPROM adapter socket (part # TMDX3270120), shown in Figure 8, is available to provide 68-pin to 28-pin conversion for programming the TMS320E25.

![](_page_57_Figure_4.jpeg)

**Figure 8. EPROM Adapter Socket**

Key features of the EPROM cell include standard programming and verification. For security against copyright violations, the EPROM cell features an internal protection mechanism to prevent proprietary code from being read. The protection feature can be used to protect reading the EPROM contents. This section describes erasure, fast programming and verification, and EPROM protection and verification.

#### **fast programming and verification**

The TMS320E25 EPROM cell is programmed using the same family and device codes as the TMS27C64 8K x 8-bit EPROM. The TMS27C64 EPROM series are ultraviolet-light erasable, electrically programmable read-only memories, fabricated using HVCMOS technology. The TMS27C64 is pin-compatible with existing 28-pin ROMs and EPROMs. The TMS320E25, like the TMS27C64, operates from a single 5-V supply in the read mode; however, a 12.5-V supply is needed for programming. All programming signals are TTL level. For programming outside the system, existing EPROM programmers can be used. Locations may be programmed singly, in blocks, or at random. When programmed in blocks, the data is loaded into the EPROM cell one byte at a time, the high byte first and the low byte second.

![](_page_57_Picture_9.jpeg)

SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

Figure 9 shows the wiring conversion to program the TMS320E25 using the 28-pin pinout of the TMS27C64. The pin nomenclature table provides a description of the TMS27C64 pins. The code to be programmed into the device should be serial mode. The TMS320E25 uses 13 address lines to address the 4K-word memory in byte format.

![](_page_58_Figure_3.jpeg)

**Pin Nomenclature (TMS320E25)**

![](_page_58_Picture_535.jpeg)

#### **Figure 9. TMS320E25 EPROM Conversion to TMS27C64 EPROM Pinout**

![](_page_58_Picture_7.jpeg)

Table 5 shows the programming levels required for programming, verifying and reading the EPROM cell. The paragraphs following the table describe the function of each programming level.

![](_page_59_Picture_534.jpeg)

![](_page_59_Picture_535.jpeg)

† In accordance with TMS27C64.

**LEGEND;**

 $V_{\text{IH}}$  = TTL high level;  $V_{\text{IL}}$  = TTL low level; ADDR = byte address bit

 $V_{PP}$  = 12.5 V  $\pm$  0.5 V; V<sub>CC</sub> = 5  $\pm$  0.25 V; X = don't care

 $\overline{PULSE}$  = low-going TTL level pulse;  $D_{IN}$  = byte to be programmed at ADDR

 $Q<sub>OUT</sub>$  = byte stored at ADDR; RBIT = ROM protect bit.

#### **erasure**

Before programming, the device is erased by exposing the chip through the transparent lid to high-intensity ultraviolet light (wavelength 2537 Å). The recommended minimum exposure dose (UV-intensity  $\times$ exposure-time) is 15 W $\cdot$ s/cm<sup>2</sup>. A typical 12 mW/cm<sup>2</sup>, filterless UV lamp will erase the device in 21 minutes. The lamp should be located approximately 2.5 cm above the chip during erasure. After erasure, all bits are in the high state. Note that normal ambient light contains the correct wavelength for erasure. Therefore, when using the TMS320E25, the window should be covered with an opaque label.

#### **fast programming**

After erasure (all memory bits in the cell are logic one), logic zeroes are programmed into the desired locations. The fast programming algorithm, shown in Figure 10, is normally used to program the entire EPROM contents, although individual locations may be programmed separately. A programmed logic zero can be erased only by ultraviolet light. Data is presented in parallel (eight bits) on pins Q8-Q1. Once addresses and data are stable, PGM is pulsed. The programming mode is achieved when  $V_{PP}$  = 12.5 V, PGM =  $V_{IL}$ ,  $V_{CC}$  = 6 V,  $\overline{G}$  =  $V_{IH}$ , and  $\overline{\mathsf{E}}$  = V<sub>II</sub> More than one TMS320E25 can be programmed when the devices are connected in parallel. Locations can be programmed in any order.

Programming uses two types of programming pulses: prime and final. The length of the prime pulse is 1 ms. After each prime pulse, the byte being programmed is verified. If correct data is read, the final programming pulse is applied; if correct data is not read, an additional 1-ms prime pulse is applied up to a maximum of 15 times. The final programming pulse is 4 ms times the number of prime programming pulses applied. This sequence of programming and verification is performed at  $V_{CC}$  = 6 V, and  $V_{PP}$  = 12.5 V. When the full fast programming routine is complete, all bits are verified with  $V_{CC}$  =  $V_{PP}$  = 5 V.

![](_page_59_Picture_16.jpeg)

#### **program verify**

Programmed bits may be verified with V<sub>PP</sub> = 12.5 V when  $\overline{G} = V_{IL}$ ,  $\overline{E} = V_{IL}$ , and  $\overline{PGM} = V_{IH}$ . Figure 11 shows the timing for the program and verify operation.

![](_page_60_Figure_4.jpeg)

**Figure 10. Fast Programming Flowchart**

![](_page_60_Picture_6.jpeg)

# **TMS320E25**

![](_page_61_Figure_2.jpeg)

**Figure 11. Fast Programming Timing**

## **program inhibit**

Programming may be inhibited by maintaining a high level input on the  $\overline{\text{E}}$  pin or PGM pin.

#### **read**

The EPROM contents may be read independent of the programming cycle, provided the RBIT (ROM protect bit) has not been programmed. The read is accomplished by setting  $\overline{E}$  to zero and pulsing  $\overline{G}$  low. The contents of the EPROM location selected by the value on the address inputs appear on Q8-Q1.

#### **output disable**

During the EPROM programming process, the EPROM data outputs may be disabled, if desired, by establishing the output disable state. This state is selected by setting the  $\overline{G}$  and  $\overline{PGM}$  pins high. While output disable is selected, Q8-Q1 are placed in the high-impedance state.

#### **ROM protection and verification**

This section describes the code protection feature included in the EPROM cell, which protects code against copyright violations. Table 6 shows the programming levels required for protecting and verifying the EPROM. The paragraphs following the table describe the protect and verify functions.

![](_page_61_Picture_12.jpeg)

| SIGNAL <sup>†</sup> | <b>TMS320E25 PIN</b> | TMS27C64 PIN   | <b>ROM PROTECT</b>      | <b>PROTECT VERIFY</b> |
|---------------------|----------------------|----------------|-------------------------|-----------------------|
| Ε                   | 22                   | 20             | $V_{\text{IH}}$         | $V_{IL}$              |
| G                   | 42                   | 22             | $V_{\text{IH}}$         | $V_{IL}$              |
| <b>PGM</b>          | 41                   | 27             | $V_{\text{IH}}$         | $V_{\text{IH}}$       |
| $V_{PP}$            | 25                   | 1              | $V_{PP}$                | $V_{\rm CC}$          |
| $V_{\rm CC}$        | 61,35                | 28             | $V_{CC + 1}$            | $V_{\rm CC}$          |
| $V_{SS}$            | 10, 27, 44           | 14             | $V_{SS}$                | $V_{SS}$              |
| <b>CLKIN</b>        | 52                   | 14             | $V_{SS}$                | $V_{SS}$              |
| RS                  | 65                   | 14             | $V_{SS}$                | $V_{SS}$              |
| <b>EPT</b>          | 24                   | 26             | V <sub>PP</sub>         | V <sub>PP</sub>       |
| $Q8-Q1$             | $18-11$              | 11-13, 15-19   | $Q8 = \overline{PULSE}$ | $Q8 = RBIT$           |
| A12-A10             | 40-38                | 2, 23, 21,     | X                       | $\times$              |
| A9-A7               | 37, 36, 34           | 24, 25, 3      | X                       | $\times$              |
| A <sub>6</sub>      | 33                   | $\overline{4}$ | X                       | $V_{IL}$              |
| A <sub>5</sub>      | 32                   | 5              | X                       | X                     |
| A4                  | 31                   | 6              | V <sub>IH</sub>         | X                     |
| A3-A0               | 30-28, 26            | $7 - 10$       | X                       | X                     |

**Table 6. TMS320E25 Protect and Verify EPROM Mode Levels**

† In accordance with TMS27C64.

**LEGEND;**

 $V_{IH}$  = TTL high level;  $V_{IL}$  = TTL low level;  $V_{CC}$  = 5 V  $\pm$  0.25 V

 $V_{PP} = 12.5 V \pm 0.5 V$ ;  $X =$  don't care

PULSE = low-going TTL level pulse; RBIT = ROM protect bit.

#### **EPROM protect**

The EPROM protect facility is used to completely disable reading of the EPROM contents to guarantee security of propietary algorithms. This facility is implemented through a unique EPROM cell called the RBIT (EPROM protect bit) cell. Once the contents to be protected are programmed into the EPROM, the RBIT is programmed, disabling access to the EPROM contents and disabling the microprocessor mode on the device. Once programmed, the RBIT can be cleared only by erasing the entire EPROM array with ultraviolet light, thereby maintaining security of the propietary algorithm. Programming the RBIT is accomplished using the EPROM protect cycle, which consists of setting the E,  $\overline{G}$ , PGM, and A4 pins high, V<sub>PP</sub> and EPT to 2.5 V  $\pm$  0.5 V, and pulsing Q8 low. The complete sequence of operations involved in programming the RBIT is shown in the flowchart of Figure 12. The required setups in the figure are detailed in Table 6.

![](_page_62_Picture_12.jpeg)

![](_page_63_Figure_2.jpeg)

![](_page_63_Figure_3.jpeg)

#### **protect verify**

Protect verify is used following the EPROM protect to verify correct programming of the RBIT (see Figure 12). When using protect verify, Q8 outputs the state of the RBIT. When RBIT = 1, the EPROM is unprotected; when RBIT = 0, the EPROM is protected. The EPROM protect and verify timings are shown in Figure 13.

![](_page_63_Picture_6.jpeg)

![](_page_64_Figure_2.jpeg)

**Figure 13. EPROM Protect Timing**

![](_page_64_Picture_4.jpeg)

SPRS010B — MAY 1987 — REVISED NOVEMBER 1990

![](_page_65_Picture_4.jpeg)

![](_page_66_Picture_412.jpeg)

![](_page_66_Picture_413.jpeg)

![](_page_66_Picture_3.jpeg)

![](_page_67_Picture_0.jpeg)

## **PACKAGING INFORMATION**

![](_page_67_Picture_303.jpeg)

**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

![](_page_68_Picture_0.jpeg)

# **PACKAGE OPTION ADDENDUM**

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **OTHER QUALIFIED VERSIONS OF TMS320C25 :**

• Military : [SMJ320C25](http://focus.ti.com/docs/prod/folders/print/smj320c25.html)

NOTE: Qualified Version Definitions:

• Military - QML certified for Military and Defense Applications

## **TEXAS INSTRUMENTS**

www.ti.com 25-Sep-2024

## **TUBE**

![](_page_69_Figure_5.jpeg)

# **B - Alignment groove width**

\*All dimensions are nominal

![](_page_69_Picture_106.jpeg)

## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated