









SLVSDX2A - SEPTEMBER 2017-REVISED DECEMBER 2017

**TPS23521** 

# TPS23521: -48-V High Performance Hot Swap Controller

#### **Features**

- -10-V to -80-V DC Operation, -200-V Absolute Maximum
- Soft Start Cap Disconnect
- **Dual Hot Swap Gate Drive**
- 400-µA Gate Sourcing Current
- Dual Current Limit (based on V<sub>DS</sub>)
  - 25 mV ±4% When Low V<sub>DS</sub>
  - 3 mV ±25% When High V<sub>DS</sub>
- Programmable UV(±1.5%) and OV (±2%)
  - Programmable Hysteresis (±11%)
- Retries After Time Out
- 16-Pin TSSOP

# **Applications**

- Remote Radio Units
- **Baseband Units**
- Routers and Switchers
- **Small Cells**
- –48-V Telecommunications Infrastructure

# 3 Description

The TPS23521 is a high performance hot swap that enables high power telecom systems to comply with stringent transient requirements. The 200-V absolute maximum rating makes it easier to survive lightning surge tests (IEC61000-4-5). The soft start cap disconnect allows for the use of smaller hot swap FETs by limiting the inrush current, without hurting the transient response. The dual hot swap gate driver saves space and BOM cost in high power applications that require multiple hot swap FETs. The 400-µA sourcing current allows fast recovery, which helps to avoid system resets during lightning surge tests. The dual current limit makes it easier to pass brown outs and input steps such as required by the ATIS 0600315.2013. Finally, it offers accurate undervoltage and overvoltage protection programmable thresholds and hysteresis.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|-------------|------------|-------------------|
| TPS23521    | TSSOP (16) | 5.00 mm x 4.40 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Simplified Schematic



Copyright © 2017, Texas Instruments Incorporated



# **Table of Contents**

| 1 | Features 1                                            | 8.3 Feature Description 1                              |
|---|-------------------------------------------------------|--------------------------------------------------------|
| 2 | Applications 1                                        | 8.4 Device Functional Modes 1                          |
| 3 | Description 1                                         | 9 Application and Implementation 1                     |
| 4 | Revision History                                      | 9.1 Application Information 1                          |
| 5 | Pin Configuration and Functions                       | 9.2 Typical Application 1                              |
| 6 | Specifications4                                       | 10 Power Supply Recommendations 2                      |
| ٠ | 6.1 Absolute Maximum Ratings                          | 11 Layout 2                                            |
|   | 6.2 ESD Ratings                                       | 11.1 Layout Guidelines2                                |
|   | 6.3 Recommended Operating Conditions                  | 11.2 Layout Example2                                   |
|   | 6.4 Thermal Information                               | 12 Device and Documentation Support 3                  |
|   | 6.5 Electrical Characteristics                        | 12.1 Device Support                                    |
|   | 6.6 Switching Characteristics                         | 12.2 Documentation Support3                            |
|   | 6.7 Typical Characteristics                           | 12.3 Receiving Notification of Documentation Updates 3 |
| 7 | Parameter Measurement Information 10                  | 12.4 Community Resources                               |
| • | 7.1 Relationship between Sense Voltage, Gate Current, | 12.5 Trademarks 3                                      |
|   | and Timer                                             | 12.6 Electrostatic Discharge Caution 3                 |
| 8 | Detailed Description 11                               | 12.7 Glossary                                          |
|   | 8.1 Overview 11                                       | 13 Mechanical, Packaging, and Orderable                |
|   | 8.2 Functional Block Diagram                          | Information 3                                          |
|   |                                                       |                                                        |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Original (September 2017) to Revision A | Page |
|----|-----------------------------------------------------|------|
| •  | Changed from Advance Information to Production Data | 1    |



# 5 Pin Configuration and Functions



## **Pin Functions**

| PIN     | ı   | TVDE | DECODIDATION                                                                                                                                                                                                                                      |
|---------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME    | NO. | TYPE | DESCRIPTION                                                                                                                                                                                                                                       |
| NC      | 1   |      | No connect.                                                                                                                                                                                                                                       |
| NC      | 2   |      | No connect .                                                                                                                                                                                                                                      |
| GATE2   | 3   | 0    | Gate driver for the 2nd hot swap FET. NC if feature isn't used.                                                                                                                                                                                   |
| NC      | 4   |      | No connect.                                                                                                                                                                                                                                       |
| VEE     | 5   | GND  | This pin corresponds to the IC GND. Kelvin sense to the bottom of R <sub>SNS</sub> to ensure accurate current limit.                                                                                                                              |
| SNS     | 6   | I    | Sense pin, used to measure current and regulate it. Kelvin Sense to R <sub>SNS</sub> to ensure accurate current limits.                                                                                                                           |
| GATE    | 7   | 0    | Gate drive for the main hot swap FET.                                                                                                                                                                                                             |
| SS      | 8   | 0    | Pin used for soft starting the output. Connect a capacitor (C <sub>SS</sub> ) between the SS pin and -48V_OUT. The dv/dt rate on the -48V_OUT pin is proportional to the gate sourcing current divided by C <sub>SS</sub> .                       |
| D       | 9   | I    | Pin used to sense the drain of the hot swap FET and to program the threshold where the hot swap switches from the CL1 and CL2. Connect a resistor from this pin to the drain of the hot swap FET (also called -48V_OUT) to program the threshold. |
| TMR     | 10  | 0    | Timer pin used to program the duration when the hot swap FET can be in current limit. Program this time by adding a capacitor between the TMR pin and VEE.                                                                                        |
| OV      | 11  | I    | Input over voltage comparator. Tie a resistor divider to program the threshold where the device turns off due to over voltage event.                                                                                                              |
| UVEN    | 12  | I    | Input under voltage comparator. Tie a resistor divider to program the threshold where the device turns on.                                                                                                                                        |
| VCC     | 13  | S    | Clamped supply. Tie to RTN through resistor.                                                                                                                                                                                                      |
| NC      | 14  |      | No connect.                                                                                                                                                                                                                                       |
| PROG    | 15  | 1    | Adjust current limit and fast trip threshold by tying to VEE, floating, or tying to VEE through resistor.                                                                                                                                         |
| Vref/PG | 16  | 0    | 5V reference output. Connect to the base of a BJT to generate a rail that can be used to power current monitors and digital Isolators. It can also be used as a PG for the downstream DC/DC converters.                                           |



# 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                       |                                                        | MIN         | MAX | UNIT |
|---------------------------------------|--------------------------------------------------------|-------------|-----|------|
| Supply voltage                        | V <sub>VCC</sub> (current into V <sub>CC</sub> <10 mA) | -0.3        | 20  | V    |
| Input voltage                         | $V_{SNS}, V_{OV}$                                      | -0.3        | 6.5 | V    |
| Input voltage                         | V <sub>UVEN</sub> , V <sub>D</sub> , V <sub>SS</sub>   | -0.3        | 30  | V    |
| Output voltage                        | $V_{GATE}$ , $V_{GATE2}$                               | -0.3        | VCC | V    |
| Output voltage                        | $V_{TMR}$ , $V_{PROG}$ , $V_{VREF/PG}$                 | -0.3        | 6.5 | V    |
| Operating junction tempe              | rature, T <sub>J</sub>                                 | -40         | 125 | °C   |
| Storage temperature, T <sub>stg</sub> |                                                        | <b>-</b> 55 | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | 2000  |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | 500   | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                             |                                                      | MIN | NOM MAX | UNIT |
|-------------------------------------------------------------|------------------------------------------------------|-----|---------|------|
| V <sub>VCC</sub>                                            | Supply voltage (current into V <sub>CC</sub> <10 mA) | 0   | 20      | V    |
| V <sub>SNS</sub> , V <sub>OV</sub>                          | Input voltage                                        | 0   | 5.5     | V    |
| V <sub>UVEN</sub> , V <sub>D</sub> , V <sub>SS</sub>        | Input voltage                                        | 0   | 18      | V    |
| V <sub>GATE</sub> , V <sub>GATE2</sub>                      | Output voltage                                       | 0   | VCC     | V    |
| V <sub>TMR</sub> , V <sub>PROG</sub> , V <sub>VREF/PG</sub> | Output voltage                                       | 0   | 5.5     | V    |
| C <sub>SS</sub>                                             | Capacitance                                          | 1   | 200     | nF   |
| R <sub>SS</sub>                                             | Resistance                                           | 1   | 10      | kΩ   |
| R <sub>D</sub>                                              | Resistance                                           | 120 | 2,000   | kΩ   |

# 6.4 Thermal Information

|                        |                                              | TPS23521   |      |
|------------------------|----------------------------------------------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | PW (TSSOP) | UNIT |
|                        |                                              | 16 PINS    |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 98.4       | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 31.3       | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 44.3       | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 1.8        | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 43.6       | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | N/A        | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 6.5 Electrical Characteristics

-40°C  $\leq$  T $_{J}$   $\leq$ 125°C, 1.1 mA < I $_{VCC}$  < 10 mA, V $_{(UVEN)}$  = 2 V, V $_{(OV)}$  = V $_{(SNS)}$  = V $_{(D)}$  = 0 V, V $_{(SS)}$  = GATEx = Hi-Z , V $_{(TMR)}$  = 0 V, V $_{Vref}$  PG = V $_{PROG}$  = Hi-Z; All pin voltages are relative to VEE (unless otherwise noted)

|                              | PARAMETER                                                                          | TEST CONDITIONS                                                                                                                         | MIN      | TYP      | MAX      | UNIT   |
|------------------------------|------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------|----------|----------|--------|
| VCC - Clamped                |                                                                                    | 1201 CONDITIONS                                                                                                                         |          | • • •    | III) UX  | 0.11.1 |
| •                            | UVLO on VCC                                                                        | rising                                                                                                                                  | 9        | 9.5      | 10       | V      |
| V <sub>(UVLO_VCC)</sub>      | UVLO hysteresis on VCC                                                             | hysteresis                                                                                                                              | <u> </u> | 1        | 10       | V      |
| V <sub>(UVLO_VCC,hyst)</sub> | OVEO Hysteresis on VOC                                                             | 1.1< I <sub>(VCC)</sub> < 10 mA (current into                                                                                           |          | <u>'</u> |          | V      |
| V <sub>(VCC)</sub>           | VCC regulation                                                                     | VCC)                                                                                                                                    | 12       | 14.5     | 18       | V      |
|                              |                                                                                    | V <sub>VCC</sub> = 10 V. Off                                                                                                            |          |          | 1        | mA     |
| Q                            | Quiescent Current                                                                  | V <sub>VCC</sub> = 10 V. On                                                                                                             |          |          | 1        | mA     |
|                              |                                                                                    | V <sub>VCC</sub> = 10 V, Gate in regulation                                                                                             |          |          | 1.1      | mA     |
| UVEN – Under V               | oltage and Enable                                                                  |                                                                                                                                         |          |          |          |        |
| $V_{(UVEN\_T)}$              | Threshold voltage for V <sub>(UVEN)</sub>                                          |                                                                                                                                         | 0.985    | 1        | 1.015    | V      |
| (UV_hyst)                    | Hysteresis current, sourcing from UV pin                                           | V <sub>UV</sub> = 1.5 V                                                                                                                 | 9        | 10       | 11.2     | μΑ     |
| OV – Over Volta              | ge                                                                                 |                                                                                                                                         |          |          | <u> </u> |        |
| V <sub>(OV_T)</sub>          | Threshold voltage for V <sub>OV</sub>                                              |                                                                                                                                         | 0.98     | 1        | 1.02     | V      |
| (OV_hyst)                    | Hysteresis current, sourcing from OV pin                                           | V <sub>OV</sub> = 1.5 V                                                                                                                 | 9        | 10       | 11.2     | μΑ     |
| TMR – Timer                  |                                                                                    |                                                                                                                                         |          |          |          |        |
| $V_{TMR}$                    | Voltage on timer when part times out.                                              | $V_D = 0 \text{ V}, \text{ TMR } \uparrow, \text{ measure } V_{\text{TMR}}$<br>when $V_{\text{GATE}} = 0$                               | 1.47     | 1.5      | 1.53     | V      |
| V <sub>TMR2</sub>            | Voltage on timer when part times out.                                              | $V_D = 1 \text{ V, TMR} \uparrow$ , measure $V_{TMR}$ when $V_{GATE} = 0$                                                               | 0.735    | 0.75     | 0.765    | V      |
|                              | Timer Sourcing current when                                                        | $V_{SNS} = 0.1 \text{ V}, V_D = 0 \text{ V}, V_{TMR} = 0 \text{ V},$ measure I out from TMR                                             | 9        | 10       | 11       | μΑ     |
| I <sub>TMR,SRs</sub>         | in fault condition or when retrying.                                               | $V_{SNS} = 0.1 \text{ V}, \text{ VD} = 2 \text{ V}, \text{ V}_{TMR} = 0 \text{ V},$ measure I out from TMR                              | 45       | 50       | 55       | μA     |
| I <sub>TMR,SNC</sub>         | Timer sinking current when not in fault condition.                                 | V <sub>SNS</sub> = 0 V, V <sub>D</sub> = 0 V, V <sub>TMR</sub> = 2 V,                                                                   | 1.5      | 2        | 2.5      | μΑ     |
| V <sub>TMR,RETRY</sub>       | Voltage on timer when the timer starts going back up in retry. Retry version only. | $V_{SNS} = 0 \text{ V}, V_D = 0 \text{ V}, TMR \uparrow = 2 \text{ V}, TMR \downarrow, measure V_{TMR} when I into TMR change polarity$ | 0.475    | 0.5      | 0.525    | V      |
| N <sub>RETRY</sub>           | Number of retry duty cycles.<br>Retry version only.                                |                                                                                                                                         |          | 64       |          |        |
| D <sub>RETRY</sub>           | Retry duty cycle. Retry version only.                                              |                                                                                                                                         |          | 0.4%     |          |        |
| I <sub>GATE,TIMER</sub>      | Gate Sourcing Current Threshold When timer starts to run.                          | $V_G$ = 5 V, $V_D$ = 2 V, $V_{SNS}$ ↑, measure $I_{GATE}$ when TMR sources current                                                      | 5        | 10       | 15       | μΑ     |
| V <sub>SNS,TMR1</sub>        | Sense Voltage when Timer starts to run.                                            | $V_D = 2$ V, $V_{TMR} = 0$ V, $V_G = 5$ V; $V_{SNS} \uparrow$ , measure $V_{SNS}$ when TMR sources current                              | 1.5      | 2.5      |          | mV     |
| V <sub>SNS,TMR2</sub>        | Sense Voltage when Timer starts to run.                                            | $V_D$ = 0 V, $V_{TMR}$ = 0 V , $V_G$ = 5 V; $V_{SNS}$ ↑, measure $V_{SNS}$ when TMR sources current                                     | 23.25    | 24.5     |          | mV     |
| SNS – Sense Pir              | n For Current Limit                                                                |                                                                                                                                         |          |          | ·        |        |
| SNS,LEAK                     | Leakage current on sense pin                                                       |                                                                                                                                         | -2       |          | 2        | μΑ     |
| \ /                          | PROG = Float                                                                       | $V_{TMR} = 0 \text{ V. } V_{GATE} = 5 \text{ V. } V_{D} = 0 \text{ V,}$                                                                 | 24       | 25       | 26       | mV     |
| V <sub>SNS,CL1</sub>         | PROG = VEE                                                                         | $V_{SNS} \uparrow$ , measure when $I_{GATE} = 0$ ;                                                                                      | 38       | 40       | 42       | mV     |
|                              | PROG = FLOAT                                                                       |                                                                                                                                         | 45       | 50       | 55       | mV     |
| .,                           | PROG = VEE                                                                         | $V_{TMR} = 0 \text{ V. } V_{GATE} = 5 \text{ V. } V_{D} = 0 \text{ V,}$                                                                 | 72       | 80       | 88       | mV     |
| $V_{SNS,FST}$                | $R_{PROG} = 78.7k\Omega$                                                           | V <sub>SNS</sub> ↑,measure when I <sub>GATE</sub> > 100 mA                                                                              | 110      | 120      | 130      | mV     |
|                              | $R_{PROG} = 162 \text{ k}\Omega$                                                   | 1 ····· ·                                                                                                                               | 68       | 75       | 82       | mV     |

Copyright © 2017, Texas Instruments Incorporated

Submit Documentation Feedback



# **Electrical Characteristics (continued)**

 $-40^{\circ}\text{C} \leq \text{T}_{\text{J}} \leq 125^{\circ}\text{C}, \ 1.1 \ \text{mA} < \text{I}_{\text{VCC}} < 10 \ \text{mA}, \ \text{V}_{(\text{UVEN})} = 2 \ \text{V}, \ \text{V}_{(\text{OV})} = \text{V}_{(\text{SNS})} = \text{V}_{(\text{D})} = 0 \ \text{V}, \ \text{V}_{(\text{SS})} = \text{GATEx} = \text{Hi-Z}, \ \text{V}_{(\text{TMR})} = 0 \ \text{V}, \ \text{V}_{\text{Vef,PG}} = \text{V}_{\text{PROG}} = \text{Hi-Z}; \ \text{All pin voltages are relative to VEE (unless otherwise noted)}$ 

|                               | PARAMETER                                                        | TEST CONDITIONS                                                                                                                                                         | MIN  | TYP  | MAX  | UNIT |
|-------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>SNS,CL2</sub>          | Fold Back Current Limit                                          | $V_{TMR} = 0 \text{ V}, V_{GATE} = 5 \text{ V}, V_{D} = 5 \text{ V}, V_{SNS} \uparrow, \text{measure when } I_{GATE} = 0;$                                              | 2.25 | 3    | 3.75 | mV   |
| V <sub>SNS,FST2</sub>         | Fast Trip during start-up                                        | $V_{TMR} = 0 \text{ V}, V_{GATE} = 5 \text{ V}, V_{D} = 5 \text{ V}, V_{SNS} \uparrow, \text{Measure when } I_{GATE} > 100 \text{ mA}$                                  | 6    | 9    | 12   | mV   |
| PROG – Program                | ning Pin to Set Current Limit (C                                 | L) and Fast Trip                                                                                                                                                        |      |      |      |      |
| i <sub>PROG</sub>             | PROG pin current                                                 |                                                                                                                                                                         | 7.9  | 10.1 | 12   | μΑ   |
| $V_{PROG,LOW}$                | Prog pin voltage                                                 | Threshold on V <sub>PROG</sub> , where the fast trip setting changes from 80mV to 120mV.                                                                                |      |      | 0.48 | V    |
| $V_{PROG,MID}$                | Prog pin voltage                                                 | Threshold on V <sub>PROG</sub> , where the current limit setting changes from 25mV to 40mV.                                                                             | 0.94 | 1.23 | 1.51 | V    |
| $V_{PROG,High}$               | Prog pin voltage                                                 | Threshold on V <sub>PROG</sub> , where the fast trip setting changes from 80mV to 120mV.                                                                                | 2.4  |      |      | V    |
| GATE – Gate Driv              | ve for Main Hot Swap FET                                         |                                                                                                                                                                         |      |      |      |      |
| V <sub>(VCC-GATE)</sub>       | Output gate voltage                                              | V <sub>(SNS)</sub> = 0 V                                                                                                                                                |      |      | 1    | V    |
| I <sub>(GATE,SRS,NORM)</sub>  | Sourcing Current during normal operation.                        | V <sub>(TMR)</sub> = 0 V. V <sub>(GATE)</sub> = 8 V. V <sub>D</sub> = 0<br>V, V <sub>(SNS)</sub> = 0 V                                                                  | 250  | 400  |      | μΑ   |
| I <sub>(GATE,SRS,START)</sub> | Sourcing Current during star-<br>up                              | $V_{(TMR)} = 0 \text{ V. } V_{(GATE)} = 5 \text{ V. } V_D = 0$<br>V, $V_{(SNS)} = 0 \text{ V}$                                                                          | 15   | 20   | 25   | μΑ   |
| I <sub>(GATE,wkpd)</sub>      | Weak pull down current                                           | V <sub>(SNS)</sub> = 0 V. V <sub>UVEN</sub> = 0 V                                                                                                                       | 3    | 5    | 7    | mA   |
| I <sub>(GATE,FST)</sub>       | Fast Pull down current with 10mV overdrive                       |                                                                                                                                                                         | 0.4  | 1    | 1.5  | Α    |
| GATE2 – Gate Dr               | ive for Auxiliary Hot Swap FET                                   | Г                                                                                                                                                                       |      |      |      |      |
| V <sub>(VCC-GATE2)</sub>      | Output gate voltage                                              | V <sub>(SNS)</sub> = 0 V                                                                                                                                                |      |      | 1    | V    |
| I <sub>(GATE2,wkpd)</sub>     | weak pull down                                                   | V <sub>GATE</sub> = 0 V                                                                                                                                                 |      | 5    |      | mA   |
| I <sub>(GATE2,SRC)</sub>      | Sourcing Current                                                 |                                                                                                                                                                         |      | 50   |      | μΑ   |
| I <sub>GATE2,FST</sub>        | Fast Pull down current with 10 mV overdrive                      |                                                                                                                                                                         | 0.4  | 1    | 1.5  | Α    |
| V <sub>GATE,TH</sub>          | Threshold on V <sub>GATE</sub> when GATE2 turns on               | Raise $V_{\rm GATE}$ , measure when $V_{\rm GATE2}$ comes up.                                                                                                           | 6.25 | 7.25 | 8    | V    |
| V <sub>GATE,TH,hyst</sub>     | Hysteresis of threshold on V <sub>GATE</sub> when GATE2 turns on | hysteresis                                                                                                                                                              |      | 0.5  |      | V    |
| D - Drain Sense               | •                                                                |                                                                                                                                                                         |      |      |      |      |
| $R_{(D,INT)}$                 | Resistance from the drain pin to GND.                            |                                                                                                                                                                         | 28.5 | 30   | 31.5 | kΩ   |
| $V_{(D,CL\_SW)}$              | Voltage on drain that switches between two current limits        | $\begin{array}{l} V_{(TMR)} = 0 \text{ V, } V_{(GATE)} = 5 \text{ V, } V_{(SNS)} = \\ 20 \text{ mV, } D\uparrow, \text{ measure V when } I_{(GATE)} \\ = 0 \end{array}$ | 1.46 | 1.5  | 1.54 | V    |
| $V_{(D,TMR\_SW)}$             | Voltage on drain that switches the V <sub>TMR</sub> threshold.   | $V_{(TMR)} = 1 \text{ V, } V_{(GATE)} = 5 \text{ V, } V_{(SNS)} = 20 \text{ mV, } D\uparrow, \text{ measure V when } I_{(GATE)} = 0$                                    | 0.73 | 0.75 | 0.77 | V    |
| $V_{(D,TMR\_SW,hyst)}$        | hysteresis for V <sub>(D,TMR,SW)</sub>                           | hysteresis                                                                                                                                                              |      | 75   |      | mV   |
| SS (Soft Start)               |                                                                  |                                                                                                                                                                         |      |      |      |      |
| I <sub>(SS,PD)</sub>          | Pull down current when not in inrush                             | V <sub>SS</sub> = 5 V                                                                                                                                                   | 100  |      |      | mA   |
| R <sub>(SS,GATE)</sub>        | Resistance between GATE and SS in the start-up phase             |                                                                                                                                                                         |      | 80   |      | Ω    |
| Vref/PG                       |                                                                  |                                                                                                                                                                         |      |      | -    |      |
| V <sub>Vref/PG</sub>          | Reference output                                                 | 0 < I <sub>Vref/PG</sub> < 800 μA                                                                                                                                       | 4    | 4.9  | 5.5  | V    |



# **Electrical Characteristics (continued)**

 $-40 ^{\circ}\text{C} \leq \text{T}_{\text{J}} \leq 125 ^{\circ}\text{C}, \ 1.1 \ \text{mA} < \text{I}_{\text{VCC}} < 10 \ \text{mA}, \ \text{V}_{(\text{UVEN})} = 2 \ \text{V}, \ \text{V}_{(\text{OV})} = \text{V}_{(\text{SNS})} = \text{V}_{(\text{D})} = 0 \ \text{V}, \ \text{V}_{(\text{SS})} = \text{GATEx} = \text{Hi-Z} \ , \ \text{V}_{(\text{TMR})} = 0 \ \text{V}, \ \text{V}_{(\text{Vef},\text{PG})} = \text{V}_{\text{PROG}} = \text{Hi-Z}; \ \text{All pin voltages are relative to VEE (unless otherwise noted)}$ 

|                      | PARAMETER                          | TEST CONDITIONS                            | MIN | TYP  | MAX | UNIT |
|----------------------|------------------------------------|--------------------------------------------|-----|------|-----|------|
| $V_{GATE2,PG}$       |                                    | Raise GATE2 until Vref/PG goes high        | 6.5 | 7.25 | 8   | V    |
| I <sub>Vref/PG</sub> | V <sub>Vref/PG</sub> SC current    | Vref/PG ON, V <sub>Vref/PG</sub> (shorted) |     | 2    |     | mA   |
| OTSD (Over T         | emperature Shut Down)              |                                            |     |      |     |      |
| T <sub>SD</sub>      | Shutdown temperature               | Temp Rising                                | 135 | 155  | 175 | °C   |
| T <sub>SD,hyst</sub> | Shutdown temperature<br>Hysteresis |                                            |     | 8    |     | °C   |



# 6.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                               | PARAMETER                                                     | TEST CONDITIONS                                                                                       | MIN TYP | MAX          | UNIT |
|-------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------|--------------|------|
| VCC – Clar                    | nped Supply                                                   |                                                                                                       |         |              |      |
| t <sub>ID</sub>               | Insertion Delay                                               | $V_{VCC}$ : 0 V $\rightarrow$ 10 V, measure delay before $V_{GATE} \uparrow$                          | 32      |              | ms   |
| UVEN                          |                                                               |                                                                                                       |         |              |      |
| T <sub>UV,degl</sub>          | Deglitch on UVEN                                              |                                                                                                       | 4       |              | μs   |
| OV                            |                                                               |                                                                                                       |         |              |      |
| T <sub>OV,degl</sub>          | Deglitch on OV                                                |                                                                                                       | 4       |              | μs   |
| SNS                           |                                                               |                                                                                                       |         | <del>'</del> |      |
| T <sub>SNS,FST,R</sub><br>ESP | Response time to large over current                           | V <sub>SNS</sub> steps from 0 mV to 60 mV.<br>Measure time for GATE and GATE2<br>to come down.        | 300     |              | ns   |
| Vref/PG                       |                                                               |                                                                                                       |         |              |      |
| t <sub>Vref/PG,DEG</sub>      | Deglitch of Vref/PG. (GATE2 =                                 | Power Good $\uparrow$ (V <sub>(GATE)</sub> 0 V $\rightarrow$ 10 V)<br>Look for Vref/PG $\uparrow$     | 1       |              | ms   |
| L                             | unloaded, raise GATE, measure delay between GATE and Vref/PG) | Power Good $\downarrow$ (V <sub>(GATE)</sub> 10 V $\rightarrow$ 0 V)<br>Look for Vref/PG $\downarrow$ | 32      |              | ms   |



# 6.7 Typical Characteristics

Unless otherwise noted:  $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 125^{\circ}\text{C}$ , 1.1 mA <  $\text{I}_{\text{VCC}}$  < 10 mA,  $\text{V}_{(\text{UVEN})} = 2$  V,  $\text{V}_{(\text{OV})} = \text{V}_{(\text{SNS})} = \text{V}_{(\text{D})} = 0$  V,  $\text{V}_{(\text{SS})} = \text{GATEx} = \text{Hi-Z}$ ,  $\text{V}_{(\text{TMR})} = 0$  V,  $\text{V}_{\text{Vref/PG}} = \text{V}_{\text{PROG}} = \text{Hi-Z}$ ;



Ivcc injected into VCC pin

Figure 1. VCC Regulation Voltage vs Current and Temperature



 $V_{VCC}$  = 10 V, Regulation is current limit

Figure 2. Iq vs Temperature and Operating Condition



Figure 3.  $I_{sns}$  Current Vs Temperature



Figure 4.  $V_{Vref/PG}$  vs Temperature and  $I_{VREF}$ 



Figure 5. V<sub>VCC-GATE</sub> vs Temperature

Product Folder Links: TPS23521

Copyright © 2017, Texas Instruments Incorporated



## 7 Parameter Measurement Information

## 7.1 Relationship between Sense Voltage, Gate Current, and Timer

The diagram below illustrates the relationship between the  $V_{SNS}$  (voltage across  $R_{SNS}$ ), Gate current, and the timer operation. The diagram is intended to help explain the various parameters in the electrical characteristic table and is not drawn to scale.

Note that  $I_{GATE}$  reduces as the sense voltage approaches the current limit threshold and it equals zero at the current limit regulation point. To ensure that the timer always runs when the IC is in regulation the timer starts at a slightly positive  $I_{GATE}$ .



Figure 6. Relationship Between Timer, Gate Current, and Sense Voltage (V<sub>GATE</sub> = 5 V)



# 8 Detailed Description

#### 8.1 Overview

The TPS23521 is a high performance hot swap controller that enables high power telecom systems to comply with stringent transient requirements. The soft start cap disconnect allows soft start at start-up and disconnects the soft start cap during normal operation. This allows for the use of smaller hot swap FETs without hurting the transient response. GATE2 is a second hot swap FET driver, which only turns ON when the main hot swap FET is fully on. Thus the FETs driven by GATE2 don't need to have strong SOA. This saves space and BOM cost in high power applications that require multiple hot swap FETs. The 400 µA sourcing current allows fast recovery, which helps to avoid system resets during lightning surge tests. The dual current limit makes it easier to pass brown outs and input steps such as required by the ATIS 0600315.2013. Finally, the TPS23521 offers accurate under voltage and over voltage protection with programmable thresholds and hysteresis.

#### 8.2 Functional Block Diagram





#### 8.3 Feature Description

#### 8.3.1 Current Limit

The TPS23521 utilizes two current limit thresholds:

- I<sub>CL1</sub> also referred to as high current limit threshold, which is used when the V<sub>DS</sub> of the hot swap FET is low.
- $I_{CL2}$  lower current limit threshold, which is used when the  $V_{DS}$  of the hot swap FET is high.

This dual level protection scheme ensures that the part has a higher chance of riding out voltage steps and other transients due to the higher current limit at low V<sub>DS</sub>, while protecting the MOSFET during start into short and hotshort events, by setting a lower current limit threshold for conditions with high V<sub>DS</sub>. The transition threshold is programmed with a resistor that is connected from the drain of the hot swap FET to the D pin of the TPS23521. The figure below illustrates an example with a I<sub>CL1</sub> set to 25 A and I<sub>CL2</sub> set to 3 A. Note that compared to a traditional SOA protection scheme this approach allows better utilization of the SOA in the 10 V <  $V_{DS.}$  < 40-V range, which is critical in riding through transients and voltage steps.

Note that in both cases the TPS23521 regulated the gate voltage to enforce the current limit. However, this regulation is not very fast and doesn't offer the best protection against hot-shorts on the output. To protect in this scenario a fast comparator is used, which quickly pulls down the gate in case of severe over current events (2x bigger than  $V_{CL1}$ ).



Figure 7. Dual Current Limit vs FET Power Limit

## 8.3.1.1 Programming the CL Switch-Over Threshold

The  $V_{DS}$  threshold when the TPS23521 switches over from  $I_{CL1}$  to  $I_{CL2}$  ( $V_{D,SW}$ ) can be computed using Equation 1. For example, if a 15-V switch over is desired,  $R_D$  should be set to 270  $k\Omega$ .

$$V_{DS,SW} = \frac{1.5 \text{ V} \times (30 \text{ k}\Omega + \text{R}_D)}{30 \text{ k}\Omega}$$
(1)

#### 8.3.1.2 Setting Up the PROG Pin

The PROG pin can be tied to VEE, left floating, or tied to VEE through a resistor to adjust V<sub>SNS,CL1</sub> and the ratio of fast trip to current limit. The options are set as follows:

•PROG = NC or Float: V<sub>SNS.CL1</sub> = 25 mV, V<sub>SNS.FST</sub> is 2x V<sub>SNS.CL1</sub>

•R<sub>PROG</sub> = 196 k $\Omega$  (1%): V<sub>SNS.CL1</sub> = 25 mV, V<sub>SNS.FST</sub> is 3x V<sub>SNS.CL1</sub>



•R<sub>PROG</sub> = 66.5 k $\Omega$  (1%): V<sub>SNS,CL1</sub> = 40 mV, V<sub>SNS,FST</sub> is 3x V<sub>SNS,CL1</sub>

•PROG = VEE: V<sub>SNS.CL1</sub> = 40 mV, V<sub>SNS.FST</sub> is 2x V<sub>SNS.CL1</sub>

#### 8.3.1.3 Programming CL1

The current limit at low V<sub>DS</sub> (I<sub>CL1</sub>) of the TPS23521 can be computed using Equation 2 below.

$$I_{CL1} = \frac{V_{SNS,CL1}}{R_{SNS}}$$
 (2)

To compute  $I_{CL1}$  for a 1-m $\Omega$  sense resistor use Equation 3 below.

$$I_{CL1} = \frac{V_{SNS,CL1}}{R_{SNS}} = \frac{25 \text{ mV}}{1 \text{ m}\Omega} = 25 \text{ A}$$
 (3)

# 8.3.1.4 Programming CL2

The current limit at high V<sub>DS</sub> (I<sub>CL2</sub>) of the TPS23521 can be computed using Equation 4 below.

$$I_{CL2} = \frac{V_{SNS,CL2}}{R_{SNS}}$$
 (4)

To compute  $I_{CL2}$  for a 1-m $\Omega$  sense resistor use Equation 5 below.

$$I_{CL2} = \frac{V_{SNS,CL2}}{R_{SNS}} = \frac{3 \text{ mV}}{1 \text{ m}\Omega} = 3 \text{ A}$$
(5)

#### 8.3.2 Soft Start Disconnect

The inrush current into the output capacitor ( $C_{OUT}$ ) can be limited by placing a capacitor between the SS (Soft Start) pin and the drain of the hot swap MOSFET. In that case the inrush current can be computed using equation below.

$$I_{INR} = \frac{C_{OUT} \times I_{GATE,SRS,START}}{C_{SS}} = \frac{660 \,\mu\text{F} \times 20 \,\mu\text{A}}{33 \,\text{nF}} = 0.4 \,\text{A} \tag{6}$$

Note that with most hot swap the  $C_{SS}$  pin is tied simply to the gate pin, but this can interfere with performance during normal operation if transients or short circuits are encountered. In addition the  $C_{SS}$  capacitor tends to pull up the gate during hot plug and cause shoot through current if it is always tied to the gate. For that reason the TPS23521 has a disconnect switch between the gate pin and the SS pin as well as a discharge resistor. During the initial hot plug and during the insertion delay the switch between SS and GATE is open and SS is being discharged to GND through a resistor. Then during start-up SS and GATE are connected to limit the slew rate. Once in normal operation the SS pin is not tied to GATE and it is not shorted to GND, which prevents it from interfering with the operation during transients.





Figure 8. Implementation of SS Disconnect

#### 8.3.3 Timer

Timer is a critical feature in the hot swap, which manages the stress level in the MOSFET. The timer will source and sink current into the timer capacitor as follows:

- Not in current limit: sink 2 μA
- If the part is in current limit and  $V_{GATE} < V_{GATE,TH}$ , the timer sources current as follows:
  - $V_D < V_{D,CL}$  SW: source 10  $\mu$ A
  - V<sub>D</sub> > V<sub>D,CL\_SW</sub>: source 50 μA

The TPS23521 times out and shuts down the hot swap as follows.

- If  $V_D < V_{D,TMR~SW}$  then the hot swap times out when  $V_{TMR}$  reaches 1.5 V.
- If V<sub>D</sub> > V<sub>D,TMR, SW</sub> then the hot swap times out when V<sub>TMR</sub> reaches 0.75 V.

The above behavior maximizes the ability of the hot swap to ride out voltage steps, while ensuring that the FET remains safe even if the part can not ride out a voltage step.

A cool down period follows after the part times out. During this time the timer performs the following:

- Discharge C<sub>TMR</sub> with a 2-µA current source until 0.5 V
- Charge C<sub>TMR</sub> with a 10-μA current source until it is back to 1.5 V.
- Repeat the above 64 times
- Discharge timer to 0 V.

The part attempts to restart after finishing the above. If the UVEN signal is toggled while the 64 cycles are in progress the part restarts immediately after the 64 cycles are completed.

The timer operates as follows when recovering from POR:

- If V<sub>TMR</sub> < 0.5 V:</li>
  - Proceed to regular startup
  - Do not discharge V<sub>TMR</sub>
- If V<sub>TMR</sub> > 0.5 V:
  - Go through 64 charge/discharge cycles
  - Discharge V<sub>TMR</sub>
  - Proceed to startup

The Time Out  $(T_{TO})$  can be computed using the equations below. Note that the time out depends on the  $V_{DS}$  of the MOSFET.



$$T_{TO} = \frac{C_{TMR} \times V_{TMR}}{I_{TMR,SRS}}$$
 (7)

$$T_{TO}(V_D < 0.75 \text{ V}) = \frac{C_{TMR} \times 1.5 \text{ V}}{10 \text{ } \mu\text{A}}$$
(8)

$$T_{TO}(0.75 \text{ V} < V_D < 1.5 \text{ V}) = \frac{C_{TMR} \times 0.75 \text{ V}}{10 \text{ } \mu\text{A}} \tag{9}$$

$$T_{TO}(V_D > 1.5 \text{ V}) = \frac{C_{TMR} \times 0.75 \text{ V}}{50 \text{ } \mu\text{A}}$$
(10)

#### 8.3.4 Gate 2

The TPS23521 features a second hot swap Gate drive, which can be used to save BOM cost and size in applications that require multiple hot swap MOSFETs. The 2nd MOSFET is only turned ON when the main FET is enhanced. As a result the 2nd MOSFET doesn't operate with large current and large voltage across it, thus reducing the SOA requirements. In many cases a 5x6 QFN FET can replace a D<sup>2</sup>PACK FET. The following figures show the operation during start-up and Hot Short event. It can be seen that the second FET is OFF during stressful operation and turns on during normal operation to improve steady state efficiency and reduce power losses.



Figure 9. Gate 2 Operation During Start-Up





Figure 10. Gate2 Operation During Hot Short

## 8.4 Device Functional Modes



Figure 11. Simplified Hot Swap State Machine

The Figure above shows a simplified state machine of the hot swap controller. It has 4 distinct operating states and the controller switches between these states based on the following signals:

- Ving\_rc: This means that both the input voltage is in the right range and the IC has power with Vcc. A 4-µs delay is added for deglitching. If the input voltage is above the OV threshold, input voltage is below the UV threshold, or VCC is below its internal UVLO, Ving\_rc will be low.
- TimeOut: This signal comes from the timer block and will be asserted Hi if the IC has timed out due to an
  over-current condition. This signal is also Hi while the timer is going through the restart cycles. Once the
  cycles are completed this signal will go Low.



## **Device Functional Modes (continued)**

- ins\_over: This signal states that the insertion delay has been completed and the hot swap is ready to start-up.
- FT: this is the fast trip signal coming from the fast trip comparator. It goes Hi if an extreme over current event
  is detected.
- PG: Internal Power good signal. This is high when the hot swap is fully on and the load can draw full power.
   For PG to be Hi, the GATE has to be Hi, GATE2 needs to be Hi, and the drain pin needs to be below 0.75 V.
- PG\_degl: This is a deglitched version of the PG and is the signal used to move between states and controls the external PGb pin.

#### 8.4.1 OFF State

In this state the hot swap FET is turned off and the controller is waiting to start-up. The controller can be in this state due to any of these scenarios:

- Input voltage is not in the valid range.
- The hot swap is in the cool down state and the timer is going through the retry cycle after a fault condition such as output hot short or over current.
- VCC is below its UVLO threshold and the IC doesn't have enough power to operate properly.

#### 8.4.2 Insertion Delay State

In this state the hot swap FET is turned off and the controller is waiting for the insertion delay to finish. This allows the input supply to settle after a Hot Plug. If any of the following occur, the controller will be kicked back to the OFF state:

- · Input voltage is not in the valid range.
- VCC is below its UVLO threshold and the IC doesn't have enough power to operate properly.

Once the insertion delay is finished, the controller will move to the Start-up state.

#### 8.4.3 Start-up State

In this state the controller is turning on and charging the output cap. The operation is set as follows:

- The SS pin is internally connected to the GATE pin to allow for output dv/dt control.
- Lower gate sourcing current is applied to the GATE pin to allow for smaller SS caps.
- The lower current limit setting of V<sub>SNS,CL2</sub> and a lower fast trip setting of V<sub>SNS,FST2</sub> is used to minimize the MOSFET stress in case of a fault condition.

If any of the following occur, the controller will be kicked back to the OFF state:

- Input voltage is not in the valid range.
- The timer times out due to over-current.
- VCC is below its UVLO threshold and the IC doesn't have enough power to operate properly.
- Fast trip is triggered.

Once the PG degl signal goes Hi, the controller will move to the Normal Operation state.

#### 8.4.4 Normal Operation State

In this state the hot swap is fully on and the operation is set as follows:

- The SS pin is disconnected from the GATE pin to improve transient response.
- The full gate sourcing current is used to improve transient response.
- The current limit and fast trip threshold are a function of the D pin to optimize the transient response while protecting the MOSFET.

If any of the following occur, the controller will be kicked back to the OFF state:

- PG\_degl goes low.
- The timer times out due to over-current.
- VCC is below its UVLO threshold and the IC doesn't have enough power to operate properly.



# **Device Functional Modes (continued)**

Note that if the input voltage is outside the valid range or the fast trip is triggered, the hot swap FET will turn off, but the controller will not exit the Normal Operation state. In this case the PG signal would go low immediately. If this condition persists, the PG\_degl will go low as well and the controller would move to the OFF state. This operation prevents the controller from re-starting the system during quick transients.



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The TPS23521 is a hot swap controller for –48-V applications and is used to manage inrush current and protect downstream circuitry and the upstream bus in case of fault conditions. The following key scenarios should be considered when designing a –48-V hot swap circuit:

- Start Up.
- Output of a hot swap is shorted to ground while the hot swap is on. This is often referred to as a Hot Short.
- Powering up a board when the output and ground are shorted. This is usually called a start-into-short.
- Input lightning surge. Here it is usually desired to avoid damage to downstream circuitry and to avoid system
  restarts.

These scenarios place a lot of stress on the hot swap MOSFET and the board designer should take special care to ensure that the MOSFET stays within it's Safe Operating Area (SOA) under all of these conditions. A detailed design example is provided below and the key equations are written out. Note that solving all of these equations by hand is cumbersome and can result in errors. Instead, TI recommends using the TPS2352X Design Calculator provided on the product page.

## 9.2 Typical Application



Figure 12. Application Diagram for Design Example



## **Typical Application (continued)**

## 9.2.1 Design Requirements

The table below summarizes the design parameters that must be known before designing a hot swap circuit. When charging the output capacitor through the hot swap MOSFET, the FET's total energy dissipation equals the total energy stored in the output capacitor (1/2CV²). Thus both the input voltage and output capacitance will determine the stress experienced by the MOSFET. The maximum load power will drive the current limit and sense resistor selection. In addition, the maximum load current, maximum ambient temperature, and the thermal properties of the PCB ( $R_{\theta CA}$ ) will drive the selection of the MOSFET's  $R_{DSON}$  and the number of MOSFETs used.  $R_{\theta CA}$  is a strong function of the layout and the amount of copper that is connected to the drain of the MOSFET. Air cooling will also reduce  $R_{\theta CA}$  substantially. Finally, it's important to know what transients the circuit has to pass in order to size up the input protection accordingly.

Table 1. Design Requirements for a -38 V to -60 V, 400-W Protection Circuit

| DESIGN PARAMETER                             | EXAMPLE VALUE     |
|----------------------------------------------|-------------------|
| Input voltage range                          | −36 V to −72 V    |
| Maximum Load Power                           | 1200 W            |
| Output Capacitance                           | 4 x 330 μF        |
| Location of Output Cap                       | After EMI filter. |
| Maximum Ambient Temperature                  | 65°C              |
| MOSFET R <sub>0CA</sub> (function of layout) | 20°C/W            |
| Pass "Hot-Short" on Output?                  | Yes               |
| Pass a "Start into short"?                   | Yes               |
| Is the load off until PG asserted?           | Yes               |

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Selecting R<sub>SNS</sub>

Before selecting  $R_{SNS}$ , first compute the maximum load current. For this example the worst case load current happens at the minimum input voltage of 36 V. Thus the maximum current is 1200 W/36 V = 33.3 A. To provide some margin, set the target current limit to 36.6 A (10% higher). Set  $V_{SNS,CL1}$  to 40mV by tying the PROG pin to VEE and compute  $R_{SNS}$  using equation below:

$$R_{SNS,CLC} = \frac{V_{SNS,CL1}}{I_{CL1}} = \frac{40 \text{ mV}}{36.6 \text{ A}} = 1.1 \text{ m}\Omega$$
(11)

Use next available  $R_{SNS}$  of 1 m $\Omega$ .

## 9.2.2.2 Selecting Soft Start Setting: C<sub>SS</sub> and C<sub>SS.VEE</sub>

First, compute the minimum inrush current where the timer will trip using equation below.

$$I_{INR,TMR.min} = \frac{V_{SNS,TMR2,min}}{R_{SNS}} = \frac{1.5 \text{ mV}}{1 \text{ m}\Omega} = 1.5 \text{ A}$$
(12)

To avoid running the timer the inrush current needs to be sufficiently low. Target 0.5 A of inrush current to allow margin, and compute the target  $C_{SS}$  using equation below. Note that a 10% total tolerance capacitance was assumed on Cout.

$$C_{SS} = \frac{C_{OUT,MAX} \times I_{GATE,SRS,START}}{I_{INR,TGT}} = \frac{1452 \ \mu F \times 20 \ \mu A}{0.5 \ A} = 58.08 \ nF \tag{13}$$

Chose  $C_{SS}$  close to 58 nF. For this example 55 nF was used, which assumes a 33 nF and 22 nF cap in parallel. This results in an inrush current of 0.53 A at max  $C_{OUT}$  (1452  $\mu$ F) and inrush current of 0.48 A at typical  $C_{OUT}$  (1320  $\mu$ F). Also it is recommended to add a capacitor between the soft start pin and VEE ( $C_{SS,VEE}$ ) to improve immunity to input voltage noise during soft start. It's recommended to chose a capacitor that's 3x larger than  $C_{SS}$ . In this case a 150 nF capacitor was chosen.



Finally the start-up time at maximum input voltage can be computed using the equation below:

$$T_{\text{START}}(V_{\text{IN,MAX}}) = \frac{C_{\text{SS}} \times V_{\text{IN,MAX}}}{I_{\text{GATE,SRS,START}}} = \frac{55 \text{ nF} \times 72 \text{ V}}{20 \text{ }\mu\text{A}} = 198 \text{ ms}$$
(14)

## 9.2.2.3 Selecting $V_{DS}$ Switch Over Threshold

The  $V_{DS}$  threshold where the current limit switches from CL1 to CL2 can be programmed using  $R_D$ . In general a higher threshold improves ability to ride through voltage steps, brown outs, and other transients. However, a larger setting can also expose the MOSFET to more stress, because the larger current limit is now allowed at higher  $V_{DS}$  voltages. If there are no specific voltage step requirements, 20 V is a good starting point. Use the equation below to compute the target  $R_D$ .

$$R_{D} = 30 \text{ k}\Omega \times \left(\frac{V_{DS,SW}}{1.5 \text{ V}} - 1\right) = 370 \text{ k}\Omega$$
(15)

#### 9.2.2.4 Timer Selection

The timer determines how long the hot swap can be in current limit before timing out and can be programmed using  $C_{TMR}$ . In general a longer time out  $(T_{TO})$  improves ability to ride through voltage steps, brown outs, and other transients. However, a larger setting can also expose the MOSFET to more stress, because it takes longer for the FET to shut down during fault conditions. If there are no specific voltage step or transient requirements, 2 ms is a good starting point. Use the equation below to compute the target  $C_{TMR}$ . Choose the next available capacitor value of 15 nF, which results in a 2.25 ms time out.

$$C_{TMR} = \frac{T_{TO} \times I_{TMR,SRS}}{V_{TMR}} = \frac{2 \text{ ms} \times 10 \text{ } \mu\text{A}}{1.5 \text{ } V} = 13.3 \text{ nF}$$
(16)

#### 9.2.2.5 MOSFET Selection and SOA Checks

When selecting MOSFETs for the -48 V application the three key parameters are:  $V_{DS}$  rating,  $R_{DSON}$ , and safe operating area (SOA). For this application the PSMN4R8-100BSE was selected as the Main hot swap FET ( $Q_1$ ) to provide a 100 V  $V_{DS}$  rating, low  $R_{DSON}$ , and great SOA. Since this is a high power application 2 CSD19532Q5B FETs were used as auxiliary FETs ( $Q_2$ ) to reduce steady state power dissipation. After selecting the MOSFET, it is important to double check that it has sufficient SOA to handle the key stress scenarios: startup, output Hot Short, and Start into Short. MOSFET's SOA is usually specified at a case temperature of 25°C and should be derated based on the maximum case temperature expected in the application.

First, compute how much current will flow through  $Q_1$  using a current division formula shown below. For this example the FET  $R_{DSON}$  at 100°C was used.  $R_{DSON}$  of  $Q_1$  ( $R_{DSON1}$ ) is 4.8 m $\Omega$  (PSMNR8-100BSE max  $R_{DSON}$  at 25°C) x 1.8 (temperature coefficient), which equals 8.64 m $\Omega$ .  $R_{DSON}$  of  $Q_2$  ( $R_{DSON2}$ ) is 4.9 m $\Omega$  (CSD19532Q5B max  $R_{DSON}$  at 25°C) x 1.6 (temperature coefficient), which equals 7.84 m $\Omega$ .

$$I_{Q1,MAX} = I_{LOAD,MAX} \times \frac{\frac{R_{DSON2}}{N_2}}{\frac{R_{DSON2}}{N_2} + R_{DSON1}} = \frac{\frac{7.84 \text{ m}\Omega}{2}}{\frac{7.84 \text{ m}\Omega}{2} + 8.64 \text{m}\Omega} \times 33.3 \text{ A} = 10.4 \text{ A}$$
(17)

Next the maximum temperature of Q<sub>1</sub> can be computed using the equations below.

$$T_{C,MAX} = T_{A,MAX} + R_{\theta CA} \times (I_{Q1,MAX})^2 \times R_{DSON}(T_J)$$
(18)

$$T_{C,MAX} = 65^{\circ}C + 20^{\circ} \frac{C}{W} \times (10.4A)^{2} \times 8.64 \text{m}\Omega = 83.7^{\circ}C$$
(19)



Next the stress the MOSFET will experience during operation should be compared to the FETs capability. First, consider the power up. The inrush current with max  $C_{OUT}$  will be 0.53 A and the inrush will last for 198 ms. Note that the power dissipation of the FET will start at  $V_{IN,MAX} \times I_{INR}$  and reduce to zero as the  $V_{DS}$  of the MOSFET is reduced. The SOA curve of a typical MOSFET assume the same power dissipation for a given time. A conservative approach is to assume an equivalent power profile where  $P_{FET} = V_{IN,MAX} \times I_{INR}$  for t = Tstart-up/2. In this instance, the SOA can be checked by looking at a 72 V, 0.53 A, 99 ms pulse. Based on the SOA of the PSMN4R8-100BSE, it can handle 72 V, 3 A for 10 ms and it can handle 72 V, 1.3 A for 100 ms. The SOA at  $T_{C} = 25^{\circ}C$  for 99 ms can be extrapolated by approximating SOA vs time as a power function as shown in equations below:

$$I_{SOA}(t) = a \times t^{m}$$
(20)

$$m = \frac{\ln\left(\frac{I_{SOA}(t_1)}{I_{SOA}(t_2)}\right)}{\ln\left(\frac{t_1}{t_2}\right)} = \frac{\ln\left(\frac{3A}{1.3A}\right)}{\ln\left(\frac{10 \text{ ms}}{100 \text{ ms}}\right)} = -0.36$$
(21)

$$a = \frac{I_{SOA}(t_2)}{t_2^{m}} = \frac{1.3 \,A}{\left(100 \,\text{ms}\right)^{-0.36}} = 6.82 \,A \times (\text{ms})^{0.36}$$

$$I_{SOA}$$
 (99 ms, 25°C) = 6.82 A×(ms)<sup>0.36</sup> × (99 ms)<sup>-0.36</sup> = 1.3 A (23)

Finally, the FET SOA needs to be derated based on the maximum case temperature as shown below. Note that the FET can handle 0.79 A, while it will have 0.53 A during start-up. Thus there is a lot of margin during this test condition.

$$I_{SOA}$$
 (99 ms,  $T_{C,MAX}$ ) = 1.3 A ×  $\frac{175^{\circ}C - 83.7^{\circ}C}{175^{\circ}C - 25^{\circ}C}$  = 0.79 A (24)

A similar approach should be taken to compute the FETs SOA capability during a Hot Short and start into short. As shown in the following figure, during a start into short the gate is coming up very slowly due to a large capacitance tied to the gate through the SS pin. Thus it is more stressful than a Hot Short and should be used for worst case SOA calculations. To compare the FET stress during start-up into short to the SOA curves the stress needs to be approximated as a square pulse as showing in the figure below. In this example, the stress is approximated with a 1.3 ms (Teq), 3 A, 72 V pulse. The FET can handle 18 A, 72 V for 1 ms and 3 A, 72 V for 10 ms. Using approximation and temp derating as shown earlier, the FET's capability can be computed as 8.9 A, 72 V, for 1.3 ms at 83.7°C. 8.9 A is significantly larger than 3 A implying great margin.





Figure 13. Teq During a Start Into a Short

The final operating point to check is the operation with high current and  $V_{DS}$  just below the  $V_{DS,SW}$  threshold. In this example, the time out would be 1.1ms (one half of the time out at Vd = 0 V), the current will be 40 A, and the voltage would be 20 V. Looking up the SOA curve, the FET can handle 100 A, 20 V for 1 ms and 40 A, 20 V for 10 ms. Repeating previously shown approximations and temp derating, the FET's capability is computed to be 58 A, 20 V, for 1.1 ms at 83.7°C. Again this is below the worst case operating point of 40 A and 20 V suggesting good margin.

#### 9.2.2.6 EMI Filter Consideration

In this example it is assumed that the EMI filter is right after the hot swap and the bulk cap is after the EMI filter. The EMI filter adds significant inductance and needs to be accounted for. During a Hot Short, the inductor builds up significant current that needs to go somewhere after the FET opens. For that a free wheeling diode should be used along with a snubber. For this example a 150 V, SMA diode was used: STPS1150A. The snubber consisted of a  $10-\Omega$  resistor in series with a  $1-\mu F$  ceramic capacitor. In addition a  $0.1-\mu F$  ceramic cap was tied directly on the output.

## 9.2.2.7 Under Voltage and Over Voltage Settings

Both the threshold and hysteresis can be programmed for under voltage and over voltage protection. In general the rising UV threshold should be set sufficiently below the minimum input voltage and the falling OV threshold should be set sufficiently above the maximum input voltage to account for tolerances. For this example a rising UV threshold of 35 V and a falling UV threshold of 33 V was chosen as the target. First, choose  $R_{\text{UV}1}$  based on the 2 V UV hysteresis as shown below.

$$R_{UV1} = \frac{V_{UV,hyst,tgt}}{i_{UV,hyst}} = \frac{2 V}{10 \mu A} = 200 \text{ k}\Omega$$
 (25)

Once  $R_{UV1}$  is known  $R_{UV2}$  can be computed based on the target rising UV threshold as shown below.

$$R_{UV2} = \frac{R_{UV1}}{V_{UV,TGT,Rising} - 1V} = \frac{200 \text{ k}\Omega}{35 \text{ V} - 1 \text{ V}} = 5.88 \text{ k}\Omega$$
(26)

The OV setting can be programmed in a similar fashion as shown in equations below.



$$R_{OV1} = \frac{V_{OV,hyst,tgt}}{i_{OV,hyst}} = \frac{2 V}{10 \mu A} = 200 k\Omega$$
(27)

$$R_{OV2} = \frac{R_{OV1}}{V_{OV,TGT,Rising} - 1 V} = \frac{200 \text{ k}\Omega}{76 \text{ V} - 1 \text{ V}} = 2.67 \text{ k}\Omega$$
(28)

Optional filtering capacitors can be added to the UV and OV to improve immunity to noise and transients on the input bus. These should be tuned based on system requirements and input inductance. In this example place holders were added to the PCB, but the components were not populated.

## 9.2.2.8 Choosing $R_{VCC}$ and $C_{VCC}$

The VCC is used as internal supply rail and is a shunt regulator. To ensure stability of internal loop a minimum of 0.1  $\mu$ F is required for  $C_{VCC}$ . To ensure reasonable power on time it is recommended to keep  $C_{VCC}$  below 1  $\mu$ F.  $R_{VCC}$  should be sized in such a way to ensure that sufficient current is supplied to the IC at minimum operating voltage corresponding to the falling UV threshold. To allow for some margin it is recommended that the current through  $R_{VCC}$  is at least 1.2x of  $I_{Q,MAX}$  when RTN = Falling UV threshold and VCC = 10 V (minimum recommended operating voltage on VCC). For this example  $R_{VCC}$  of 16.2  $k\Omega$  was used.

#### 9.2.2.9 Power Good Interface to Downstream DC/DC

It is critical to keep the downstream DC/DC off while the hot swap is charging the bulk capacitor. This can be accomplished through the PGb pin. Note that the VEE of the hot swap and the DC/DC are different and the Power Good cannot be directly tied to the EN or UV of the DC/DC. The application circuit below provides a simple way to control the downstream converter with the PGb pin of the hot swap.



Figure 14. Interface to DC/DC



# 9.2.3 Application Curves



Copyright © 2017, Texas Instruments Incorporated

Submit Documentation Feedback











# 10 Power Supply Recommendations

In general, the TPS23521 is designed to have robust operation from a non-ideal –48 V bus with various transients such as the lightning surge. The IC is powered through RVCC making it more immune to supply drop outs and high voltage spikes. Regardless, TI recommends following several key precautions:

- Always test the solution with the various transients that can be encountered in the systems. This especially
  applies to transients that were not tested with TI's EVM.
- If large input ripple is expected during start-up, increase the ratio of C<sub>SS, VEE</sub> to C<sub>SS</sub> to reduce input current ripple at start-up.
- Operating from large input inductance (>40 µH) can cause instability to the current limit loop or oscillations during start-up. Add a capacitor from Gate to VEE to help stabilize the current limit loop. Add an input snubber if oscillations are observed at start-up.



# 11 Layout

# 11.1 Layout Guidelines

There are several things to keep in mind during layout of the TPS23521 circuit:

- The VEE and SNS pin need to have a Kelvin Sense connection to the sense resistor.
- The VEE trace carries current and needs to be thick and short in order to minimize IR drop and to avoid introducing current sensing error.
- It is recommended to use a net-tie to separate the power plane coming into the R<sub>SNS</sub> and the Kelvin connection to VEE.
- Connect the UVEN resistor divider, OV resistor divider, and TMR cap to the "VEE" to insure maximum accuracy.
- The filtering caps on SNS should be placed as close to the IC as possible.

# 11.2 Layout Example



Figure 30. Layout Example



# 12 Device and Documentation Support

## 12.1 Device Support

#### 12.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 12.2 Documentation Support

#### 12.2.1 Related Documentation

For related documentation see the following:

TPS23525EVM-815 Evaluation Module User's Guide (SLVUB36)

# 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.5 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                 |                       |      | (4)                           | (5)                        |              |                  |
| TPS23521PWR           | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 23521            |
| TPS23521PWR.B         | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 23521            |
| TPS23521PWT           | Active | Production    | TSSOP (PW)   16 | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 23521            |
| TPS23521PWT.B         | Active | Production    | TSSOP (PW)   16 | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 23521            |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jul-2025

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS23521PWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TPS23521PWT | TSSOP           | PW                 | 16 | 250  | 180.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jul-2025



# \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS23521PWR | TSSOP        | PW              | 16   | 2000 | 353.0       | 353.0      | 32.0        |
| TPS23521PWT | TSSOP        | PW              | 16   | 250  | 213.0       | 191.0      | 35.0        |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025