

# TPS25948xx 3.5V-23V, 12.2mΩ, 8A eFuse With Bi-directional Power Delivery

### 1 Features

- Wide operating input voltage range: 3.5V to 23V
  - 28V absolute maximum
  - Can be powered from either IN or OUT
- Integrated back-to-back FETs with low ONresistance:  $R_{ON} = 12.2 \text{m}\Omega$  (typ)
- Ideal diode operation with true reverse current blocking (RCB)
  - External pin control (RCBCTRL) to disable RCB and allow bi-directional power delivery in steady-state to support USB OTG or DRP operation
- Fast overvoltage protection
  - Adjustable overvoltage lockout (OVLO) with 1µs (typ) response time
- Overcurrent protection with load current monitor output (ILM)
  - Active current limit response
  - Adjustable threshold (I<sub>I IM</sub>) 1A–9A
    - ±10% accuracy (max) for I<sub>LIM</sub> > 3A
  - Adjustable transient blanking timer (ITIMER) to allow peak currents > IIIM
  - Output load current monitor accuracy: ±6% (typ)  $(I_{OUT} \ge 3A)$
- Fast-trip response for short-circuit protection
  - < 1µs (typ) response time</p>
  - Adjustable and fixed thresholds
- Active high enable input with adjustable undervoltage lockout threshold (UVLO)
- Adjustable output slew rate control (dVdt)
- Overtemperature protection
- Digital outputs: Supply Good (SPLYGD/SPLYGD) and Fault Indication (FLT)
- UL 2367 recognition (planned)
- IEC 62368-1 CB certification (planned)
- IEC 61000-4-5: 28V on IN
- Small footprint: PowerWCSP 2.4mm × 1.7mm, 0.5mm pitch

## 2 Applications

- Adapter and charger input protection
- USB PD protection: smartphone, tablet, PC, notebook, monitor, dock
- Server motherboard, add-on cards
- Enterprise storage: HBA, SAN, and eSSD
- Power MUXing and ORing

### 3 Description

The TPS25948xx family of eFuses is a highly integrated, circuit-protection and power-management solution in small The devices а package. provide multiple protection modes that use few external components and are a robust defense against overloads, short-circuits, voltage surges and excessive inrush current. With integrated back-toback FETs, reverse current flow from output to input is blocked at all times, making the devices well suited for power MUX and ORing applications, as well as systems that need load side energy hold up storage if input power supply fails. The devices use a linear ORing based scheme to ensure almost zero DC reverse current and emulate ideal diode behavior with minimum forward voltage drop and power dissipation. The devices also provide an external pin control option to disable the reverse current blocking and allow bi-directional power delivery in steady-state.

Output slew rate and inrush current can be adjusted using a single external capacitor. Loads are protected from input overvoltage conditions by cutting off the output if input exceeds an adjustable overvoltage threshold. The devices respond to output overload by actively limiting the current. The output current limit threshold as well as the transient overcurrent blanking timer are user adjustable. The current limit control pin also functions as an analog load current monitor.

The devices are available in a 2.4mm × 1.7mm, 12ball power wafer chip scale package (PowerWCSP) for improved thermal performance and reduced system footprint.

The devices are characterized for operation over a junction temperature range of -40°C to +125°C.

### **Package Information**

| PART NUMBER   | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |
|---------------|------------------------|-----------------------------|
| TPS25948xxYWP | YWP (PWCSP, 12)        | 2.43mm × 1.71mm             |

- For all available variants, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable.



Simplified Schematic



# **Table of Contents**

| 1 Features                           | 1  | 8.1 Application Information                        | 33 |
|--------------------------------------|----|----------------------------------------------------|----|
| 2 Applications                       | 1  | 8.2 Single Device, Self-Controlled                 | 33 |
| 3 Description                        | 1  | 8.3 Typical Application                            | 34 |
| 4 Device Comparison Table            | 3  | 8.4 Active ORing                                   |    |
| 5 Pin Configuration and Functions    | 4  | 8.5 Priority Power MUXing                          |    |
| 6 Specifications                     | 5  | 8.6 Parallel Operation                             | 42 |
| 6.1 Absolute Maximum Ratings         | 5  | 8.7 USB PD Port Protection                         | 43 |
| 6.2 ESD Ratings                      | 5  | 8.8 Power Supply Recommendations                   | 45 |
| 6.3 Recommended Operating Conditions |    | 8.9 Layout                                         | 46 |
| 6.4 Thermal Information              | 6  | 9 Device and Documentation Support                 | 48 |
| 6.5 Electrical Characteristics       | 6  | 9.1 Documentation Support                          | 48 |
| 6.6 Timing Requirements              | 8  | 9.2 Receiving Notification of Documentation Update |    |
| 6.7 Switching Characteristics        |    | 9.3 Support Resources                              | 48 |
| 6.8 Typical Characteristics          |    | 9.4 Trademarks                                     | 48 |
| 7 Detailed Description               |    | 9.5 Electrostatic Discharge Caution                | 48 |
| 7.1 Overview                         |    | 9.6 Glossary                                       | 48 |
| 7.2 Functional Block Diagram         | 18 | 10 Revision History                                | 48 |
| 7.3 Feature Description              | 21 | 11 Mechanical, Packaging, and Orderable            |    |
| 7.4 Device Functional Modes          | 32 | Information                                        | 49 |
| 8 Application and Implementation     | 33 |                                                    |    |



# **4 Device Comparison Table**

| PART NUMBER   | STEADY-STATE<br>FAST-TRIP THRESHOLD  | SPLYGD POLARITY | FLT OR RCBCTRL | RESPONSE TO FAULT |
|---------------|--------------------------------------|-----------------|----------------|-------------------|
| TPS259480AYWP |                                      |                 | FLT            | Auto-Retry        |
| TPS259480LYWP | Adjustable (2 v.l. )                 | Active High     |                | Latch-Off         |
| TPS259482AYWP | - Adjustable (2 × I <sub>LIM</sub> ) | Active High     |                | Auto-Retry        |
| TPS259482LYWP |                                      |                 |                | Latch-Off         |
| TPS259481AYWP |                                      | Active Low      | RCBCTRL        | Auto-Retry        |
| TPS259481LYWP | Fixed                                | Active Low      |                | Latch-Off         |
| TPS259483AYWP | 1                                    | Active High     |                | Auto-Retry        |

Copyright © 2025 Texas Instruments Incorporated Product Folder Links: *TPS25948* 



# **5 Pin Configuration and Functions**



Figure 5-1. YWP Package, 12-Ball PWCSP (Top View)

Table 5-1. Pin Functions

| PIN     |                 | TYPE              | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                          |  |  |
|---------|-----------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME    | NO.             | ITPE              | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                          |  |  |
| EN/UVLO | 1               | Analog<br>input   | Active high enable for the device. A resistor divider on this pin from input supply to GND can be used to adjust the undervoltage lockout threshold. <i>Do not leave floating</i> . Refer to Section 7.3.1 for details.                                                                                                                                              |  |  |
| OVLO    | 2               | Analog<br>input   | A resistor divider on this pin from supply to GND can be used to adjust the overvoltage lockout threshold. This pin can also be used as an Active low enable for the device. <i>Do not leave floating</i> . Refer to Section 7.3.2 for details.                                                                                                                      |  |  |
| SPLYGD  | 3               | Digital<br>output | TPS259480x/2x/3x: Active high Supply Good indication. This is an open drain signal which is asserted high when the input supply is valid and channel has completed inrush sequence. This can be used to enable/disable the auxiliary supply eFuse to facilitate smooth switchover in a priority power MUXing configuration. Refer to Section 7.3.8 for more details. |  |  |
| SPLYGD  | 3               | Digital<br>output | TPS259481x: Active low Supply Good indication. This is an open drain signal which is asserted Low when the input supply is valid and channel has completed inrush sequence. This can be used to enable/disable the auxiliary supply eFuse to facilitate smooth switchover in a priority power MUXing configuration. Refer to Section 7.3.8 for more details.         |  |  |
| FLT     | Digita<br>outpu |                   | TPS259480x: Active low fault event indicator. This is an open drain signal which is pulled low when a fault is detected. Refer to Section 7.3.7 for more details.                                                                                                                                                                                                    |  |  |
| RCBCTRL | 4               | Digital input     | TPS259481x/2x/3x: Active high reverse current blocking enable input. Leave the pin floating or pull it high to enable reverse current blocking at all times. Pull the pin low to disable reverse current blocking in steady-state to enable bi-directional current flow.                                                                                             |  |  |
| IN      | 5, 12           | Power             | Power input.                                                                                                                                                                                                                                                                                                                                                         |  |  |
| OUT     | 6, 11           | Power             | Power output.                                                                                                                                                                                                                                                                                                                                                        |  |  |
| DVDT    | 7               | Analog output     | A capacitor from this pin to GND sets the output turn on slew rate. Leave this pin floating for the fastest turn on slew rate. Refer to Section 7.3.3.1 for details.                                                                                                                                                                                                 |  |  |
| GND     | 8               | Ground            | This is the ground reference for all internal circuits and must be connected to system GND.                                                                                                                                                                                                                                                                          |  |  |
| ILM     | 9               | Analog<br>output  | This is a dual function pin used to limit and monitor the output current. An external resistor from this pin to GND sets the output current limit threshold during start-up as well as steady state. The pin voltage can also be used as analog output load current monitor signal. <i>Do not leave floating</i> . Refer to Section 7.3.3.2 for more details.        |  |  |
| ITIMER  | 10              | Analog<br>output  |                                                                                                                                                                                                                                                                                                                                                                      |  |  |

# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                          | Parameter                                                     | Pin                    | MIN                | MAX                           | UNIT |
|--------------------------|---------------------------------------------------------------|------------------------|--------------------|-------------------------------|------|
| $V_{IN,MAX}$             | Maximum input voltage range, –40°C ≤ T <sub>J</sub> ≤ 125°C   | IN                     | -0.3               | 28                            | V    |
| V <sub>OUT,MAX</sub>     | Maximum output voltage range, –40°C ≤ T <sub>J</sub> ≤ 125°C  | OUT                    | -0.3 min           | (28, V <sub>IN</sub><br>+ 21) |      |
| V <sub>OUT,MAX</sub>     | Maximum output voltage range, -10°C ≤ T <sub>J</sub> ≤ 125 °C | OUT                    | -0.3 min           | (28, V <sub>IN</sub><br>+ 22) |      |
| $V_{OUT,MAX,PLS}$        | Minimum output voltage pulse (< 1 μs)                         | OUT                    | -0.8               |                               |      |
| V <sub>EN/UVLO,MAX</sub> | Maximum enable pin voltage range                              | EN/UVLO                | -0.3               | 6.5                           | V    |
| V <sub>OVLO,MAX</sub>    | Maximum OVLO pin voltage range                                | OVLO                   | -0.3               | 6.5                           | V    |
| $V_{dVdt,MAX}$           | Maximum dVdT pin voltage range                                | dVdt                   | Internally limited |                               | V    |
| V <sub>ITIMER,MAX</sub>  | Maximum ITIMER pin voltage range                              | ITIMER                 | Internally limite  | d                             | V    |
| V <sub>RCBCTRL,MAX</sub> | Maximum RCBCTRL pin voltage range                             | RCBCTRL                | -0.3               | 6.5                           | V    |
| V <sub>SPLYGD,MAX</sub>  | Maximum SPLYGD/SPLYGD pin voltage range                       | SPLYGD/SPLYGD          | -0.3               | 6.5                           | V    |
| $V_{FLTB,MAX}$           | Maximum FLT pin voltage range                                 | FLT                    | -0.3               | 6.5                           | V    |
| V <sub>ILM,MAX</sub>     | Maximum ILM pin voltage range                                 | ILM                    | Internally limite  | d                             | V    |
| I <sub>MAX</sub>         | Maximum continuous switch current                             | IN to OUT or OUT to IN | Internally limite  | d                             | Α    |
| T <sub>J,MAX</sub>       | Maximum operating junction temperature                        |                        | Internally limite  | d                             | °C   |
| T <sub>LEAD,MAX</sub>    | Maximum lead temperature                                      |                        |                    | 300                           | °C   |
| T <sub>STG,MAX</sub>     | Maximum storage temperature                                   |                        | -65                | 150                           | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

# 6.2 ESD Ratings

|        |                         |                                                                       | VALUE | UNIT |
|--------|-------------------------|-----------------------------------------------------------------------|-------|------|
| V      | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     | ±2000 | V    |
| V(ESD) | Electrostatic discharge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                      | Parameter                       | Pin           | MIN                                  | MAX                               | UNIT |
|----------------------|---------------------------------|---------------|--------------------------------------|-----------------------------------|------|
| V <sub>IN</sub>      | Input voltage range             | IN            | 3.5                                  | 23                                | V    |
| V <sub>OUT</sub>     | Output voltage range            | OUT           |                                      | min (23, V <sub>IN</sub><br>+ 20) | V    |
| V <sub>EN/UVLO</sub> | Enable pin voltage range        | EN/UVLO       |                                      | 5 <sup>(1)</sup>                  | V    |
| V <sub>OVLO</sub>    | OVLO pin voltage range          | OVLO          | 0.5                                  | 1.5                               | V    |
| V <sub>dVdt</sub>    | dVdT capacitor voltage rating   | dVdt          | V <sub>IN</sub> + 5 V <sup>(2)</sup> |                                   | V    |
| V <sub>RCBCTRL</sub> | RCBCTRL pin voltage range       | RCBCTRL       |                                      | 5                                 | V    |
| V <sub>FLTB</sub>    | FLTB pin voltage range          | FLTB          |                                      | 5                                 | V    |
| V <sub>SPLYGD</sub>  | SPLYGD/SPLYGD pin voltage range | SPLYGD/SPLYGD |                                      | 5                                 | V    |

Copyright © 2025 Texas Instruments Incorporated

Submit Document Feedback

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 6.3 Recommended Operating Conditions (continued)

over operating free-air temperature range (unless otherwise noted)

|                     | Parameter                                         | Pin                    | MIN | MAX  | UNIT |
|---------------------|---------------------------------------------------|------------------------|-----|------|------|
| V <sub>ITIMER</sub> | ITIMER pin capacitor voltage rating               | ITIMER                 | 4   |      | V    |
| R <sub>ILM</sub>    | ILM pin resistance                                | ILM                    | 536 | 4834 | Ω    |
| I <sub>LOAD</sub>   | Continuous switch current, T <sub>J</sub> ≤ 125°C | IN to OUT or OUT to IN |     | 8    | А    |
| T <sub>J</sub>      | Junction temperature                              |                        | -40 | 125  | °C   |

<sup>(1)</sup> For supply voltages below 5 V, it is okay to pull up the EN pin to IN directly. For supply voltages greater than 5 V, it is recommended to use a resistor divider to step down the voltage.

### 6.4 Thermal Information

| THERMAL METRIC (1) |                                              | TPS25948xx<br>YWP (PWCSP) | UNIT |
|--------------------|----------------------------------------------|---------------------------|------|
|                    |                                              | 12 PINS                   |      |
| R <sub>θJA</sub>   | Junction-to-ambient thermal resistance       | 33.4 <sup>(2)</sup>       | °C/W |
| $\Psi_{JT}$        | Junction-to-top characterization parameter   | 0.3 <sup>(2)</sup>        | °C/W |
| $\Psi_{JB}$        | Junction-to-board characterization parameter | 11.2 <sup>(2)</sup>       | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 6.5 Electrical Characteristics

(Test conditions unless otherwise noted) –40°C  $\leq$  T<sub>J</sub>  $\leq$  125°C, V<sub>IN</sub> = 12 V, OUT = Open, V<sub>EN/UVLO</sub> = 2 V, V<sub>OVLO</sub> = 0 V, R<sub>ILM</sub> = 536  $\Omega$ , dVdT = Open, ITIMER = Open, SPLYGD/SPLYGD = Open, FLT = Open for TPS259480x, RCBCTRL = Open for TPS259481x/2x/3x. All voltages referenced to GND.

| Test<br>Parameter                | Description                                                                                                                    | MIN | TYP | MAX  | UNITS |
|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-------|
| INPUT SUPPL                      | Y (IN)                                                                                                                         |     |     | -    |       |
| V <sub>UVP(R),IN</sub>           | IN supply undervoltage protection rising threshold                                                                             | 2.7 | 3.0 | 3.3  | V     |
| V <sub>UVP(F),IN</sub>           | IN supply undervoltage protection falling threshold                                                                            | 2.2 | 2.4 | 2.65 | V     |
| I <sub>Q(ON,IN)</sub>            | IN supply ON state quiescent current when powered from IN, $V_{EN} > V_{UVLO(R)}$                                              |     | 439 | 640  | μΑ    |
| I <sub>Q(OFF,UVLO,IN)</sub>      | IN supply OFF state current when powered from IN, $V_{SD(F)} < V_{EN} < V_{UVLO(R)}$                                           |     | 73  | 193  | μΑ    |
| I <sub>OUTLKG(ON)</sub>          | OUT supply leakage current when powered from IN                                                                                |     | 432 | 640  | μA    |
| I <sub>OUTLKG(OFF)</sub>         | OUT supply leakage current when powered from IN, UVLO condition (V <sub>SD(F)</sub> < V <sub>EN</sub> < V <sub>UVLO(R)</sub> ) |     | 7   | 29   | μΑ    |
| I <sub>SD(IN)</sub>              | IN supply shutdown current when powered from IN, $V_{EN} < V_{SD(F)}$                                                          |     | 7   | 12   | μА    |
| V <sub>UVP(R),OUT</sub>          | OUT supply undervoltage protection rising threshold                                                                            | 2.7 | 3.0 | 3.3  | V     |
| V <sub>UVP(F),OUT</sub>          | OUT supply undervoltage protection falling threshold                                                                           | 2.2 | 2.4 | 2.65 | V     |
| OUTPUT SUP                       | PLY (OUT)                                                                                                                      |     |     | •    |       |
| I <sub>Q(ON,OUT)</sub>           | OUT supply ON state quiescent current when powered from OUT, V <sub>EN</sub> > V <sub>UVLO(R)</sub>                            |     | 422 | 640  | μА    |
| I <sub>Q(OFF,UVLO,OU</sub><br>T) | OUT supply OFF state current when powered from OUT, V <sub>SD(F)</sub> < V <sub>EN</sub> < V <sub>UVLO(R)</sub>                |     | 71  | 110  | μА    |

In a PowerMUX scenario with unequal supplies, the dVdt capacitor rating for each device should be chosen based on the highest of the 2 rails.

<sup>(2)</sup> Custom PCB layout 2s2p

# **6.5 Electrical Characteristics (continued)**

(Test conditions unless otherwise noted) –40°C  $\leq$  T<sub>J</sub>  $\leq$  125°C, V<sub>IN</sub> = 12 V, OUT = Open, V<sub>EN/UVLO</sub> = 2 V, V<sub>OVLO</sub> = 0 V, R<sub>ILM</sub> = 536  $\Omega$ , dVdT = Open, ITIMER = Open, SPLYGD/SPLYGD = Open, FLT = Open for TPS259480x, RCBCTRL = Open for TPS259481x/2x/3x. All voltages referenced to GND.

| Test<br>Parameter   | Description                                                                                                                                                                | MIN   | TYP   | MAX   | UNITS |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| SD(OUT)             | OUT supply shutdown current when powered from OUT, V <sub>EN</sub> < V <sub>SD(F)</sub>                                                                                    |       | 7     | 29    | μА    |
| ON RESISTAN         | NCE (IN - OUT)                                                                                                                                                             | -     |       | 1     |       |
|                     | V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 3 A, T <sub>J</sub> = 25°C                                                                                                      |       | 12.2  | 15    | mΩ    |
| R <sub>ON</sub>     | $3.5 \le V_{IN} \le 23 \text{ V, } I_{OUT} = 3 \text{ A, } -40^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C}$                                                          |       |       | 20    | mΩ    |
| NABLE/UND           | DERVOLTAGE LOCKOUT (EN/UVLO)                                                                                                                                               |       |       |       |       |
| UVLO(R)             | EN/UVLO pin rising threshold to turn FET ON                                                                                                                                | 1.17  | 1.2   | 1.23  | V     |
| UVLO(F)             | UVLO pin falling threshold to turn FET OFF                                                                                                                                 | 1.07  | 1.1   | 1.12  | V     |
| / <sub>SD(F)</sub>  | EN/UVLO falling threshold for lowest shutdown current                                                                                                                      | 0.54  | 0.75  |       | V     |
| ENLKG               | EN/UVLO pin leakage current                                                                                                                                                | -0.1  |       | 0.1   | μA    |
|                     | GE LOCKOUT (OVLO)                                                                                                                                                          |       |       |       |       |
| / <sub>OV(R)</sub>  | OVLO pin rising threshold                                                                                                                                                  | 1.18  | 1.2   | 1.23  | V     |
| / <sub>OV(F)</sub>  | OVLO pin falling threshold                                                                                                                                                 | 1.07  | 1.1   | 1.12  | V     |
| OVLKG               | OVLO pin leakage current, 0.5 V < V <sub>OVLO</sub> < 1.5 V                                                                                                                | -0.1  |       | 0.1   | μA    |
|                     | D CURRENT MONITOR (IMON)                                                                                                                                                   |       |       |       | · ·   |
| SIMON               | Analog load current monitor gain (IMON : IOUT), I <sub>OUT</sub> = 1 A,                                                                                                    | 114   | 133   | 154   | μA/A  |
| PIMON               | Analog load current monitor gain (IMON : IOUT), I <sub>OUT</sub> = 3 A to 8 A, I <sub>OUT</sub> < I <sub>LIM</sub>                                                         | 116   | 133   | 149   | μΑ/Α  |
| VERCURRE            | NT PROTECTION (OUT)                                                                                                                                                        |       |       | L     |       |
|                     | Overcurrent threshold, $R_{ILM}$ = 2.43 k $\Omega$                                                                                                                         | 1.75  | 1.99  | 2.25  | Α     |
| _IM                 | Overcurrent threshold, $R_{ILM} = 1.62 \text{ k}\Omega$                                                                                                                    | 2.7   | 2.98  | 3.3   | Α     |
|                     | Overcurrent threshold, $R_{ILM}$ = 604 $\Omega$                                                                                                                            | 7.2   | 8     | 8.7   | Α     |
|                     | Circuit-breaker threshold, ILM pin open (Single point failure)                                                                                                             |       |       | 0.1   | А     |
| FLT                 | Circuit-breaker threshold, ILM pin shorted to GND (Single point failure)                                                                                                   |       | 1.4   | 2.5   | Α     |
| SCGain              | Scalable Fast-trip current threshold (I <sub>SC</sub> ): I <sub>LIM</sub> Ratio (Steady-state/Start-up for TPS259480x/2x variants and Start-up for TPS259481x/3x variants) | 170%  | 184%  | 240%  |       |
|                     | Fixed Fast-trip current threshold, TPS259480x/2x variants only                                                                                                             | 16.9  | 25.1  | 31.0  | Α     |
| FFT                 | Fixed Fast-trip current threshold, TPS259481x/3x variants only                                                                                                             | 15    | 22.8  | 29    | Α     |
| / <sub>FB</sub>     | V <sub>OUT</sub> threshold to exit current limit foldback                                                                                                                  | 1.5   | 1.9   | 2.3   | V     |
| VERCURRE            | NT FAULT TIMER (ITIMER)                                                                                                                                                    |       |       |       |       |
| INT                 | ITIMER pin internal pull-up voltage                                                                                                                                        | 2.3   | 2.6   | 2.7   | V     |
| ITIMER              | ITIMER pin internal pull-up resistance                                                                                                                                     |       | 15.7  |       | kΩ    |
| TIMER               | ITIMER pin discharge current, I <sub>OUT</sub> > I <sub>LIM</sub>                                                                                                          | 1.5   | 1.9   | 2.45  | μA    |
| V <sub>ITIMER</sub> | ITIMER discharge differential voltage threshold                                                                                                                            | 1.28  | 1.51  | 1.75  | V     |
|                     | RRENT BLOCKING (IN - OUT)                                                                                                                                                  |       |       |       |       |
| / <sub>FWD</sub>    | V <sub>IN</sub> – V <sub>OUT</sub> forward regulation voltage, I <sub>OUT</sub> = 10 mA                                                                                    | 0.1   | 10.6  | 24.5  | mV    |
| / <sub>REVTH</sub>  | V <sub>IN</sub> – V <sub>OUT</sub> threshold for fast BFET turn off (enter reverse current blocking)                                                                       | -44.8 | -29.5 | -14.8 | mV    |



# **6.5 Electrical Characteristics (continued)**

(Test conditions unless otherwise noted) –40°C  $\leq$  T<sub>J</sub>  $\leq$  125°C, V<sub>IN</sub> = 12 V, OUT = Open, V<sub>EN/UVLO</sub> = 2 V, V<sub>OVLO</sub> = 0 V, R<sub>ILM</sub> = 536  $\Omega$ , dVdT = Open, ITIMER = Open, SPLYGD/SPLYGD = Open, FLT = Open for TPS259480x, RCBCTRL = Open for TPS259481x/2x/3x. All voltages referenced to GND.

| Test<br>Parameter       | Description                                                                                        | MIN  | TYP   | MAX  | UNITS |
|-------------------------|----------------------------------------------------------------------------------------------------|------|-------|------|-------|
| V <sub>FWDTH</sub>      | V <sub>IN</sub> – V <sub>OUT</sub> threshold for fast BFET turn on (exit reverse current blocking) | 70   | 105.9 | 140  | mV    |
| I <sub>REVLKG</sub>     | Reverse leakage current during reverse current blocking condition                                  | -2   | -1.1  |      | μΑ    |
| SUPPLY GOO              | D INDICATION (SPLYGD/SPLYGD)                                                                       |      |       |      |       |
| V <sub>SPLYGD</sub>     | SPLYGD pin low voltage V <sub>IN</sub> > 3.3V, Strong pull-up                                      |      |       | 600  | mV    |
| $V_{SPLYGD}$            | SPLYGD pin low voltage $V_{\rm IN}$ < 3.3V, EN < $V_{\rm SD(F)}$ , weak pullup                     |      | 650   | 930  | mV    |
| V <sub>SPLYGD</sub>     | SPLYGD pin low voltage $V_{IN}$ < 3.3V, EN < $V_{SD(F)}$ , strong pull-up                          |      | 785   | 990  | mV    |
| I <sub>SPLYGDLKG</sub>  | SPLYGD High leakage current                                                                        | -3   |       | 3    | μA    |
| I <sub>SPLYGDBLKG</sub> | SPLYGD High leakage current                                                                        | -3   |       | 3    | μA    |
| FAULT INDICA            | ATION (FLT) or REVERSE BLOCKING CONTROL (RCBCTRL)                                                  |      |       |      |       |
| I <sub>FLTBLKG</sub>    | FLT leakage current                                                                                | -1   |       | 1    | μA    |
| R <sub>FLTB</sub>       | FLT pin internal pull-down resistance, TPS259480x variants only                                    |      | 11.8  |      | Ω     |
| I <sub>RCBCTRL</sub>    | RCBCTRL pin internal pull-up current, TPS259481x/2x/3x variants only                               |      | 5     |      | μΑ    |
| V <sub>IH,RCBCTRL</sub> | RCBCTRL pin logic high detection threshold,<br>TPS259481x/2x/3x variants only                      | 1.09 | 1.15  | 1.2  | V     |
| V <sub>IL,RCBCTRL</sub> | RCBCTRL pin logic low detection threshold,<br>TPS259481x/2x/3x variants only                       | 1.0  | 1.0   | 1.11 | V     |
| OVERTEMPE               | RATURE PROTECTION (OTP)                                                                            |      |       | -    |       |
| TSD                     | Thermal shutdown rising threshold, T <sub>J</sub> rising                                           |      | 154   |      | °C    |
| TSD <sub>HYS</sub>      | Thermal shutdown hysteresis, T <sub>J</sub> falling                                                |      | 10    |      | °C    |
| SLEW RATE               | CONTROL (DVDT)                                                                                     |      |       | L    |       |
| I <sub>dvdt</sub>       | dVdt pin charging current                                                                          | 2.6  | 5.3   | 9    | μA    |

# 6.6 Timing Requirements

|                      | PARAMETER                                             | TEST CONDITIONS                                                                                                | MIN TYP MAX | UNIT |
|----------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------|------|
| t <sub>OVLO</sub>    | Overvoltage lock-out response time                    | $V_{OVLO} > V_{OV(R)}$ to $V_{OUT} \downarrow$                                                                 | 1           | μs   |
| t <sub>LIM</sub>     | Current limit response time                           | $I_{\rm OUT}$ > 1.2 × $I_{\rm LIM}$ and ITIMER expired to $I_{\rm OUT}$ settling to within 5% of $I_{\rm LIM}$ | 250         | μs   |
| t <sub>SC</sub>      | Scalable fast-trip response time (TPS259480x/2x only) | I <sub>OUT</sub> > 3 × I <sub>LIM</sub> to I <sub>OUT</sub> ↓                                                  | 900         | ns   |
| t <sub>FT</sub>      | Fixed fast-trip response time                         | I <sub>OUT</sub> > I <sub>FFT</sub> to I <sub>OUT</sub> ↓                                                      | 750         | ns   |
| t <sub>RST</sub>     | Auto-Retry interval after fault (TPS25948xA only)     |                                                                                                                | 103         | ms   |
| t <sub>SWOV</sub>    | OVLO fast recovery response time                      | $V_{OVLO} < V_{OV(F)}$ to $V_{OUT}$                                                                            | 85.3        | μs   |
| t <sub>SWRCB</sub>   | Reverse Current Blocking recovery time                | $(V_{IN} - V_{OUT}) > V_{FWDTH}$ to $V_{OUT}\uparrow$                                                          | 46.5        | μs   |
| t <sub>RCB</sub>     | Reverse Current Blocking comparator response time     | (V <sub>OUT</sub> – V <sub>IN</sub> ) > 1.3 × V <sub>REVTH</sub> to BFET OFF                                   | 1.1         | μs   |
| t <sub>SPLYGDA</sub> | Supply Good assertion de-glitch                       |                                                                                                                | 14.7        | μs   |
| t <sub>SPLYGDD</sub> | Supply Good de-assertion de-glitch                    |                                                                                                                | 14.3        | μs   |

# 6.7 Switching Characteristics

The output rising slew rate is internally controlled and constant across the entire operating voltage range to ensure the turn on timing is not affected by the load conditions. The rising slew rate can be adjusted by adding capacitance from the dVdt pin to ground. As  $C_{dVdt}$  is increased it will slow the rising slew rate (SR). See Slew Rate and Inrush Current Control (dVdt) section for more details. The Turn-Off Delay and Fall Time, however, are dependent on the RC time constant of the load capacitance ( $C_{OUT}$ ) and Load Resistance ( $R_L$ ). The Switching Characteristics are only valid for the power-up sequence where the supply is available in steady state condition and the load voltage is completely discharged before the device is enabled. Typical values are taken at  $T_J = 25^{\circ}$ C unless specifically noted otherwise.  $R_{OUT} = 100 \Omega$ ,  $C_{OUT} = 1 \mu$ F

|                    | PARAMETER               | VIN | C <sub>dVdt</sub> = Open                         | C <sub>dVdt</sub> = 3.3 nF | C <sub>dVdt</sub> = 6.8 nF | UNITS |
|--------------------|-------------------------|-----|--------------------------------------------------|----------------------------|----------------------------|-------|
|                    |                         | 3.5 | 0.15                                             | 0.78                       | 1.31                       | ms    |
| $t_{D,ON}$         | Turn on delay           | 12  | 0.17                                             | 1.04                       | 2.04                       | ms    |
|                    |                         | 23  | 0.18                                             | 1.60                       | 3.44                       | ms    |
|                    |                         | 3.5 | 14.40                                            | 1.25                       | 0.58                       | V/ms  |
| SR <sub>ON</sub>   | Output rising slew rate | 12  | 25.30                                            | 1.36                       | 0.60                       | V/ms  |
|                    | late                    | 23  | 38.30                                            | 1.44                       | 0.65                       | V/ms  |
|                    |                         | 3.5 | 0.20                                             | 2.12                       | 4.59                       | ms    |
| t <sub>R</sub>     | Rise time               | 12  | 0.36                                             | 7.04                       | 17.08                      | ms    |
|                    |                         | 23  | 0.47                                             | 12.83                      | 27.70                      | ms    |
| t <sub>ON</sub>    | Turn on time            | 3.5 | 0.41                                             | 2.88                       | 5.89                       | ms    |
|                    |                         | 12  | 0.55                                             | 8.09                       | 19.14                      | ms    |
|                    |                         | 23  | 0.65                                             | 14.66                      | 31.20                      | ms    |
|                    |                         | 3.5 | 17.30                                            | 17.30                      | 17.30                      | μs    |
| t <sub>D,OFF</sub> | Turn off delay          | 12  | 15.80                                            | 15.80                      | 15.80                      | μs    |
|                    |                         | 23  | 13.50                                            | 13.50                      | 13.50                      | μs    |
| t <sub>F</sub>     | Fall time               | 3.5 |                                                  | -                          |                            |       |
|                    |                         | 12  | Depends on R <sub>OUT</sub> and C <sub>OUT</sub> |                            | μs                         |       |
|                    |                         | 23  |                                                  |                            |                            |       |



### 6.8 Typical Characteristics



Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated







Figure 6-13. Overcurrent Threshold vs ILM Resistor



Figure 6-14. Steady State Scalable Fast-trip Threshold: Current Limit Threshold (I<sub>LIM</sub>) Ratio vs Temperature (TPS259480x/2x)



Figure 6-15. Steady State Fixed Fast-Trip Current Threshold vs Temperature (TPS259481x/3x)



Figure 6-16. Steady State Fixed Fast-Trip Current Threshold vs Temperature (TPS259480x/2x)





Figure 6-18. RCB - Reverse Comparator Threshold vs
Temperature

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

-28.75







Figure 6-25. PG Low Voltage Without Input Supply vs Temperature



Figure 6-26. Time to Thermal Shut-Down During Inrush State



 $V_{IN}$  = 12 V,  $C_{OUT}$  = 220  $\mu\text{F},~C_{dVdt}$  = Open,  $V_{EN/UVLO}$  stepped up to 2 V



 $V_{EN/UVLO}$  = 2 V,  $C_{OUT}$  = 220  $\mu F,\,C_{dVdt}$  = 10 nF,  $V_{IN}$  ramped up to 12 V





 $C_{IN}$  = 0.1 µF,  $C_{OUT}$  = 220 µF,  $C_{dVdt}$  = 10 nF, EN/UVLO connected to IN through resistor ladder, 12 V hot-plugged to IN

Figure 6-29. Input Hot-Plug

Product Folder Links: TPS25948





 $V_{IN}$  = 12 V,  $C_{OUT}$  = 220  $\mu F,$   $C_{dVdt}$  = 10 nF,  $V_{EN/UVLO}$  stepped up to 2 V

Figure 6-30. Inrush Current With Capacitive Load

Copyright © 2025 Texas Instruments Incorporated



 $V_{IN}$  = 12 V,  $C_{OUT}$  = 220  $\mu F,~R_{OUT}$  = 2  $\Omega,~C_{dVdt}$  = 3300 pF,  $V_{EN/UVLO}$  stepped up to 2 V



 $V_{IN}$  = 12 V,  $C_{OUT}$  = 690  $\mu\text{F},\,R_{OUT}$  = 4  $\Omega,\,C_{dVdt}$  = 3300 pF,  $V_{EN/UVLO}$  stepped up to 2 V

Figure 6-31. Inrush Current With Resistive and Capacitive Load





 $\rm V_{IN}$  Overvoltage threshold set to 20 V,  $\rm V_{IN}$  ramped up from 12 V to 23 V



 $V_{IN}$  = 12 V,  $C_{ITIMER}$  = 22 nF,  $C_{OUT}$  = 220  $\mu F,~I_{LIM}$  set to 4.5 A,  $I_{OUT}$  ramped from 3 A  $\to$  8 A  $\to$  3 A within 9 ms

Figure 6-33. Overvoltage Lockout Response



 $I_{OUT}$  stepped from 3 A  $\rightarrow$  9 A

Figure 6-35. Active Current Limit Response Followed by TSD



 $V_{\text{IN}}$  = 12 V,  $I_{\text{LIM}}$  set to 9 A,  $V_{\text{EN/UVLO}}$  = 2 V, OUT stepped from Open  $\rightarrow$  Short-circuit to GND

Figure 6-36. Output Short-Circuit During Steady State





 $V_{IN}$  = 12 V,  $I_{LIM}$  set to 9 A,  $V_{EN/UVLO}$  = 2 V, OUT stepped from Open  $\rightarrow$  Short-circuit to GND

Figure 6-37. Output Short-Circuit During Steady State (Zoomed



 $V_{IN}$  = 12 V, OUT short-circuit to GND,  $I_{LIM}$  set to 4.5 A,  $V_{EN/}$   $_{UVLO}$  stepped from 0 V to 2 V

Figure 6-38. Power Up Into Short-Circuit



 $\rm V_{IN}$  = 22 V, OUT short-circuit to GND,  $\rm I_{LIM}$  set to 9 A,  $\rm V_{EN/UVLO}$  stepped from 0 V to 2 V

Figure 6-39. Power Up Into Short-Circuit

# 7 Detailed Description

### 7.1 Overview

The TPS25948xx is an eFuse with integrated power path that is used to ensure safe power delivery in a system. The device starts its operation by monitoring the IN and OUT bus voltage. When the supply voltage ( $V_{IN}$  or  $V_{OUT}$ ) exceeds the Undervoltage Protection threshold ( $V_{UVP}$ ), the device samples the EN/UVLO pin. A high level (>  $V_{UVLO}$ ) on this pin enables the internal power path (BFET+HFET) to start conducting and allow current to flow between IN and OUT. When EN/UVLO is held low (<  $V_{UVLO}$ ), the internal power path is turned off to block current flow between IN and OUT.

After a successful start-up sequence, the device now actively monitors its load current and bus voltage and controls the internal HFET to ensure that the user adjustable overcurrent limit threshold ( $I_{LIM}$ ) is not exceeded and overvoltage spikes are cut-off once they cross the user adjustable overvoltage lockout threshold ( $V_{OVLO}$ ). The device also provides fast protection against severe overcurrent during short-circuit events. This keeps the system safe from harmful levels of voltage and current. At the same time, a user adjustable overcurrent blanking timer allows the system to pass moderate transient peaks in the load current profile without tripping the eFuse. This ensures a robust protection solution against real faults which is also immune to transients, thereby ensuring maximum system uptime.

The device has integrated reverse current blocking FET (BFET) which operates like an ideal diode. The BFET is linearly regulated to maintain a small constant forward drop ( $V_{FWD}$ ) in forward conduction mode and turned off completely to block reverse current if output voltage exceeds the input voltage. In some device variants, the reverse current blocking can be disabled using an external pin control (RCBCTRL) to allow bi-directional current flow to support applications such as USB On-the-go or DRP (Dual Role Port).

The device also has a built-in thermal sensor based shutdown mechanism to protect itself in case the device temperature  $(T_J)$  exceeds the recommended operating conditions.

Copyright © 2025 Texas Instruments Incorporated

Submit Document Feedback



# 7.2 Functional Block Diagram



# Not applicable to Latch-off variant (TPS259480L)

Figure 7-1. TPS259480x Block Diagram



# Not applicable to Latch-off variant (TPS259481L)

TPS259483 will have same block diagram except the SPLYGD polarity is flipped from TPS259481

Figure 7-2. TPS259481x Block Diagram





# Not applicable to Latch-off variant (TPS259482L)

Figure 7-3. TPS259482x Block Diagram

### 7.3 Feature Description

The TPS25948xx eFuse is a compact, feature rich power management device that provides detection, protection, and indication in the event of system faults.

## 7.3.1 Undervoltage Lockout (UVLO and UVP)

The TPS25948xx implements undervoltage protection on IN and OUT in case the applied voltage becomes too low for the system or device to properly operate. The undervoltage protection has a default lockout threshold of  $V_{UVP}$  which is fixed internally. Also, the UVLO comparator on the EN/UVLO pin allows the undervoltage protection threshold to be externally adjusted to a user defined value. Figure 7-4 and Equation 1 show how a resistor divider can be used to set the UVLO set point for a given voltage supply.



Figure 7-4. Adjustable Undervoltage Protection

$$VIN(UV) = VUVLO(F) \times \frac{R1 + R2}{R2}$$
 (1)

## 7.3.2 Overvoltage Lockout (OVLO)

The TPS25948xx allows the user to implement Overvoltage protection on the bus to shield the system against supply overvoltage conditions. The internal fast comparator on the OVLO pin allows the Overvoltage Lockout threshold to be adjusted to a user defined value. Once the voltage at the OVLO pin crosses the OVLO rising threshold  $V_{OV(R)}$ , the device turns off both the FETs to cut off the power path. Thereafter, the devices wait for the voltage at the OVLO pin to fall below the OVLO falling threshold  $V_{OV(F)}$  before the FETs are turned ON again. The rising and falling thresholds are slightly different to provide hysterisis. Figure 7-5 and Equation 2 show how a resistor divider can be used to set the OVLO set point for a given voltage supply.



Figure 7-5. Adjustable Overvoltage Protection

$$VIN(OV) = VOV(F) \times \frac{R1 + R2}{R2}$$
 (2)

While recovering from a OVLO event, the TPS25948xx bypasses the inrush control (dVdt) and starts up in a current limited manner to provide faster turn ON and minimize power supply droop during supply transient conditions.



Figure 7-6. TPS25948xx Overvoltage Lockout and Recovery

#### 7.3.3 Inrush Current, Overcurrent, and Short Circuit Protection

TPS25948xx incorporates four levels of protection against overcurrent:

- 1. Adjustable slew rate (dVdt) for inrush current control
- Adjustable threshold (I<sub>LIM</sub>) for overcurrent protection during start-up or steady-state
- 3. Adjustable threshold (I<sub>SC</sub>) for fast-trip response to severe overcurrent during start-up or steady-state
- 4. Fixed threshold (I<sub>FFT</sub>) for fast-trip response to quickly protect against hard output short-circuits during steadystate

#### 7.3.3.1 Slew Rate (dVdt) and Inrush Current Control

During hot-plug events or while trying to charge a large output capacitance at start-up, there can be a large inrush current. If the inrush current is not managed properly, it can damage the input connectors and/or cause the system power supply to droop leading to unexpected restarts elsewhere in the system. The inrush current during turn on is directly proportional to the load capacitance and rising slew rate.

Equation 3 can be used to find the slew rate (SR) required to limit the inrush current (I<sub>INRUSH</sub>) for a given load capacitance (C<sub>OUT</sub>):

IINRUSH (mA) = COUT (
$$\mu$$
F) × SRON (V/ms) (3)

A capacitor can be connected to the dVdt pin to control the rising slew rate and lower the inrush current during turn on. The required  $C_{dVdt}$  capacitance to produce a given slew rate can be calculated using the equation:

$$CDVDT (pF) = \frac{5000}{SRON (V/ms)}$$
 (4)

The fastest output slew rate is achieved by leaving the dVdt pin open.

#### Note

- 1. The slew rate calculation above holds good for  $C_{dVdt} > 1$ nF. For lower  $C_{dVdt}$  values, the internal gate capacitance may dominate and cause the actual slew rate to deviate from the calculation.
- 2. Slew rate control during start-up is provided only on the HFET which enables inrush current control from IN to OUT.
- 3. For  $C_{dVdt} > 10$ nF, it is recommended to add a  $100\Omega$  resistor in series with the capacitor on the dVdt pin.

#### 7.3.3.2 Active Current Limiting

The TPS25948xx responds to output overcurrent conditions by actively limiting the current after a user adjustable transient fault blanking interval. When the load current exceeds the set overcurrent threshold ( $I_{LIM}$ ) set by the ILM pin resistor ( $R_{ILM}$ ), but stays lower than the short-circuit threshold ( $2 \times I_{LIM}$  or  $I_{FFT}$  depending on the variant), the device starts discharging the ITIMER pin capacitor using an internal 1.9 $\mu$ A pulldown current. If the load current drops below the overcurrent threshold before the ITIMER capacitor ( $C_{ITIMER}$ ) discharges by  $\Delta V_{ITIMER}$ , the ITIMER is reset by pulling it up to  $V_{INT}$  internally and the current limit action is not engaged. This allows short load transient pulses to pass through the device without getting current limited. If the overcurrent condition persists, the  $C_{ITIMER}$  continues to discharge and once it discharges by  $\Delta V_{ITIMER}$ , the current limit starts regulating the HFET to actively limit the current to the set overcurrent threshold ( $I_{LIM}$ ). At the same time, the  $C_{ITIMER}$  is charged up to  $V_{INT}$  again so that it is at its default state before the next overcurrent event. This ensures the full blanking timer interval is provided for every overcurrent event. Equation 5 can be used to calculate the  $R_{ILM}$  value for a desired overcurrent threshold.

$$RILM (\Omega) = \frac{4834}{ILIM (A)}$$
 (5)

#### **Note**

- The TPS259480x/2x variants allow a maximum transient load current up to 2 × I<sub>LIM</sub> for the ITIMER duration. The TPS259481x/3x variants allow a maximum transient load current up to I<sub>FFT</sub> for the ITIMER duration.
- Leaving the ILM pin Open sets the current limit to zero and results in the part entering current limit or performing a fast-trip with the slightest amount of loading at the output.
- 3. The current limit circuit employs a foldback mechanism. The current limit threshold in the foldback region (0V <  $V_{OUT}$  <  $V_{FB}$ ) is lower than the steady state current limit threshold ( $I_{LIM}$ ).
- 4. Shorting the ILM pin to ground at any point during normal operation is detected as a fault and the part shuts down. There's a minimum current (I<sub>FLT</sub>) which the part allows in this condition before the pin short condition is detected.

The duration for which transients are allowed can be adjusted using an appropriate capacitor value from ITIMER pin to ground. The C<sub>ITIMER</sub> value needed to set the desired transient overcurrent blanking interval can be calculated using Equation 6.

CITIMER (nF) = 
$$\frac{\text{tITIMER (ms)} \times \text{IITIMER (}_{\mu\text{A})}}{\Delta \text{VITIMER (}V)}$$
 (6)



(1) Applicable only to TPS259480x/2x variants (2) Applicable only to TPS259480x variants

Figure 7-7. TPS25948xx Active Current Limit Response

#### Note

- 1. Leave the ITIMER pin open to allow the part to limit the current with the minimum possible delay.
- Shorting the ITIMER pin to ground results in minimum overcurrent response delay (similar to ITIMER pin open condition), but increases the device current consumption. This is not a recommended mode of operation.
- 3. Active current limiting based on R<sub>ILM</sub> is active during startup. In case the startup current exceeds I<sub>LIM</sub>, the device regulates the current to the set limit. However, during startup the current limit is engaged without waiting for the ITIMER delay.
- 4. Increasing the C<sub>ITIMFR</sub> value extends the overcurrent blanking interval, but it also extends the time needed for the CITIMER to recharge up to VINT. If the next overcurrent event occurs before the C<sub>ITIMER</sub> is recharged fully, it will take lesser time to discharge to the ITIMER expiry threshold, thereby providing a shorter blanking interval than intended.

During active current limit, the output voltage will drop resulting in increased device power dissipation across the HFET. If the device internal temperature (T<sub>J</sub>) exceeds the thermal shutdown threshold (TSD), the HFET is turned off. Once the part shuts down due to TSD fault, it would either stay latched off (TPS25948xL variants) or restart automatically after a fixed delay (TPS25948xA variants). See Overtemperature Protection (OTP) for more details on device response to overtemperature.

#### 7.3.3.3 Short-Circuit Protection

During an output short-circuit event, the current through the device increases very rapidly. When a severe overcurrent condition is detected, the device triggers a fast-trip response to limit the current to a safe level. For the TPS259480x/2x variants, the internal fast-trip comparator employs a scalable threshold ( $I_{SC}$  = 2 ×  $I_{I,IM}$ ). This enables the user to adjust the fast-trip threshold rather than using a fixed threshold which can be too high for some low current systems. The device also employs a fixed fast-trip threshold (I<sub>FFT</sub>) to protect fast protection against hard short-circuits during steady state. The fixed fast-trip threshold is higher than the

maximum recommended user adjustable scalable fast-trip threshold. The TPS259481x/3x variants employ only the fixed fast-trip threshold. Once the current exceeds  $I_{SC}$  or  $I_{FFT}$ , the HFET is turned off completely within  $t_{SC}$  or  $t_{FT}$ . Thereafter, the devices tries to turn the HFET back on after a short de-glitch interval (30  $\mu$ s) in a current limited manner instead of a dVdt limited manner. This ensures that the HFET has a faster recovery after a transient overcurrent event and minimizes the output voltage droop. However, if the fault is persistent, the device will stay in current limit causing the junction temperature to rise and eventually enter thermal shutdown. See Overtemperature Protection (OTP) section for details on the device response to overtemperature.



Figure 7-8. TPS259480x/2x Short-Circuit Response



Figure 7-9. TPS259481x/3x Short-Circuit Response



#### 7.3.4 Analog Load Current Monitor

The TPS25948xx allows the system to accurately monitor the output load current by providing an analog current sense output on the ILM pin which is proportional to the current through the FET. The user can sense the voltage (V<sub>II M</sub>) across the R<sub>II M</sub> to get a measure of the output load current.



 $V_{IN}$  = 12V,  $C_{OUT}$  = 220 $\mu$ F,  $R_{ILM}$  = 536 $\Omega$ ,  $I_{OUT}$  varied dynamically between 3A and 8A

Figure 7-10. Analog Load Current Monitor Response

#### Note

The ILM pin is sensitive to capacitive loading. Careful design and layout is needed to ensure the parasitic capacitive loading on the ILM pin is < 50pF for stable operation.

#### 7.3.5 Reverse Current Protection

The TPS25948xx functions like an ideal diode and blocks reverse current flow from OUT to IN under all conditions. The device has integrated back-to-back MOSFETs connected in a common drain configuration. The voltage drop between the IN and OUT pins is constantly monitored and the gate drive of the blocking FET (BFET) is adjusted as needed to regulate the forward voltage drop at V<sub>FWD</sub>. This closed loop regulation scheme (linear ORing control) enables graceful turn off of the MOSFET during a reverse current event and ensures there is almost no DC reverse current flow.

The device also uses a conventional comparator (V<sub>REVTH</sub>) based reverse blocking mechanism to provide fast response (t<sub>RCB</sub>) to transient reverse currents. Once the device enters reverse current blocking condition, it waits for the  $(V_{IN} - V_{OUT})$  forward drop to exceed the  $V_{FWDTH}$  before it performs a fast recovery to reach full forward conduction state. This provides sufficient hysteresis to prevent supply noise or ripple from affecting the reverse current blocking response. The recovery from reverse current blocking is very fast (t<sub>SWRCB</sub>). This ensures minimum supply droop which is helpful in applications such as supply MUXing/ORing and USB Fast Role Swap (FRS).



Figure 7-11. Reverse Current Blocking Response

The following waveforms illustrate the reverse current blocking performance in various scenarios.

During fast voltage step at output (for example, hot-plug), the fast comparator based reverse blocking mechanism ensures minimum jump or glitch on the input rail.



Figure 7-12. Reverse Current Blocking Performance During Fast Voltage Step at Output

During slow voltage ramp at output, the linear ORing based reverse blocking mechanism ensures there is almost no DC current flow from OUT to IN, thereby avoiding input rail from getting slowly charged up to output voltage.



Figure 7-13. Reverse Current Blocking Performance During Slow Voltage Ramp at Output

When the input supply droops or gets disconnected while the output storage element (bulk capacitor or super capacitor) is charged to the full voltage, the linear ORing scheme minimizes the self-discharge from OUT to IN. This ensures maximum holdup time for the output storage element in critical power back-up applications.

It also prevents incorrect supply presence indication in applications which sense the input voltage to detect if the supply is connected.



Figure 7-14. Reverse Current Blocking Performance During Input Supply Failure

The TPS259481x/2x/3x variants provide the option of disabling the reverse current blocking scheme using the RCBCTRL pin. Leaving the RCBCTRL pin floating or pulling it high enables the reverse current blocking during steady-state, while pulling the pin low disables it.

#### Note

RCBCTRL pin controls the reverse current blocking mechanism only during steady-state. It has no effect during disabled or fault state where the reverse current blocking is always active.

### 7.3.6 Overtemperature Protection (OTP)

The TPS25948xx monitors the internal die temperature  $(T_J)$  at all times and shuts down the part as soon as the temperature exceeds a safe operating level (TSD) thereby protecting the device from damage. The device will not turn back on until the junction cools down sufficiently, that is the die temperature falls below (TSD – TSD<sub>HYS</sub>).

When the TPS25948xL (latch-off variant) detects thermal overload, it will be shut down and remain latched-off until the device is power cycled or re-enabled. When the TPS25948xA (auto-retry variant) detects thermal overload, it will remain off until it has cooled down by  $TSD_{HYS}$ . Thereafter, it will remain off for an additional delay of  $t_{RST}$  after which it will automatically retry to turn on if it is still enabled.

Table 7-1. Thermal Shutdown

| DEVICE                     | ENTER TSD            | EXIT TSD                                                                                                                                                                                                       |
|----------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TPS25948xL<br>(Latch-Off)  | T <sub>J</sub> ≥ TSD | $\begin{split} &T_J < TSD - TSD_{HYS} \\ &V_{IN} \text{ cycled to 0V and then above } V_{UVP(R)} \text{ OR EN/UVLO} \\ &\text{toggled below } V_{SD(F)} \end{split}$                                           |
| TPS25948xA<br>(Auto-Retry) | T <sub>J</sub> ≥ TSD | $\begin{split} &T_J < TSD - TSD_{HYS} \\ &V_{IN} \text{ cycled to 0V and then above } V_{UVP(R)} \text{ OR EN/UVLO} \\ &\text{toggled below } V_{SD(F)} \text{ OR } t_{RST} \text{ timer expired} \end{split}$ |

Product Folder Links: TPS25948

Copyright © 2025 Texas Instruments Incorporated



## 7.3.7 Fault Response and Indication (FLT)

The following table summarizes the device response to various fault conditions. Additionally, an active low external fault indication (FLT) pin is available on the TPS259480x variants.

Table 7-2. Fault Summary

| EVENT                                                                                                                                              | PROTECTION<br>RESPONSE                       | FAULT LATCHED<br>INTERNALLY | FLT PIN STATUS (1) | FLT ASSERTION<br>DELAY <sup>(1)</sup> |
|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----------------------------|--------------------|---------------------------------------|
| Overtemperature                                                                                                                                    | Shutdown                                     | Υ                           | L                  |                                       |
| Undervoltage (UVP or UVLO)                                                                                                                         | Shutdown                                     | N                           | Н                  |                                       |
| Input Overvoltage                                                                                                                                  | Shutdown                                     | N                           | Н                  |                                       |
| Transient Overcurrent (I <sub>LIM</sub> < I <sub>OUT</sub> < 2 × I <sub>LIM</sub> or I <sub>FFT</sub> for duration less than t <sub>ITIMER</sub> ) | None                                         | N                           | н                  |                                       |
| Persistent Overcurrent                                                                                                                             | Current Limit                                | N                           | L                  | t <sub>ITIMER</sub>                   |
| Output Short-Circuit to GND                                                                                                                        | Circuit Breaker followed by<br>Current Limit | N                           | Н                  |                                       |
| ILM Pin Open<br>(During Steady State)                                                                                                              | Shutdown                                     | N                           | Н                  |                                       |
| ILM Pin Shorted to GND                                                                                                                             | Shutdown                                     | Υ                           | L                  |                                       |
| Reverse Current ((V <sub>OUT</sub> - V <sub>IN</sub> ) > V <sub>REVTH</sub> )                                                                      | Reverse Current Blocking                     | N                           | н                  |                                       |

Applicable to TPS259480x variants only.

Faults which are latched internally can be cleared either by power cycling the part (pulling V<sub>IN</sub> to 0V) or by pulling the EN/UVLO pin voltage below V<sub>SD(F)</sub>. This also releases the FLT pin pull-down for the TPS259480x variants and resets the t<sub>RST</sub> timer for the TPS25948xA (auto-retry) variants.

During a latched fault, pulling the EN/UVLO just below the UVLO threshold has no impact on the device. This is true for both TPS25948xL (latch-off) and TPS25948xA (auto-retry) variants.

For TPS25948xA (auto-retry) variants, on expiry of the t<sub>RST</sub> timer after a fault, the device restarts automatically and the FLT pin is de-asserted (TPS259480A variant).

# 7.3.8 Supply Good Indication (SPLYGD/SPLYGD)

The TPS25948xx provides a digital output (SPLYGD/SPLYGD) which is asserted to indicate when the priority input supply is in a valid range (above UVP/UVLO and below OVLO thresholds) and the device has successfully completed its inrush sequence. The SPLYGD/SPLYGD pin is an open-drain signal which needs to be pulled up to an external supply. For the TPS259480x/2x/3x variants, SPLYGD is an active high output. For the TPS259481x variant, SPLYGD is an active low output.

After power up, SPLYGD/SPLYGD pin is de-asserted initially. The device initiates a inrush sequence in which the HFET is turned on in a controlled manner. When the FET gate voltage has reached the full overdrive indicating that the inrush sequence is complete and device is capable of delivering full power, the SPLYGD/SPLYGD pin is asserted. Thereafter, the SPLYGD/SPLYGD pin is de-asserted only if the input supply becomes invalid (below UVP/UVLO or above OVLO thresholds). No load side events/faults have any control over the SPLYGD/SPLYGD de-assertion.

This pin is used to control the auxiliary channel when two TPS25948xx devices are connected in a priority power MUX configuration. It can also be used as a supply valid status indication to the downstream load or system supervisor.



Figure 7-15. TPS25948xx SPLYGD Behavior



Table 7-3. TPS25948xx SPLYGD/SPLYGD Indication Summary

| EVENT/CONDITION                                                               | SPLYGD PIN <sup>(1)</sup> | SPLYGD PIN(2) |
|-------------------------------------------------------------------------------|---------------------------|---------------|
| Supply Brownout (UVP)                                                         | L                         | L             |
| Shutdown (EN < V <sub>SD</sub> )                                              | L                         | L             |
| Undervoltage (UVLO)                                                           | L                         | Н             |
| Overvoltage (OVLO)                                                            | L                         | Н             |
| Inrush                                                                        | L                         | Н             |
| Steady State                                                                  | Н                         | L             |
| Overcurrent                                                                   | Н                         | L             |
| Short-Circuit                                                                 | Н                         | L             |
| ILM Pin Open                                                                  | Н                         | L             |
| ILM Pin Shorted to GND                                                        | Н                         | L             |
| Reverse current ((V <sub>OUT</sub> – V <sub>IN</sub> ) > V <sub>REVTH</sub> ) | Н                         | L             |
| Overtemperature                                                               | Н                         | L             |

- (1) Applicable only to TPS259480x/2x/3x variants.
- (2) Applicable only to TPS259481x variants.

When there is no supply to the device, the SPLYGD pin is expected to stay low. However, there is no active pull-down in this condition to drive this pin all the way down to 0V. If the SPLYGD pin is pulled up to an independent supply which is present even if the device is unpowered, there can be a small voltage seen on this pin depending on the pin sink current, which is a function of the pull-up supply voltage and resistor. Minimize the sink current to keep this pin voltage low enough not to be detected as a logic HIGH by associated external circuits in this condition. This also ensures that the auxiliary channel is not turned off inadvertently in a priority power MUX configuration.

#### 7.4 Device Functional Modes

Table 7-4. TPS259481x/2x/3x Reverse Current Blocking Operation

| RCBCTRL PIN CONNECTION | REVERSE CURRENT BLOCKING IN STEADY-<br>STATE |
|------------------------|----------------------------------------------|
| Low                    | Disabled                                     |
| Open or High           | Enabled                                      |

# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

The TPS25948x is a 3.5V to 23V, 8A eFuse that is typically used for power rail protection applications. It operates from 3.5V to 23V with adjustable overvoltage and undervoltage protection. It provides ability to control inrush current and protection against reverse current conditions. It can be used in a variety of systems such as adapter or charger input protection, USB PD protection in smartphone, tablet, PC, notebook, monitor, dock, server and PC motherboard, add-on cards, enterprise storage – RAID/HBA/SAN/eSSD, power MUXing/ORing. The design procedure explained in the subsequent sections can be used to select the supporting component values based on the application requirement. Additionally, a spreadsheet design tool TPS25948x Design Calculator is available in the web product folder.

# 8.2 Single Device, Self-Controlled



Figure 8-1. Single Device, Self-Controlled

#### Other variations:

In a Host MCU controlled system, EN/UVLO or OVLO can also be driven from the host GPIO to control the device.

ILM pin can be connected to the MCU ADC input for current monitoring purpose.



#### Note

It is recommended to keep parasitic capacitance on ILM pin below 50pF to ensure stable operation.

# 8.3 Typical Application

Smartphones come equipped with USB OTG functionality that allows their USB port to be used not only for charging the phone battery but also allow the smartphone to act as a USB host and deliver power to external accessories such as headphones, pen drives, and so forth. Some smartphones also support a wireless charging path which can also be used to wirelessly share power to other devices. TPS259482x can be used as a bi-directional power switch in such applications as shown in Figure 8-3. For the USB power path, when an external charger is connected at the port, TPS259482x provides a conduction path from IN pin to OUT pin and the battery charger IC is configured to charge the battery and also power the internal circuits. TPS259482x also provides overvoltage and overcurrent protection in this case. In another use case scenario where an accessory such as headphone is connected to the USB port, the phone MCU detects this and the battery charger is configured in OTG boost mode to provide power from battery to the USB port. MCU will also pull down RCBCTRL pin to allow current flow from OUT pin to IN pin of TPS259482x and enables the TPS259482x and establishes a low impedance power path capable of delivering high power to the accessory. Similarly, the TPS259482x also provides controlled bi-directional power flow in the wireless charging and power share sub-system.



Figure 8-2. Smartphone Power Path Example



<sup>\*</sup> Optional circuit components needed for transient protection depending on input and output inductance. Please refer to *Transient Protection* section for details.

Figure 8-3. USB On-The-Go Port Protection Design Example

#### 8.3.1 Design Requirements

**Table 8-1. Design Parameters** 

| PARAMETER                                                               | VALUE |  |  |
|-------------------------------------------------------------------------|-------|--|--|
| Bus voltage during charging (V <sub>IN</sub> )                          | 20V   |  |  |
| Overvoltage protection threshold during charging $(V_{IN(OV)})$         | 22V   |  |  |
| Max continuous charging current                                         | 5A    |  |  |
| Load transient blanking interval during charging (t <sub>ITIMER</sub> ) | 2ms   |  |  |
| Output capacitance (C <sub>OUT</sub> )                                  | 47μF  |  |  |
| Output rise time (t <sub>R</sub> )                                      | 12ms  |  |  |
| Overcurrent threshold (I <sub>LIM</sub> ) during charging               | 5.5A  |  |  |

#### 8.3.2 Detailed Design Procedure

## 8.3.2.1 Setting Overvoltage Threshold

The supply overvoltage threshold is set using the resistors, R1 and R2, whose values can be calculated as:

$$VIN(OV) = \frac{VOV(R) \times (R1 + R2)}{R2}$$
(8)

Where  $V_{OV(R)}$  is the OVLO rising threshold. Because R1, R2 leak the current from input supply  $V_{IN}$ , these resistors must be selected based on the acceptable leakage current from input power supply  $V_{IN}$ . The current drawn by R1, R2 from the power supply is IR12 =  $V_{IN}$  / (R1 + R2). However, leakage currents due to external active components connected to the resistor string can add error to these calculations. So, the resistor string current, IR12, must be chosen to be 20 times greater than the leakage current expected on the OVLO pin.

From the device electrical specifications, OVLO leakage current is  $0.1\mu A$  (maximum),  $V_{OV(R)} = 1.2V$ . From design requirements,  $V_{IN(OV)} = 22V$ . To solve the equation, first choose the value of R1 =  $470k\Omega$  and use the above equation to solve for R2 =  $27.11k\Omega$ .

Using the closest standard 1% resistor values, we get R1 = 470k $\Omega$ , R2 = 26.7k $\Omega$ .

#### 8.3.2.2 Setting Output Voltage Rise Time (t<sub>R</sub>)

For a successful design, the junction temperature of device must be kept below the absolute maximum rating during both dynamic (start-up) and steady-state conditions. Dynamic power stresses often are an order of



magnitude greater than the static stresses, so it is important to determine the right start-up time and inrush current limit required with system capacitance to avoid thermal shutdown during start-up.

The slew rate (SR) needed to achieve the desired output rise time can be calculated as:

$$SR (V/ms) = \frac{VIN (V)}{tR (ms)} = \frac{20 V}{12 ms} = 1.67 V/ms$$
 (9)

The C<sub>dVdt</sub> needed to achieve this slew rate can be calculated as:

$$CdVdt (pF) = \frac{5000}{SR (V/ms)} = \frac{5000}{1.67} = 2994 pF$$
 (10)

Choose the nearest standard capacitor value as 3000pF.

For this slew rate, the inrush current can be calculated as:

IINRUSH (mA) = SR (V/ms) x COUT (
$$\mu$$
F) = 1.67 x 47 = 79 mA (11)

The average power dissipation inside the part during inrush can be calculated as:

PDINRUSH (W) = 
$$\frac{\text{IINRUSH (A)} \times \text{VIN (V)}}{2} = \frac{0.079 \times 20}{2} = 0.8 \text{ W}$$
 (12)

For the given power dissipation, the thermal shutdown time of the device must be greater than the ramp-up time t<sub>R</sub> to avoid start-up failure. Figure 8-4 shows the thermal shutdown limit, for 0.8W of power, the shutdown time is more than 10s which is very large as compared to  $t_R$  = 12ms. Therefore, it is safe to use 12ms as the startup time for this application.



Figure 8-4. Thermal Shut-Down Plot During Inrush

#### 8.3.2.3 Setting Overcurrent Threshold (I<sub>LIM</sub>)

The overcurrent protection threshold can be set using the R<sub>ILM</sub> resistor whose value can be calculated as:

RILM (
$$\Omega$$
) =  $\frac{4834}{\text{ILIM (A)}} = \frac{4834}{5.5 \text{ A}} = 879 \Omega$  (13)

Choose nearest 1% standard resistor value as  $866\Omega$ .

# 8.3.2.4 Setting Overcurrent Blanking Interval ( $t_{\text{ITIMER}}$ )

The overcurrent blanking timer interval can be set using the  $C_{\mathsf{ITIMER}}$  capacitor whose value can be calculated as:

CITIMER (nF) = 
$$\frac{\text{tITIMER (ms)} \times \text{IITIMER (}\mu\text{A}\text{)}}{\Delta \text{ VITIMER (}V\text{)}} = \frac{2 \times 1.9}{1.51} = 2.51 \text{ nF}$$
 (14)

Choose nearest standard capacitor value as 2.2nF.

## 8.3.3 Application Curves



Copyright © 2025 Texas Instruments Incorporated

Submit Document Feedback





## 8.4 Active ORing

A typical redundant power supply configuration is shown in Figure 8-11 below. Schottky ORing diodes have been popular for connecting parallel power supplies, such as parallel operation of wall adapter with a battery or a hold-up storage capacitor. The disadvantage of using ORing diodes is high voltage drop and associated power loss. The TPS25948xx with integrated, low-ohmic, back-to-back FETs provide a simple and efficient solution. Figure 8-11 below shows the Active ORing implementation using TPS259480x devices.



Figure 8-11. Two Devices, Active ORing Configuration

The linear ORing mechanism in TPS25948xx ensures that there's no reverse current flowing from one power source to the other during fast or slow ramp of either supply.

The following waveform illustrates the active ORing behavior when the supply rails are being ramped up sequentially.



When the bus voltages (IN1 and IN2) are matched, device in each path sees a forward voltage drop and is ON delivering the load current. During this period, current is shared between the rails in the ratio of differential voltage drop across each device.

In addition to supply ORing, the devices protect the system from overvoltage, excessive inrush current, overload and short-circuit faults at all times.

#### Note

ORing can be done either between two similar rails or between dissimilar rails. For ORing cases with skewed voltage combinations, the dVdt pin capacitor rating should be chosen based on the highest of the 2 supplies. Refer to Recommended Operating Conditions table for more details.

## 8.5 Priority Power MUXing

Applications having two energy sources such as PCIe cards, Tablets and Portable battery powered equipment require preference of one source to another. For example, mains power (wall-adapter) has the priority over the internal battery back-up power. These applications demand for switchover from mains power to backup power only when main input voltage falls below a user defined threshold. The TPS25948xx devices provide a simple solution for priority power multiplexing needs.

Figure 8-14 shows a typical priority power multiplexing implementation using TPS259480x devices. When primary (priority) power source (IN1) is present and within the valid range (not in UV/OV condition), the primary path device path powers the OUT bus irrespective of whether auxiliary supply voltage  $(V_{IN2})$  is greater than, equal to or less than primary supply voltage  $(V_{IN1})$ . The device in auxiliary path is held in off condition by forcing its OVLO pin to high using the SPLYGD signal from the primary path device.

Once the primary supply voltage falls outside the user-defined valid operating range (UV/OV condition), the primary path device de-asserts the SPLYGD which signals the auxiliary path device to turn on and the system starts operating from the auxiliary supply. During this transition, the auxiliary path device bypasses its dVdt limited startup and performs a fast recovery to start delivering power within t<sub>SWOV</sub>.

When the primary supply is restored, the primary path device turns on fully at a defined slew rate and then asserts its SPLYGD pin high to turn the auxiliary path device off, allowing a seamless transition from auxiliary to the primary supply with minimal output voltage droop and with no shoot-through current.

A key consideration in power MUXing applications is the minimum voltage the output bus droops to during the switchover from one supply to another. This in turn depends on multiple factors including the output load current  $(I_{LOAD})$ , output bus hold-up capacitance  $(C_{OUT})$  and switchover time  $(t_{SW})$ .

Copyright © 2025 Texas Instruments Incorporated

Submit Document Feedback



While switching from primary supply  $(V_{IN1})$  to auxiliary supply  $(V_{IN2})$ , the minimum bus voltage can be calculated using Equation 15. Here, the switchover time  $(t_{SW})$  is equal to the fast OVLO recovery time  $(t_{SWOV})$  taken by the TPS259480x variants to turn on fully and start delivering current to the load.

VOUT,min (V) = min (VIN1, VIN2) - 
$$\frac{\text{tSW }(\mu s) \times \text{ILOAD }(A)}{\text{COUT }(\mu F)}$$
 (15)

While switching from auxiliary supply  $(V_{IN2})$  to primary supply  $(V_{IN1})$ , the minimum bus voltage can be calculated using Equation 16. Here the maximum switchover time is equal to the RCB recovery time  $(t_{SWRCB})$ , depending on whether  $V_{IN1}$  is equal to or lower than  $V_{IN2}$  to start with.

VOUT,min (V) = min (VIN1, VIN2) - VFWDTH (V) - 
$$\frac{\text{tSWRCB }(\mu s) \times \text{ILOAD }(A)}{\text{COUT }(\mu F)}$$
 (16)

The SPLYGD pins of the devices can be used as a digital indication to identify which of the two supplies is active and delivering power to the load.



Figure 8-14. Priority Power MUXing With 2 × TPS259480x - Option 1

This configuration provides the most compact priority power MUXing solution with multiple benefits, including active current limit protection on both channels as well as overvoltage protection on primary channel. It also provides the fastest switchover time from primary to auxiliary, but at the cost of a slightly increased quiescent current on the auxiliary path while primary path is active. Also, it uses the fewest external components, but at the cost of bypassing overvoltage protection on auxiliary channel.

The following waveforms illustrate the TPS259480x performance in a priority power MUXing configuration.



There is a possible variation to the above configuration in case overvoltage protection is needed on both channels. This needs an additional signal N-FET to drive the OVLO pin of the auxiliary path device as shown in Figure 8-17. The switchover times are similar to the previous configuration.



Figure 8-17. Priority Power MUXing With 2 × TPS259480x - Option 2

Another variation of the previous configuration ensures minimum quiescent current on the auxiliary channel while primary channel is active, but at the cost of additional N-FET to drive the EN/UVLO pin of auxiliary path device as shown in Figure 8-18. At the same time, it has a higher switchover delay from primary to auxiliary supply as compared to the previous configuration.

Copyright © 2025 Texas Instruments Incorporated

Submit Document Feedback





Figure 8-18. Priority Power MUXing With 2 × TPS259480x - Option 3

While switching from a higher supply rail to lower supply rail, the minimum bus voltage can be calculated using Equation 17. Here, the switchover time is equal to the time taken by the device to come out of reverse current blocking state (t<sub>SWRCB</sub>).

VOUT,min (V) = min (VIN1, VIN2) - VFWDTH (V) - 
$$\frac{\text{tSWRCB }(\mu s) \times \text{ILOAD }(A)}{\text{COUT }(\mu F)}$$
 (17)

While switching from a lower supply rail to higher supply rail, the minimum bus voltage can be calculated using Equation 18. Here, the switchover time (t<sub>SW</sub>) is the time taken by the device to turn on fully and start delivering current to the load, which is equal to the device turn-on time  $(t_{ON})$ , which in turn includes the turn-on delay  $(t_{ON})$ and rise time (t<sub>R</sub>) determined by the dVdt capacitor (C<sub>dVdt</sub>) and bus voltage.

VOUT,min (V) = min (VIN1, VIN2) - 
$$\frac{\text{tSW } (\mu s) \times \text{ILOAD } (A)}{\text{COUT } (\mu F)}$$
 (18)

#### Note

- 1. Power MUXing can be done either between two similar rails (such as 12V Primary and 12V Aux, 3.3V Primary and 3.3V Aux) or between dissimilar rails (such as 12V Primary and 5V Aux or vice versa).
- 2. For power MUXing cases with skewed voltage combinations, care must be taken to design circuit components on EN/OVLO pins for the lower voltage channel devices such that the absolute maximum ratings on those pins are not exceeded when higher voltage is present on the other channel. Also, the dVdt pin capacitor rating should be chosen based on the highest of the two supplies. Refer to Recommended Operating Conditions table for more details.

# 8.6 Parallel Operation

Applications which need higher steady current can use two or more TPS25948x devices connected in parallel as shown in Figure 8-19. In this configuration, the first device turns on initially to provide the inrush current limiting. The second device is held in an OFF state by driving its EN/UVLO pin low using the SPLYGD signal of the first device. Once the inrush sequence is complete, the first device asserts its SPLYGD pin high and turns on the second device. The second device asserts its SPLYGD signal to indicate when it has turned on fully, thereby indicating to the system that the parallel combination is ready to deliver the full steady state current.

Once in steady state, both devices share current nearly equally. There could be a slight skew in the currents depending on the part-to-part variation in the R<sub>ON</sub> as well as the PCB trace resistance mismatch.



Figure 8-19. Two Devices Connected in Parallel for Higher Steady State Current Capability

The following waveforms illustrate the behavior of parallel configuration during start-up as well as during steady state.



#### 8.7 USB PD Port Protection

End equipments like PC, notebooks, docking stations, monitors, and so on, have USB PD ports which can be configured as DFP (Source), UFP (Sink) or DRP (Source+Sink). TPS25948xx can be used to as a fully integrated power path solution for USB PD ports as shown in Figure 8-22 below.

TPS25948xx provides all the basic protection functions needed on the USB power path, for example: overvoltage, overcurrent, and short-circuit protection along with monitoring and control. The linear ORing mechanism in TPS25948xx ensures that there's no reverse current flowing from one power source to the other during fast or slow ramp of either supply.





Figure 8-22. USB PD Port Protection

# 8.8 Power Supply Recommendations

The TPS25948x devices are designed for a supply voltage range of  $3.5V \le V_{IN}$  or  $V_{OUT} \le 23V$ . An input ceramic bypass capacitor higher than  $0.1\mu F$  is recommended if the input supply is located more than a few inches from the device. The power supply must be rated higher than the set current limit to avoid voltage droops during overcurrent and short-circuit conditions.

#### 8.8.1 Transient Protection

In the case of a short-circuit and overload current limit when the device interrupts current flow, the input inductance generates a positive voltage spike on the input, and the output inductance generates a negative voltage spike on the output. The peak amplitude of voltage spikes (transients) is dependent on the value of inductance in series to the input or output of the device. Such transients can exceed the absolute maximum ratings of the device if steps are not taken to address the issue. Typical methods for addressing transients include:

- Minimize lead length and inductance into and out of the device.
- Use a large PCB GND plane.
- Connect a Schottky diode from the OUT pin ground to absorb negative spikes.
- Connect a low ESR capacitor larger than 1µF at the OUT pin very close to the device.
- Use a low-value ceramic capacitor C<sub>IN</sub> = 1 μF to absorb the energy and dampen the transients. The capacitor voltage rating should be at least twice the input supply voltage to be able to withstand the positive voltage excursion during inductive ringing.

The approximate value of input capacitance can be estimated with the equation:

$$VSPIKE(ABSOLUTE) = VIN + ILOAD \times \sqrt{\frac{LIN}{CIN}}$$
 (19)

## where

- V<sub>IN</sub> is the nominal supply voltage.
- I<sub>I OAD</sub> is the load current.
- L<sub>IN</sub> equals the effective inductance seen looking into the source.
- C<sub>IN</sub> is the capacitance present at the input.
- Some applications may require the addition of a Transient Voltage Suppressor (TVS) to prevent transients from exceeding the absolute maximum ratings of the device. In some cases, even if the maximum amplitude of the transients is below the absolute maximum rating of the device, a TVS can help to absorb the excessive energy dump and prevent it from creating very fast transient voltages on the input supply pin of the IC, which can couple to the internal control circuits and cause unexpected behavior.
- For applications such as USB-C ports where a powered cable can be plugged to the output of the device, there could be excess voltage stress from OUT to IN which exceeds the absolute maximum rating of the device. It's recommended to add a TVS diode from OUT to IN to clamp the voltage to a safe level.

The circuit implementation with optional protection components is shown in Figure 8-23.



Figure 8-23. Circuit Implementation with Optional Protection Components



## 8.8.2 Output Short-Circuit Measurements

It is difficult to obtain repeatable and similar short-circuit testing results. The following contribute to variation in results:

- Source bypassing
- · Input leads
- · Circuit layout
- Component selection
- Output shorting method
- Relative location of the short
- Instrumentation

The actual short exhibits a certain degree of randomness because it microscopically bounces and arcs. Ensure that configuration and methods are used to obtain realistic results. Do not expect to see waveforms exactly like those in this data sheet because every setup is different.

## 8.9 Layout

## 8.9.1 Layout Guidelines

- For all applications, a ceramic decoupling capacitor of 0.1µF or greater is recommended between the IN terminal and GND terminal.
- The optimal placement of the decoupling capacitor is closest to the IN and GND terminals of the device. Care must be taken to minimize the loop area formed by the bypass-capacitor connection, the IN terminal, and the GND terminal of the IC.
- High current-carrying power-path connections must be as short as possible and must be sized to carry at least twice the full-load current.
- The GND terminal must be tied to the PCB ground plane at the terminal of the IC with the shortest possible trace. The PCB ground must be a copper plane or island on the board. It is recommended to have a separate ground plane island for the eFuse. This plane does not carry any high currents and serves as a quiet ground reference for all the critical analog signals of the eFuse. The device ground plane should be connected to the system power ground plane using a star connection.
- The IN and OUT pads are used for heat dissipation. Connect to as much copper area on top and bottom PCB layers using as possible with thermal vias. The vias under the device also help to minimize the voltage gradient across the IN and OUT pads and distribute current uniformly through the device, which is essential to achieve the best on-resistance and current sense accuracy.
- Locate the following support components close to their connection pins:
  - $\mathsf{R}_\mathsf{ILM}$
  - $C_{dVdT}$

  - Resistors for the EN/UVLO and OVLO pins
- Connect the other end of the component to the GND pin of the device with shortest trace length. The trace routing for the R<sub>ILM</sub>, C<sub>ITIMER</sub> and C<sub>dVdt</sub> components to the device must be as short as possible to reduce parasitic effects on the current limit, overcurrent blanking interval and soft start timing. It is recommended to keep parasitic capacitance on ILM pin below 50pF to ensure stable operation. These traces must not have any coupling to switching signals on the board.
- Since the bias current on ILM pin directly controls the overcurrent protection behavior of the device, the PCB routing of this node must be kept away from any noisy (switching) signals.

Product Folder Links: TPS25948

Copyright © 2025 Texas Instruments Incorporated

www.ti.com

Protection devices such as TVS, snubbers, capacitors, or diodes must be placed physically close to the device they are intended to protect. These protection devices must be routed with short traces to reduce inductance. For example, a protection Schottky diode is recommended to address negative transients due to switching of inductive loads. It's also recommended to add a ceramic decoupling capacitor of 1µF or greater between OUT and GND. These components must be physically close to the OUT pins. Care must be taken to minimize the loop area formed by the Schottky diode/bypass-capacitor connection, the OUT pin and the GND terminal of the IC.

# 8.9.2 Layout Example





Figure 8-24. Layout Example



# 9 Device and Documentation Support

# 9.1 Documentation Support

#### 9.1.1 Related Documentation

For related documentation see the following:

- TPS25948EVM eFuse Evaluation Board
- TPS25948x Design Calculator
- Application brief eFuses for USB Type-C protection

#### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Notifications to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

# 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published

#### 9.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

#### 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from Revision B (June 2024) to Revision C (August 2025)                                      | Page |
|---|-----------------------------------------------------------------------------------------------------|------|
| • | Added TPS259483 OPN                                                                                 | 3    |
| • | Added TPS259483 to Pin Functions Table                                                              | 4    |
| • | Added TPS259483 also in the Description column of Electrical Characteristics Table where applicable | 6    |
| • | Added TPS259483 where applicable                                                                    | 10   |
| _ |                                                                                                     |      |
|   |                                                                                                     |      |

## Changes from Revision A (September 2023) to Revision B (June 2024) Page Changed V<sub>IN.MAX</sub>, –40°C ≤ T<sub>J</sub> ≤ 125°C from: V<sub>OUT</sub> – 21V to: –0.3V in the *Absolute Maximum Ratings* section 5



# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPS25948

Copyright © 2025 Texas Instruments Incorporated

www.ti.com 6-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                  |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                  |                       |      | (4)           | (5)                |              |              |
| TPS259480AYWPR        | Active | Production    | DSBGA (YWP)   12 | 3000   LARGE T&R      | Yes  | Call TI       | Level-1-260C-UNLIM | -40 to 125   | 259480A      |
| TPS259480AYWPR.A      | Active | Production    | DSBGA (YWP)   12 | 3000   LARGE T&R      | Yes  | Call TI       | Level-1-260C-UNLIM | -40 to 125   | 259480A      |
| TPS259480LYWPR        | Active | Production    | DSBGA (YWP)   12 | 3000   LARGE T&R      | Yes  | Call TI       | Level-1-260C-UNLIM | -40 to 125   | 259480L      |
| TPS259480LYWPR.A      | Active | Production    | DSBGA (YWP)   12 | 3000   LARGE T&R      | Yes  | Call TI       | Level-1-260C-UNLIM | -40 to 125   | 259480L      |
| TPS259481AYWPR        | Active | Production    | DSBGA (YWP)   12 | 3000   LARGE T&R      | Yes  | Call TI       | Level-1-260C-UNLIM | -40 to 125   | 259481A      |
| TPS259481AYWPR.A      | Active | Production    | DSBGA (YWP)   12 | 3000   LARGE T&R      | Yes  | Call TI       | Level-1-260C-UNLIM | -40 to 125   | 259481A      |
| TPS259481LYWPR        | Active | Production    | DSBGA (YWP)   12 | 3000   LARGE T&R      | Yes  | Call TI       | Level-1-260C-UNLIM | -40 to 125   | 259481L      |
| TPS259481LYWPR.A      | Active | Production    | DSBGA (YWP)   12 | 3000   LARGE T&R      | Yes  | Call TI       | Level-1-260C-UNLIM | -40 to 125   | 259481L      |
| TPS259482AYWPR        | Active | Production    | DSBGA (YWP)   12 | 3000   LARGE T&R      | Yes  | Call TI       | Level-1-260C-UNLIM | -40 to 125   | 259482A      |
| TPS259482AYWPR.A      | Active | Production    | DSBGA (YWP)   12 | 3000   LARGE T&R      | Yes  | Call TI       | Level-1-260C-UNLIM | -40 to 125   | 259482A      |
| TPS259482LYWPR        | Active | Production    | DSBGA (YWP)   12 | 3000   LARGE T&R      | Yes  | Call TI       | Level-1-260C-UNLIM | -40 to 125   | 259482L      |
| TPS259482LYWPR.A      | Active | Production    | DSBGA (YWP)   12 | 3000   LARGE T&R      | Yes  | Call TI       | Level-1-260C-UNLIM | -40 to 125   | 259482L      |
| TPS259483AYWPR        | Active | Production    | DSBGA (YWP)   12 | 3000   LARGE T&R      | Yes  | Call TI       | Level-1-260C-UNLIM | -40 to 125   | 259483A      |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 6-Nov-2025

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 6-Sep-2025

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS259480AYWPR | DSBGA           | YWP                | 12 | 3000 | 180.0                    | 8.4                      | 1.88       | 2.59       | 0.53       | 4.0        | 8.0       | Q2               |
| TPS259480LYWPR | DSBGA           | YWP                | 12 | 3000 | 180.0                    | 8.4                      | 1.88       | 2.59       | 0.53       | 4.0        | 8.0       | Q2               |
| TPS259481AYWPR | DSBGA           | YWP                | 12 | 3000 | 180.0                    | 8.4                      | 1.88       | 2.59       | 0.53       | 4.0        | 8.0       | Q2               |
| TPS259481LYWPR | DSBGA           | YWP                | 12 | 3000 | 180.0                    | 8.4                      | 1.88       | 2.59       | 0.53       | 4.0        | 8.0       | Q2               |
| TPS259482AYWPR | DSBGA           | YWP                | 12 | 3000 | 180.0                    | 8.4                      | 1.88       | 2.59       | 0.53       | 4.0        | 8.0       | Q2               |
| TPS259482LYWPR | DSBGA           | YWP                | 12 | 3000 | 180.0                    | 8.4                      | 1.88       | 2.59       | 0.53       | 4.0        | 8.0       | Q2               |
| TPS259483AYWPR | DSBGA           | YWP                | 12 | 3000 | 180.0                    | 8.4                      | 1.88       | 2.63       | 0.53       | 4.0        | 8.0       | Q2               |
| TPS259483AYWPR | DSBGA           | YWP                | 12 | 3000 | 180.0                    | 8.4                      | 1.88       | 2.59       | 0.53       | 4.0        | 8.0       | Q2               |



www.ti.com 6-Sep-2025



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS259480AYWPR | DSBGA        | YWP             | 12   | 3000 | 182.0       | 182.0      | 20.0        |
| TPS259480LYWPR | DSBGA        | YWP             | 12   | 3000 | 182.0       | 182.0      | 20.0        |
| TPS259481AYWPR | DSBGA        | YWP             | 12   | 3000 | 182.0       | 182.0      | 20.0        |
| TPS259481LYWPR | DSBGA        | YWP             | 12   | 3000 | 182.0       | 182.0      | 20.0        |
| TPS259482AYWPR | DSBGA        | YWP             | 12   | 3000 | 182.0       | 182.0      | 20.0        |
| TPS259482LYWPR | DSBGA        | YWP             | 12   | 3000 | 182.0       | 182.0      | 20.0        |
| TPS259483AYWPR | DSBGA        | YWP             | 12   | 3000 | 182.0       | 182.0      | 20.0        |
| TPS259483AYWPR | DSBGA        | YWP             | 12   | 3000 | 182.0       | 182.0      | 20.0        |



POWER CHIP SCALE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.



POWER CHIP SCALE PACKAGE



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



POWER CHIP SCALE PACKAGE



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025