

## TPS40197 4.5-V to 14-V Input, 6-A Buck Controller With Four-Bit VID Interface

### 1 Features

- Input Voltage Range: 4.5 V to 14 V
- 4-Bit Dynamic VID-On-The-Fly Support
- VID Programmable Output Voltage with Programmable Transition Rate
- Fixed Switching Frequency of 520 kHz
- Selectable Low-Side (Three Settings) and Fixed High-Side Thermally Compensated Overcurrent Protection
- Power Good Indicator
- Internal 5-V Regulator
- Voltage Mode Control
- Internally Fixed 5.5-ms Soft-Start Time
- Prebias Output Safe
- Thermal Shutdown at 140°C
- 16-Pin QFN Package

### 2 Applications

- Smart-Reflex™ DSPs
- POL Modules
- Telecom

### 3 Description

The TPS40197 is a synchronous buck controller that operates from 4.5 V to 14 V input supply nominally. The controller implements voltage-mode control architecture with the switching frequency fixed at 520 kHz. The higher switching frequency facilitates the use of smaller inductor and output capacitors, thereby providing a compact power-supply solution. An adaptive anti-cross conduction scheme is used to prevent shoot through current in the power FETs.

The TPS40197 integrates the PWM control and 4-bit VID interface in a single chip to allow seamless on-the-fly VID changes with programmable transition rate. It provides a simple power solution for Smart-Reflex™ DSP cores.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TPS40197    | VQFN (16) | 4.50 mm x 3.50 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Typical Application Circuit



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

## Table of Contents

|           |                                                               |           |
|-----------|---------------------------------------------------------------|-----------|
| <b>1</b>  | <b>Features</b> .....                                         | <b>1</b>  |
| <b>2</b>  | <b>Applications</b> .....                                     | <b>1</b>  |
| <b>3</b>  | <b>Description</b> .....                                      | <b>1</b>  |
| <b>4</b>  | <b>Revision History</b> .....                                 | <b>2</b>  |
| <b>5</b>  | <b>Description Continued</b> .....                            | <b>3</b>  |
| <b>6</b>  | <b>Pin Configuration and Functions</b> .....                  | <b>4</b>  |
| <b>7</b>  | <b>Specifications</b> .....                                   | <b>5</b>  |
| 7.1       | Absolute Maximum Ratings .....                                | 5         |
| 7.2       | ESD Ratings .....                                             | 5         |
| 7.3       | Recommended Operating Conditions .....                        | 5         |
| 7.4       | Package Dissipation Ratings .....                             | 5         |
| 7.5       | Electrical Characteristics .....                              | 6         |
| 7.6       | Typical Characteristics .....                                 | 8         |
| <b>8</b>  | <b>Detailed Description</b> .....                             | <b>12</b> |
| 8.1       | Overview .....                                                | 12        |
|           |                                                               |           |
| <b>9</b>  | <b>Application and Implementation</b> .....                   | <b>19</b> |
| 9.1       | Application Information .....                                 | 19        |
| 9.2       | Typical Application .....                                     | 19        |
| <b>10</b> | <b>Device and Documentation Support</b> .....                 | <b>21</b> |
| 10.1      | Device Support .....                                          | 21        |
| 10.2      | Documentation Support .....                                   | 21        |
| 10.3      | Receiving Notification of Documentation Updates .....         | 21        |
| 10.4      | Community Resources .....                                     | 21        |
| 10.5      | Trademarks .....                                              | 21        |
| 10.6      | Electrostatic Discharge Caution .....                         | 21        |
| 10.7      | Glossary .....                                                | 22        |
| <b>11</b> | <b>Mechanical, Packaging, and Orderable Information</b> ..... | <b>22</b> |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision A (July 2012) to Revision B     | Page |
|-------------------------------------------------------|------|
| • Editorial changes only; no technical revision ..... | 1    |

| Changes from Original (November 2008) to Revision A | Page |
|-----------------------------------------------------|------|
| • Added a new paragraph to the Enable section ..... | 13   |

## 5 Description Continued

Short-circuit detection is done by sensing the voltage drop across the low-side FET when it is on and comparing it with a user selected threshold of 100 mV, 200 mV or 280 mV. The threshold is set with a single external resistor connected from COMP to GND. This resistor is sensed at startup and the selected threshold is latched. Pulse by pulse limiting (to prevent current runaway) is provided by sensing the voltage across the high-side FET when it is on and terminating the cycle when the voltage drop rises above a fixed threshold of 550 mV. When the controller senses an output short circuit, both FETs are turned off and a timeout period is observed before attempting to restart. This provides limited power dissipation in the event of a sustained fault.

## 6 Pin Configuration and Functions



### Pin Functions

| PIN   |     | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                 |
|-------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME  | NO. |     |                                                                                                                                                                                                                                                                                                                                                             |
| BOOT  | 12  | I   | Gate drive voltage for the high-side N-channel MOSFET. A 100-nF capacitor (typical) must be connected between this pin and SW.                                                                                                                                                                                                                              |
| BP    | 10  | O   | Output bypass for the internal regulator. Connect a low ESR bypass ceramic capacitor of 1 $\mu$ F or greater from this pin to GND.                                                                                                                                                                                                                          |
| COMP  | 6   | O   | Output of the error amplifier and connection node for loop feedback components.                                                                                                                                                                                                                                                                             |
| EN    | 4   | I   | Logic level input which starts or stops the controller from an external user command. A high level turns the controller on. A weak internal pullup holds this pin high so that the pin may be left floating if this function is not used. Pulling this pin low disables the controller.                                                                     |
| FB    | 5   | I   | Inverting input to the error amplifier.                                                                                                                                                                                                                                                                                                                     |
| HDRV  | 14  | O   | Bootstrapped gate drive output for the high-side N-channel MOSFET.                                                                                                                                                                                                                                                                                          |
| LDRV  | 11  | O   | Gate drive output for the low-side synchronous rectifier N-channel MOSFET.                                                                                                                                                                                                                                                                                  |
| PGOOD | 8   | O   | Open drain power good output.                                                                                                                                                                                                                                                                                                                               |
| REF   | 3   | I   | Non-Inverting input to the error amplifier. Its voltage range is from 0.9 V to 1.2 V in 20-mV steps. It is also internally connected to the DAC output through a unit gain buffer with 650- $\mu$ A source/sink current capability. An external capacitor connected from this pin to GND programs the output voltage transition rate when VID code changes. |
| VDD   | 7   | I   | Power input to the controller. Connect a 1- $\mu$ F bypass capacitor closely from this pin to GND.                                                                                                                                                                                                                                                          |
| VID0  | 2   | I   | Logic level inputs to the internal DAC that provides the reference voltage for output regulation. These pins are internally pulled up to a 1.68-V source with 80- $\mu$ A pullup current.                                                                                                                                                                   |
| VID1  | 1   | I   |                                                                                                                                                                                                                                                                                                                                                             |
| VID2  | 16  | I   |                                                                                                                                                                                                                                                                                                                                                             |
| VID3  | 15  | I   |                                                                                                                                                                                                                                                                                                                                                             |
| GND   | 9   |     | Ground connection to the controller                                                                                                                                                                                                                                                                                                                         |

## 7 Specifications

### 7.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                             |                          | VALUE       | UNIT |
|---------------------------------------------|--------------------------|-------------|------|
| Input voltage                               | VDD, EN                  | –0.3 to 20  | V    |
|                                             | SW                       | –5 to 25    |      |
|                                             | BOOT, HDRV               | –0.3 to 30  |      |
|                                             | BOOT–SW, HDRV–SW         | –0.3 to 6   |      |
|                                             | FB, BP, LDRV, PGOOD, REF | –0.3 to 6   |      |
| Output voltage                              | COMP                     | –0.3 to 3.5 | V    |
|                                             | VID0, VID1, VID2, VID3   | –0.3 to 2   |      |
| Operating junction temperature range, $T_J$ |                          | –40 to 150  | °C   |
| Storage temperature, $T_{stg}$              |                          | –55 to 150  | °C   |

(1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 7.2 ESD Ratings

|             |                                                                                | VALUE | UNIT |
|-------------|--------------------------------------------------------------------------------|-------|------|
| $V_{(ESD)}$ | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | 2500  | V    |
|             | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | 1500  |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                       |     | MIN | MAX | UNIT |
|---------------------------------------|-----|-----|-----|------|
| Supply voltage                        | VDD | 4.5 | 14  | V    |
| Operating junction temperature, $T_J$ |     | –40 | 125 | °C   |

### 7.4 Package Dissipation Ratings

| PACKAGE                            | AIRFLOW (LFM)          | $R_{\theta JA}$ HIGH-K Board <sup>(1)</sup> (°C/W) | POWER RATING (W) $T_A = 25^\circ C$ | POWER RATING (W) $T_A = 85^\circ C$ |
|------------------------------------|------------------------|----------------------------------------------------|-------------------------------------|-------------------------------------|
| 16-Pin Plastic Quad Flatpack (RGY) | 0 (Natural Convection) | 49.2                                               | 2.0                                 | 0.81                                |
|                                    | 200                    | 41.2                                               | 2.4                                 | 0.97                                |
|                                    | 400                    | 37.7                                               | 2.6                                 | 1.00                                |

(1) Ratings based on JEDEC High Thermal Conductivity (High K) Board. For more information on the test method, see TI Technical Brief SZZA017.

## 7.5 Electrical Characteristics

$-40^\circ\text{C} \leq T_J \leq 85^\circ\text{C}$ ,  $V_{\text{VDD}} = 12 \text{ V}$ , all parameters at zero power dissipation (unless otherwise noted)

| PARAMETER                        | TEST CONDITIONS                                                                                             | MIN   | TYP  | MAX  | UNIT             |
|----------------------------------|-------------------------------------------------------------------------------------------------------------|-------|------|------|------------------|
| <b>VOLTAGE REFERENCE AND VID</b> |                                                                                                             |       |      |      |                  |
| $V_{\text{FB}}$                  | $0.9 \text{ V} \leq V_{\text{VID}} \leq 1.2 \text{ V}$ , $0^\circ\text{C} \leq T_J \leq 85^\circ\text{C}$   | -0.5% | 0.5% |      | $V_{\text{VID}}$ |
|                                  | $0.9 \text{ V} \leq V_{\text{VID}} \leq 1.2 \text{ V}$ , $-40^\circ\text{C} \leq T_J \leq 85^\circ\text{C}$ | -1.0% | 1.0% |      |                  |
| $I_{\text{VID}}$                 | VID pullup current                                                                                          | 50    | 80   | 120  | $\mu\text{A}$    |
| $V_{\text{VID}}$                 | VID pullup voltage                                                                                          | 1.60  | 1.68 | 1.78 | V                |
| $t_{\text{ANTI-SKEW}}^{(1)}$     | Anti-skew filtering time                                                                                    | 300   | 550  | 750  | ns               |
| $V_{\text{VIDH}}$                | VID high-level input voltage                                                                                | 0.8   | 1.0  | 1.3  | V                |
| $V_{\text{VIDL}}$                | VID low-level input voltage                                                                                 | 0.30  | 0.55 | 0.70 | V                |
| $I_{\text{REF}}$                 | REF source/sink current                                                                                     | 400   | 650  | 850  | $\mu\text{A}$    |
| <b>INPUT SUPPLY</b>              |                                                                                                             |       |      |      |                  |
| $V_{\text{VDD}}$                 | Normal input supply voltage range                                                                           | 4.5   | 14.0 |      | V                |
| $I_{\text{VDD}}$                 | $V_{\text{ENABLE}} = 3 \text{ V}$                                                                           | 2.5   | 4.5  |      | mA               |
|                                  | $V_{\text{ENABLE}} = 0.6 \text{ V}$                                                                         | 45    | 70   |      | $\mu\text{A}$    |
| <b>SOFT START</b>                |                                                                                                             |       |      |      |                  |
| $t_{\text{SS}}$                  | Soft-start time                                                                                             | 3.3   | 5.5  | 7    | ms               |
| $t_{\text{SSDLY}}$               | Soft-start delay time                                                                                       | 1.3   | 2.3  | 4    |                  |
| $t_{\text{REG}}$                 | Time to regulation                                                                                          | 5.0   | 8.0  | 11   |                  |
| <b>ON-BOARD REGULATOR</b>        |                                                                                                             |       |      |      |                  |
| $V_{\text{BP}}$                  | Output voltage                                                                                              | 5.1   | 5.3  | 5.5  | V                |
| $V_{\text{DO}}$                  | Regulator dropout voltage ( $V_{\text{VDD}} - V_{\text{BP}}$ )                                              | 350   | 550  |      | mV               |
| $I_{\text{SC}}$                  | Regulator current limit threshold                                                                           | 50    |      |      | mA               |
| $I_{\text{BP}}$                  | Average current                                                                                             |       |      | 50   |                  |
| <b>OSCILLATOR</b>                |                                                                                                             |       |      |      |                  |
| $f_{\text{SW}}$                  | Switching frequency                                                                                         | 420   | 520  | 600  | kHz              |
| $V_{\text{RAMP}}^{(1)}$          | Ramp amplitude                                                                                              | 1     |      |      | V                |
| <b>PWM</b>                       |                                                                                                             |       |      |      |                  |
| $D_{\text{MAX}}^{(1)}$           | Maximum duty cycle                                                                                          | 85%   |      |      |                  |
| $t_{\text{ON(min)}}^{(1)}$       | Minimum controllable pulse                                                                                  |       | 110  |      | ns               |
| $t_{\text{DEAD}}$                | HDRV off to LDRV on                                                                                         | 50    |      |      |                  |
|                                  | LDRV off to HDRV on                                                                                         | 25    |      |      |                  |
| <b>ERROR AMPLIFIER</b>           |                                                                                                             |       |      |      |                  |
| $G_{\text{BWP}}^{(1)}$           | Gain bandwidth product                                                                                      | 7     | 10   |      | MHz              |
| $A_{\text{OL}}^{(1)}$            | Open loop gain                                                                                              | 60    |      |      | dB               |
| $I_{\text{IB}}$                  | Input bias current (current out of FB pin)                                                                  |       | 100  |      | nA               |
| $I_{\text{EAOP}}$                | Output source current                                                                                       | 1     |      |      | mA               |
| $I_{\text{EAOM}}$                | Output sink current                                                                                         | 1     |      |      |                  |
| <b>UNDERVOLTAGE LOCKOUT</b>      |                                                                                                             |       |      |      |                  |
| $V_{\text{UVLO}}$                | Turn-on voltage                                                                                             | 3.9   | 4.2  | 4.4  | V                |
| $UVLO_{\text{HYST}}$             | Hysteresis                                                                                                  | 700   | 850  | 1000 | mV               |
| <b>SHUTDOWN</b>                  |                                                                                                             |       |      |      |                  |
| $V_{\text{IH}}$                  | High-level input voltage, ENABLE                                                                            | 1.9   | 3    |      | V                |
| $V_{\text{IL}}$                  | Low-level input voltage, ENABLE                                                                             | 0.6   | 1.2  |      |                  |

(1) Specified by design. Not production tested.

## Electrical Characteristics (continued)

$-40^\circ\text{C} \leq T_J \leq 85^\circ\text{C}$ ,  $V_{\text{VDD}} = 12\text{ V}$ , all parameters at zero power dissipation (unless otherwise noted)

| PARAMETER                       | TEST CONDITIONS                                                                                                                  | MIN                                                                                                  | TYP  | MAX  | UNIT             |
|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------|------|------------------|
| <b>OUTPUT DRIVERS</b>           |                                                                                                                                  |                                                                                                      |      |      |                  |
| $R_{\text{HDHI}}$               | High-side driver pull-up resistance<br>( $V_{\text{BOOT}} - V_{\text{SW}} = 4.5\text{ V}$ , $I_{\text{HDR}} = 100\text{ mA}$ )   | 3                                                                                                    | 6    |      | $\Omega$         |
| $R_{\text{HDLO}}$               | High-side driver pull-down resistance<br>( $V_{\text{BOOT}} - V_{\text{SW}} = 4.5\text{ V}$ , $I_{\text{HDR}} = 100\text{ mA}$ ) | 1.5                                                                                                  | 3    |      |                  |
| $R_{\text{LDHI}}$               | Low-side driver pull-up resistance<br>$I_{\text{LDRV}} = 100\text{ mA}$                                                          | 2.5                                                                                                  | 5    |      |                  |
| $R_{\text{LDLO}}$               | Low-side driver pull-down resistance<br>$I_{\text{LDRV}} = 100\text{ mA}$                                                        | 0.8                                                                                                  | 1.5  |      |                  |
| $t_{\text{HRISE}}^{(1)}$        | High-side driver rise time                                                                                                       | 15                                                                                                   | 35   |      | ns               |
| $t_{\text{HFALL}}^{(1)}$        | High-side driver fall time                                                                                                       | 10                                                                                                   | 25   |      |                  |
| $t_{\text{LRISE}}^{(1)}$        | Low-side driver rise time                                                                                                        | 15                                                                                                   | 35   |      |                  |
| $t_{\text{LFALL}}^{(1)}$        | Low-side driver fall time                                                                                                        | 10                                                                                                   | 25   |      |                  |
| <b>SHORT CIRCUIT PROTECTION</b> |                                                                                                                                  |                                                                                                      |      |      |                  |
| $t_{\text{PSS(min)}}^{(1)}$     | Minimum pulse time during short circuit                                                                                          |                                                                                                      | 250  |      | ns               |
| $t_{\text{BLNK}}^{(1)}$         | Switch leading-edge blanking pulse time                                                                                          | 60                                                                                                   | 90   | 120  |                  |
| $t_{\text{OFF}}$                | Off-time between restart attempts                                                                                                | 30                                                                                                   | 50   |      |                  |
| $V_{\text{ILIM}}$               | $R_{\text{COMP(GND)}} = \text{OPEN}$ , $T_J = 25^\circ\text{C}$                                                                  | 160                                                                                                  | 200  | 240  | mV               |
|                                 | $R_{\text{COMP(GND)}} = 4\text{ k}\Omega$ , $T_J = 25^\circ\text{C}$                                                             | 80                                                                                                   | 100  | 120  |                  |
|                                 | $R_{\text{COMP(GND)}} = 12\text{ k}\Omega$ , $T_J = 25^\circ\text{C}$                                                            | 228                                                                                                  | 280  | 342  |                  |
| $V_{\text{ILIMH}}$              | Short circuit threshold voltage on high-side MOSFET<br>$T_J = 25^\circ\text{C}$                                                  | 400                                                                                                  | 550  | 650  |                  |
| <b>POWER GOOD</b>               |                                                                                                                                  |                                                                                                      |      |      |                  |
| $V_{\text{OV}}$                 | Feedback voltage limit for powergood                                                                                             | 106%                                                                                                 | 110% | 114% | VID              |
| $V_{\text{UV}}$                 |                                                                                                                                  | 86%                                                                                                  | 90%  | 94%  |                  |
| $V_{\text{PG\_HYST}}$           | Powergood hysteresis voltage at FB pin                                                                                           | 10                                                                                                   | 30   | 70   | mV               |
| $R_{\text{PGD}}$                | Pull-down resistance of PGD pin                                                                                                  | $V_{\text{FB}} < 90\% V_{\text{VID}}$ mV or $V_{\text{FB}} > 110\% V_{\text{VID}}$                   | 7    | 50   | $\Omega$         |
| $I_{\text{PDGLK}}$              | Leakage current                                                                                                                  | $90\% V_{\text{VID}} \leq V_{\text{FB}} \leq 100\% V_{\text{VID}}$ , $V_{\text{PGOOD}} = 5\text{ V}$ | 7    | 12   | $\mu\text{A}$    |
| <b>BOOT DIODE</b>               |                                                                                                                                  |                                                                                                      |      |      |                  |
| $V_{\text{DFWD}}$               | $I_{\text{BOOT}} = 5\text{ mA}$                                                                                                  | 0.5                                                                                                  | 0.8  | 1.2  | V                |
| <b>THERMAL SHUTDOWN</b>         |                                                                                                                                  |                                                                                                      |      |      |                  |
| $T_{\text{JSD}}^{(1)}$          | Junction shutdown temperature                                                                                                    |                                                                                                      | 140  |      | $^\circ\text{C}$ |
| $T_{\text{JSDH}}^{(1)}$         | Hysteresis                                                                                                                       |                                                                                                      | 20   |      |                  |

## 7.6 Typical Characteristics



**Figure 1. Relative Oscillator Frequency vs Junction Temperature**



**Figure 2. Relative Reference Voltage Change vs Junction Temperature**



**Figure 3. Shutdown Current vs Junction Temperature**



**Figure 4. Enable Threshold vs Junction Temperature**

## Typical Characteristics (continued)



Figure 5. Soft-Start Time vs Junction Temperature



Figure 6. Low-Side MOSFET Current Limit Threshold vs Junction Temperature



Figure 7. High-Side MOSFET Current Limit Threshold vs Junction Temperature



Figure 8. Total Time-To-Regulation vs Junction Temperature

**Typical Characteristics (continued)**

**Figure 9. Relative Overcurrent Trip Point vs Freewheel Time**

**Figure 10. Relative Power Good Threshold vs Junction Temperature**

**Figure 11. VID Threshold Voltage vs Junction Temperature**

**Figure 12. REF Source/Sink Current vs Junction Temperature**

## Typical Characteristics (continued)



Figure 13. VID Pullup Current vs Junction Temperature

## 8 Detailed Description

### 8.1 Overview

The TPS40197 is a synchronous buck controller which provides all the necessary features to construct a high-performance DC/DC converter. Support for pre-biased outputs eliminates concerns about damaging sensitive loads during startup. Strong gate drivers for the high-side and rectifier MOSFETs decrease switching losses for increased efficiency. Adaptive gate drive timing prevents shoot through and minimizes body diode conduction in the rectifier MOSFET, also increasing efficiency. Selectable short-circuit protection thresholds and hiccup recovery from a short-circuit increase design flexibility and minimize power dissipation in the event of a prolonged output fault. A dedicated enable pin allows the converter to be placed in a very low quiescent current shutdown mode. Internally fixed switching frequency and soft-start time reduce external component count, simplifying design and layout, as well as reducing footprint and cost. The dynamic voltage identification (VID) circuitry is designed to provide Smart-Reflex™ power supply solution DSPs with core voltage optimization.

### 8.2 Functional Block Diagram



### 8.3 Feature Description

### 8.3.1 Enable

The TPS40197 includes a dedicated EN pin. This simplifies user level interface design since no multiplexed functions exist. Another benefit is a true low-power shutdown mode of operation. When the EN pin is pulled to GND, all unnecessary functions, including the BP regulator, are turned off, reducing the  $I_{VDD}$  current to 45  $\mu$ A. A functionally equivalent circuit of the enable circuitry is shown in [Figure 14](#).



**Figure 14. Tps40197 En Pin Internal Circuitry**

If the EN pin is left floating, the device starts automatically. The pin must be pulled to less than 600 mV to specify that the TPS40197 is in shutdown mode. Note that the EN pin is relatively high impedance. In some situations, there could be enough noise nearby to cause the EN pin to swing below the 600-mV threshold and give erroneous shutdown commands to other components of the device. There are two solutions to this potential problem.

- Place a capacitor from EN to GND. A side-effect of this is to delay the start of the converter while the capacitor charges past the enable threshold.
- Place a resistor from VDD to EN. This causes more current to flow in the shutdown mode, but does not delay converter start-up. If a resistor is used, the total current into the EN pin must be limited to no more than 500  $\mu$ A.

The ENABLE pin is self clamping. The clamp voltage can be as low as 1 V with a 1-k $\Omega$  ground impedance. Due to this self-clamping feature, the pull-up impedance on the ENABLE pin should be selected to limit the sink current to less than 500  $\mu$ A. Driving the ENABLE pin with a low-impedance source voltage can result in damage to the device. Because of the self-clamping feature, it requires care when connecting multiple ENABLE pins together. For enabling multiple TPS4019x devices (TPS40190, TPS40192, TPS40193, TPS40195, TPS40197), see application report [SLVA509](#).

### 8.3.2 Oscillator

The fixed internal switching frequency of the TPS40197 is 520 kHz.

### 8.3.3 UVLO

When the input voltage is below the UVLO threshold, the device holds all gate drive outputs in the low (OFF) state. When the input rises above the UVLO threshold, and the EN pin is above the turn ON threshold, the oscillator begins to operate and the start-up sequence is allowed to begin. The UVLO level is internally fixed at 4.2 V.

## Feature Description (continued)

### 8.3.4 Start-up Sequence and Timing

The TPS40197 startup sequence is as follows. After input power is applied, the 5-V onboard regulator initiates. Once this regulator comes up, the device goes through a period where it samples the impedance at the COMP pin and determines the short-circuit protection threshold voltage, by placing 400 mV on the COMP pin for approximately 1.15 ms. During this time, the current is measured and compared against internal thresholds to select the short circuit protection threshold. After this, the COMP pin is brought low for 1.15 ms. This ensures that the feedback loop is preconditioned at startup and no sudden output rise occurs at the output of the converter when the converter is allowed to start switching. After these initial 2.3 ms, the internal soft-start circuitry is engaged and the converter is allowed to start as shown in [Figure 15](#).



UDG-08099

Figure 15. Start-up Sequence

### 8.3.5 Selecting the Short Circuit Current

A short circuit in the TPS40197 is detected by sensing the voltage drop across the low-side FET when it is on, and across the high-side FET when it is on. If the voltage drop across either FET exceeds the short-circuit threshold in any given switching cycle, a counter increments one count. If the voltage across the high-side FET was higher than the short circuit threshold, that FET is turned off early. If the voltage drop across either FET does not exceed the short circuit threshold during a cycle, the counter is decremented for that cycle. If the counter fills up (a count of 7) a fault condition is declared and the drivers turn off both MOSFETs. After a timeout of approximately 50 ms, the controller attempts to restart. If a short circuit continues at the output, the current quickly ramps up to the short-circuit threshold and another fault condition is declared and the process of waiting for the 50 ms and attempting to restart repeats. The low-side threshold increases as the low-side on time decreases due to blanking time and comparator response time. See [Figure 9](#) for changes in the threshold as the low-side FET conduction time decreases.

The TPS40197 provides three selectable short-circuit protection thresholds for the low-side FET: 100 mV, 200 mV, and 280 mV. The particular threshold is selected by connecting a resistor from COMP to GND. [Table 1](#) shows the short-circuit thresholds for corresponding resistors from COMP to GND. When designing the compensation for the feedback loop, remember that a low impedance compensation network combined with a long network time constant can cause the short-circuit threshold setting to not be as expected. The time constant and impedance of the network connected from COMP to FB must be as in [Equation 1](#) to ensure no interaction with the short-circuit threshold setting.

## Feature Description (continued)

$$\left(\frac{0.4 \text{ V}}{R1}\right) \times e^{\left(\frac{-t}{(R1 \times C1)}\right)} \leq 10 \mu\text{A}$$

where

- $t$  is 1.15 ms, the sampling time of the short circuit threshold setting circuit
- $R1$  and  $C1$  are the values of the components in [Figure 16](#) (1)



**Figure 16. Short Circuit Threshold Feedback Network**

**Table 1. Circuit Threshold Voltage Selection**

| COMPARATOR RESISTANCE<br>$R_{COMP}$ (k $\Omega$ ) | CURRENT LIMIT THRESHOLD<br>VOLTAGE $V_{ILIM}$ (mV) |
|---------------------------------------------------|----------------------------------------------------|
| 12 $\pm$ 10%                                      | 280                                                |
| OPEN                                              | 200                                                |
| 4 $\pm$ 10%                                       | 100                                                |

The range of expected short-circuit current thresholds is shown in [Equation 2](#) and [Equation 3](#).

$$I_{SCP(max)} = \frac{V_{ILIM(max)}}{R_{DS(on)min}} \quad (2)$$

$$I_{SCP(min)} = \frac{V_{ILIM(min)}}{R_{DS(on)max}}$$

where

- $I_{SCP}$  is the short circuit current
- $V_{ILIM}$  is the short-circuit threshold for the low-side MOSFET
- $R_{DS(on)}$  is the channel resistance of the low-side MOSFET (3)

Note that due to blanking time considerations, overcurrent threshold accuracy may fall off for duty cycle greater than 75% because the overcurrent comparator has only a very short time to sample the SW pin voltage under these conditions and may not have time to respond to voltages very near the threshold.

The short-circuit protection threshold for the high-side MOSFET is fixed at 550 mV typical, 400 mV minimum. This threshold is in place to provide a maximum current output using pulse-by-pulse current limit in the case of a fault. The pulse terminates when the voltage drop across the high-side FET exceeds the short-circuit threshold. The maximum amount of current that can be specified to be sourced from a converter can be found by [Equation 4](#).

$$I_{OUT(max)} = \frac{V_{ILIMH(min)}}{R_{DS(on)max}}$$

where

- $I_{OUT(max)}$  is the maximum current that the converter is specified to source
- $V_{ILIMH(min)}$  is the short-circuit threshold for the high-side MOSFET (400 mV)
- $R_{DS(on)max}$  is the maximum resistance of the high-side MOSFET

(4)

If the required current from the converter is greater than the calculated  $I_{OUT(max)}$ , a lower resistance high-side MOSFET must be chosen. Both the high-side and low-side thresholds use temperature compensation to approximate the change in resistance for a typical power MOSFET. This helps counteract shifts in overcurrent thresholds as temperature increases. For this to be effective, the MOSFETs and the device must be well coupled thermally.

### 8.3.6 Voltage Reference and Dynamic VID

To provide optimized voltage for Smart-Reflex™ DSP cores, the TPS40197 is designed to monitor the VID code at all times once soft-start is complete, and actively adjusts its output voltage if the VID code should change during normal operation. A digital-to-analog converter (DAC) generates a reference voltage based on the state of logical signals at pins VID0 through VID3. The DAC decodes the 4-bit logic signal into one of the discrete voltages shown in [Table 2](#). The default setting for the output is 1.2 V (VID code 1111). The output voltage is 1.2 V during initial start or restart after cycling the input, toggling EN pin or recovering from a short circuit at the output.

To ensure that no erroneous output voltage is produced, the TPS40197 VID inputs have internal anti-skew circuit with approximately 550 ns of filtering time. Each VID input is pulled up to an internal 1.68-V source with 80- $\mu$ A pullup current for use with open-drain outputs.

The output voltage can be programmed from 0.9 V to 1.2 V in 20 mV steps. Smooth upward and downward core voltage transition can be achieved by programming the transition rate with an external capacitor connected from REF pin to GND. The required capacitance can be calculated using [Equation 5](#).

$$C_{REF} = \frac{(I_{REF} \times T_{TR})}{V_{VID-TR}}$$

where

- $V_{VID-TR}$  is the total voltage transition through VID
- $I_{REF}$  is the internal reference source/sink current
- $T_{TR}$  is the intended total VID voltage transition time

(5)

$C_{REF}$  must be limited to a maximum of 1.5  $\mu$ F to avoid interfering with the soft start. A capacitor ( $C_{REF}$ ) with a minimum capacitance of 100-nF is also recommended.

**Table 2. Voltage Identification Codes**

| VID TERMINALS (0 = LOW, 1 = HIGH) |      |      |      | $V_{REF}$<br>(Vdc) |
|-----------------------------------|------|------|------|--------------------|
| VID3                              | VID2 | VID1 | VID0 |                    |
| 0                                 | 0    | 0    | 0    | 0.90               |
| 0                                 | 0    | 0    | 1    | 0.92               |
| 0                                 | 0    | 1    | 0    | 0.94               |
| 0                                 | 0    | 1    | 1    | 0.96               |
| 0                                 | 1    | 0    | 0    | 0.98               |
| 0                                 | 1    | 0    | 1    | 1.00               |
| 0                                 | 1    | 1    | 0    | 1.02               |
| 0                                 | 1    | 1    | 1    | 1.04               |
| 1                                 | 0    | 0    | 0    | 1.06               |
| 1                                 | 0    | 0    | 1    | 1.08               |
| 1                                 | 0    | 1    | 0    | 1.10               |
| 1                                 | 0    | 1    | 1    | 1.12               |
| 1                                 | 1    | 0    | 0    | 1.14               |
| 1                                 | 1    | 0    | 1    | 1.16               |
| 1                                 | 1    | 1    | 0    | 1.18               |
| 1                                 | 1    | 1    | 1    | 1.20               |

### 8.3.7 Minimum On-Time Consideration

The TPS40197 has a minimum on-time of 110 ns (maximum). With the restriction of this minimum on-time, the device may begin to skip pulses to effectively lower the overall on-time to keep the output in regulation when operating at high input-to-output conversion ratio. If pulse skipping is undesirable for some reason, it is recommended that the maximum input voltage be limited to 13.5 V.

### 8.3.8 BP Regulator

The TPS40197 has an on board 5-V BP regulator that allows the parts to operate from a single voltage feed. No separate 5-V feed to the part is required. This regulator needs to have a minimum of 1- $\mu$ F of capacitance on the BP pin for stability. A ceramic capacitor is suggested for this purpose.

This regulator can also be used to supply power to nearby circuitry, eliminating the need for a separate LDO in some cases. If this pin is used for external loads, be aware that this is the power supply for the internals of the TPS40197. While efforts have been made to reduce sensitivity, any noise induced on this line has an adverse effect on the overall performance of the internal circuitry and shows up as increased pulse jitter, or skewed reference voltage. Also, when the device is disabled by pulling the EN pin low, this regulator is turned off and will not be available to supply power.

The amount of power available from this pin varies with the size of the power MOSFETs that the drivers must operate. Larger MOSFETs require more gate drive current and reduce the amount of power available on this pin for other tasks. The total current that can be drawn from this pin by both the gate drive and external loads cannot exceed 50 mA. The device itself consumes up to 4 mA from the regulator and the total gate drive current can be found from [Equation 6](#).

### 8.3.9 Prebias Start-up

The TPS40197 contains a unique circuit to prevent current from being pulled from the output during startup in the condition the output is prebiased. When the soft start commands a voltage higher than the pre-bias level (internal soft-start becomes greater than feedback voltage [ $V_{FB}$ ]), the controller slowly activates synchronous rectification by starting the first LDRV pulse with a narrow on-time. It then increments that on-time on a cycle-by-cycle basis until it coincides with the time dictated by (1-D), where D is the duty cycle of the converter. This scheme prevents the initial sinking of the pre-bias output, and ensures that the output voltage ( $V_{OUT}$ ) starts and ramps up smoothly into regulation and the control loop is given time to transition from pre-biased start-up to normal mode operation with minimal disturbance to the output voltage. The amount of time from the start of switching until the low-side MOSFET is turned on for the full (1-D) interval is defined by 32 clock cycles.

### 8.3.10 Drivers

The drivers for the external HDRV and LDRV MOSFETs are capable of driving a gate-to-source voltage of 5 V. The LDRV driver switches between BP and GND, while HDRV driver is referenced to SW and switches between BOOT and SW. The drivers have non-overlapping timing that is governed by an adaptive delay circuit to minimize body diode conduction in the synchronous rectifier. The drivers are capable of driving MOSFETs that are appropriate for a 15-A converter.

### 8.3.11 Power Good

The TPS40197 provides an indication that output power is good for the converter. This is an open drain signal and pulls low when any condition exists that would indicate that the output of the supply might be out of regulation. These conditions include:

- $V_{FB}$  is more than 10% from the reference voltage based on VID codes
- soft-start is active
- an undervoltage condition exists for the device
- a short-circuit condition has been detected
- die temperature is over (140°C)

#### NOTE

When there is no power to the device, PGOOD is not able to pull close to GND if an auxiliary supply is used for the power good indication. In this case, a built in resistor connected from drain to gate on the PGOOD pull down device makes the PGOOD pin look approximately like a diode to GND.

### 8.3.12 Thermal Shutdown

If the junction temperature of the device reaches the thermal shutdown limit of 140°C, the PWM and the oscillator are turned off and HDRV and LDRV are driven low, turning off both FETs. When the junction cools to the required level (120°C nominal), the PWM initiates soft-start as during a normal power-up cycle.

## 9 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The TPS40197 is a synchronous buck controller that operates from 4.5-V to 14-V input supply nominally. The controller implements voltage-mode control architecture with the switching frequency fixed at 520 kHz. The higher switching frequency facilitates the use of smaller inductor and output capacitors, thereby providing a compact power-supply solution.

### 9.2 Typical Application

The schematic for the design is shown in [Figure 17](#) and the list of materials is shown in [Table 3](#).



**Figure 17. TPS40197 Sample Schematic**

## Typical Application (continued)

### 9.2.1 Design Requirements

Table 3. Design Example List Of Materials

| REFERENCE DESIGNATOR | QTY | DESCRIPTION                                                                            | MFR    | PART NUMBER        |
|----------------------|-----|----------------------------------------------------------------------------------------|--------|--------------------|
| C1, C2, C3           | 3   | Capacitor, ceramic, 16 V, X7R, 20%, 22 $\mu$ F, 1210                                   | TDK    | C3225X7R1C226K     |
| C4, C12              | 2   | Capacitor, POSCAP, 2.5 V, 20%, 1 mF, 5 m $\Omega$ , D4D                                | Sanyo  | 2R5TPD1000M5       |
| C5                   | 1   | Capacitor, ceramic, 6.3 V, X5R, 20%, 100 $\mu$ F, 1210                                 | TDK    | C3225X5R0J107K     |
| C6, C9, C10          | 3   | Capacitor, ceramic, 16 V, X7R, 20%, 1 $\mu$ F, 0603                                    | Std    | Std                |
| C7                   | 1   | Capacitor, ceramic, 10 V, X5R, 20%, 470 nF, 0603                                       | Std    | Std                |
| C8                   | 1   | Capacitor, ceramic, 50 V, NPO, 10%, 2.2 nF, 0603                                       | Std    | Std                |
| C11                  | 1   | Capacitor, ceramic, 6.3 V, X5R, 20%, 4.7 $\mu$ F, 0603                                 | TDK    | C1608X5R0J475K     |
| C13                  | 1   | Capacitor, ceramic, 6.3 V, X5R, 20%, 10 $\mu$ F, 0603                                  | TDK    | C1608X5R0J106K     |
| C14                  | 1   | Capacitor, ceramic, 50 V, NPO, 10%, 15 pF, 0603                                        | Std    | Std                |
| C15                  | 1   | Capacitor, ceramic, 50 V, X7R, 20%, 3.3 nF, 0603                                       | Std    | Std                |
| C100                 | 1   | Capacitor, ceramic, 50 V, X7R, 20%, 4.7 nF, 0603                                       | Std    | Std                |
| L1                   | 1   | Inductor, SMT, 27 A, 1.5 $\mu$ H, 2.5 m $\Omega$ , 0.508 x 0.520                       | Vishay | IHLP5050FDER1R5M01 |
| Q1                   | 1   | MOSFET, N-channel, 30 V, 11A, 13.8 m $\Omega$ , SO-8                                   | IR     | IRF7807Z           |
| Q2                   | 1   | MOSFET, N-channel, 30 V, 13.6 A, 9.1 m $\Omega$ , SO-8                                 | IR     | IRF7821            |
| R1                   | 1   | Resistor, chip, 1/16 W, 5%, 10 k $\Omega$ , 0603                                       | Std    | Std                |
| R2                   | 1   | Resistor, chip, 1/16 W, 5%, 1 $\Omega$ , 0603                                          | Std    | Std                |
| R3                   | 1   | Resistor, chip, 1/16 W, 1%, 46.4 k $\Omega$ , 0603                                     | Std    | Std                |
| R5                   | 1   | Resistor, chip, 1/16 W, 1%, 1.33 k $\Omega$ , 0603                                     | Std    | Std                |
| R6                   | 1   | Resistor, chip, 1/16 W, 1%, 23.2 k $\Omega$ , 0603                                     | Std    | Std                |
| R100                 | 1   | Resistor, chip, 1/4 W, 5%, 5.6 $\Omega$ , 1206                                         | Std    | Std                |
| U1                   | 1   | IC, synchronous buck controller with 4-bit VID interface for Smart-Reflex DSPs, QFN-16 | TI     | TPS40197RGY        |

### 9.2.2 Detailed Design Procedure

For regulator stability, a 1- $\mu$ F capacitor is required to be connected from BP to GND. In some applications using higher gate charge MOSFETs, a larger capacitor is required for noise suppression. For a total gate charge of both the high-side and low-side MOSFETs greater than 20 nC, a 2.2- $\mu$ F or larger capacitor is recommended.

$$I_G = f_{SW} \times (Q_{G(\text{high})} + Q_{G(\text{low})})$$

where

- $I_G$  is the required gate drive current
- $f_{SW}$  is the switching frequency
- $Q_{G(\text{high})}$  is the gate charge requirement for the high-side FET when  $V_{GS} = 5$  V
- $Q_{G(\text{low})}$  is the gate charge requirement for the low-side FET when  $V_{GS} = 5$  V

(6)

## 10 Device and Documentation Support

### 10.1 Device Support

#### 10.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

### 10.2 Documentation Support

#### 10.2.1 Related Devices

The following devices have characteristics similar to the TPS40197 and may be of interest.

| TI LITERATURE NUMBER | DEVICE   | DESCRIPTION                                                     |
|----------------------|----------|-----------------------------------------------------------------|
| SLUS719              | TPS40192 | 4.5 V to 18 V Input Synchronous Buck Controller with Power Good |
|                      | TPS40193 |                                                                 |

#### 10.2.2 Related Documentation

| TI LITERATURE NUMBER | DOCUMENT TYPE      | DESCRIPTION                                                    |
|----------------------|--------------------|----------------------------------------------------------------|
| SPRAAW7              | Application Report | TMS320C6474 Hardware Design Guide                              |
| SLVA057              | Application Report | Understanding Buck Power Stages in Switchmode Power Supplies   |
| SLUP206              | Seminar Series     | Under the Hood of Low-Voltage DC/DC Converters, SEM-1500, 2003 |
| SLUP173              | Seminar Series     | Designing Stable Control Loops, SEM-1400, 2001                 |
| SLMA002              | Application Report | PowerPAD™ Thermally Enhanced Package                           |
| SLMA004              | Application Report | PowerPAD™ Made Easy                                            |

### 10.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on [ti.com](http://ti.com). In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 10.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use](#).

**TI E2E™ Online Community** *TI's Engineer-to-Engineer (E2E) Community*. Created to foster collaboration among engineers. At [e2e.ti.com](http://e2e.ti.com), you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 10.5 Trademarks

Smart-Reflex, PowerPAD, E2E are trademarks of Texas Instruments.

### 10.6 Electrostatic Discharge Caution

 This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 10.7 Glossary

[SLYZ022](#) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins  | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|-----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| TPS40197RGYR          | Active        | Production           | VQFN (RGY)   16 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 85    | 40197               |
| TPS40197RGYR.A        | Active        | Production           | VQFN (RGY)   16 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 85    | 40197               |
| TPS40197RGYT          | Active        | Production           | VQFN (RGY)   16 | 250   SMALL T&R       | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 85    | 40197               |
| TPS40197RGYT.A        | Active        | Production           | VQFN (RGY)   16 | 250   SMALL T&R       | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 85    | 40197               |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|--------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| TPS40197RGYR | VQFN         | RGY             | 16   | 3000 | 330.0              | 12.4               | 3.8     | 4.3     | 1.5     | 8.0     | 12.0   | Q1            |
| TPS40197RGYR | VQFN         | RGY             | 16   | 3000 | 330.0              | 12.4               | 3.71    | 4.21    | 1.11    | 8.0     | 12.0   | Q1            |
| TPS40197RGYT | VQFN         | RGY             | 16   | 250  | 180.0              | 12.5               | 3.71    | 4.21    | 1.11    | 8.0     | 12.0   | Q1            |
| TPS40197RGYT | VQFN         | RGY             | 16   | 250  | 180.0              | 12.4               | 3.8     | 4.3     | 1.5     | 8.0     | 12.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS40197RGYR | VQFN         | RGY             | 16   | 3000 | 353.0       | 353.0      | 32.0        |
| TPS40197RGYR | VQFN         | RGY             | 16   | 3000 | 338.0       | 355.0      | 50.0        |
| TPS40197RGYT | VQFN         | RGY             | 16   | 250  | 338.0       | 355.0      | 50.0        |
| TPS40197RGYT | VQFN         | RGY             | 16   | 250  | 213.0       | 191.0      | 35.0        |

## MECHANICAL DATA

RGY (R-PVQFN-N16)

PLASTIC QUAD FLATPACK NO-LEAD



### Bottom View

4203539-3/l 06/2011

NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

 F. Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated.  
The Pin 1 identifiers are either a molded, marked, or metal feature.

- G. Package complies to JEDEC MO-241 variation BA.

## THERMAL PAD MECHANICAL DATA

RGY (R-PVQFN-N16)

PLASTIC QUAD FLATPACK NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at [www.ti.com](http://www.ti.com).

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206353-3/P 03/14

NOTE: All linear dimensions are in millimeters

RGY (R-PVQFN-N16)

PLASTIC QUAD FLATPACK NO-LEAD



4208122-3/P 03/14

NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout.  
These documents are available at [www.ti.com](http://www.ti.com) <<http://www.ti.com>>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#), [TI's General Quality Guidelines](#), or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025