SLVSDG7A - APRIL 2016 - REVISED APRIL 2021

**TPS54202H** 







# 1 Features

Texas

Instruments

- 4.5-V to 28-V wide input voltage range
- Integrated 148-m $\Omega$  and 78-m $\Omega$  MOSFETs for 2-A, continuous output current
- Low 2-µA shutdown, 45-µA quiescent current
- Internal 5-mS soft start
- Fixed 500-kHz switching frequency
- Advanced Eco-mode™ pulse skip
- Peak current mode control
- Internal loop compensation
- Overcurrent protection for both MOSFETs with hiccup mode protection
- Overvoltage protection
- Thermal shutdown
- SOT-23 (6) package

## 2 Applications

- 12-V, 24-V distributed power-bus supply
- **Industry application** 
  - White goods
- Consumer application
  - Audio
  - STB, DTV
  - Printer



**Simplified Schematic** 

## 3 Description

The TPS54202H is a 4.5-V to 28-V input voltage range, 2-A synchronous buck converter. The device includes two integrated switching FETs, internal loop compensation and 5-ms internal soft start to reduce component count.

By integrating the MOSFETs and employing the SOT-23 package, the TPS54202H achieves the high power density and offers a small footprint on the PCB.

Advanced Eco-mode implementation maximizes the light load efficiency and reduces the power loss.

Cycle-by-cycle current limit in both high-side MOSFET protects the converter in an overload condition and is enhanced by a low-side MOSFET freewheeling current limit which prevents current runaway. Hiccup mode protection is triggered if the overcurrent condition has persisted for longer than the present time.

#### **Device Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |  |  |
|-------------|------------------------|-------------------|--|--|
| TPS54202H   | SOT-23 (6)             | 1.60 mm × 2.90 mm |  |  |

For all available packages, see the orderable addendum at the end of the data sheet.



**Efficiency vs Output Current** 



## **Table of Contents**

| 1 Features                                          | .1 8 Application and Implementation1                     |
|-----------------------------------------------------|----------------------------------------------------------|
| 2 Applications                                      | .1 8.1 Application Information 1                         |
| 3 Description                                       | .1 8.2 Typical Application1                              |
| 4 Revision History                                  | .2 9 Power Supply Recommendations2                       |
| 5 Pin Configuration and Functions                   | .3 10 Layout2                                            |
| 6 Specifications                                    | .4 10.1 Layout Guidelines2                               |
| 6.1 Absolute Maximum Ratings                        | .4 10.2 Layout Example2                                  |
| 6.2 ESD Ratings                                     |                                                          |
| 6.3 Recommended Operating Conditions                |                                                          |
| 6.4 Thermal Information                             | .4 11.2 Receiving Notification of Documentation Updates2 |
| 6.5 Electrical Characteristics                      | .5 11.3 Support Resources2                               |
| 6.6 Timing Requirements                             | .5 11.4 Trademarks2                                      |
| 7 Detailed Description                              | .8 11.5 Electrostatic Discharge Caution2                 |
| 7.1 Overview                                        |                                                          |
| 7.2 Functional Block Diagram7.3 Feature Description | .8 12 Mechanical, Packaging, and Orderable               |
| 7.4 Device Functional Modes                         |                                                          |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from Revision * (April 2016) to Revision A (April 2021)                                 | Page           |
|---|------------------------------------------------------------------------------------------------|----------------|
| • | Updated the numbering format for tables, figures, and cross-references throughout the document | 1              |
| • | Changed the max centre switching frequency from 590 kHz to 630 kHz                             | 5              |
| • | Changed the max low-side source current limit from 4 A to 4.3 A                                | <mark>5</mark> |



# **5 Pin Configuration and Functions**



Figure 5-1. 6-Pin SOT-23 DDC Package (Top View)

**Table 5-1. Pin Functions** 

| PI   | N   | TYPE(1) | DESCRIPTION                                                                                                                                                    |
|------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NO. | IIFE( / | DESCRIPTION                                                                                                                                                    |
| воот | 6   | 0       | Supply input for the high-side NFET gate drive circuit. Connect a 0.1-µF capacitor between BOOT and SW pins.                                                   |
| EN   | 5   | I       | This pin is the enable pin. Float the EN pin to disable.                                                                                                       |
| FB   | 4   | I       | Converter feedback input. Connect to output voltage with feedback resistor divider.                                                                            |
| GND  | 1   | _       | Ground pin. Source terminal of low-side power NFET as well as the ground terminal for controller circuit. Connect sensitive VFB to this GND at a single point. |
| SW   | 2   | 0       | Switch node connection between high-side NFET and low-side NFET.                                                                                               |
| VIN  | 3   | _       | Input voltage supply pin. The drain terminal of high-side power NFET.                                                                                          |

(1) O = Output; I = Input



## **6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                                                |                      | MIN  | MAX | UNIT |
|------------------------------------------------|----------------------|------|-----|------|
|                                                | VIN                  | -0.3 | 30  | V    |
| Input voltage range, V <sub>I</sub>            | EN                   | -0.3 | 7   | V    |
|                                                | FB                   | -0.3 | 7   | V    |
|                                                | BOOT-SW              | -0.3 | 7   | V    |
| Output voltage range, V <sub>O</sub>           | SW                   | -0.3 | 30  | V    |
|                                                | SW (20 ns transient) | -5   | 30  | V    |
| Operating junction temperature, T <sub>J</sub> |                      | -40  | 150 | °C   |
| Storage temperature range, T <sub>stg</sub>    |                      | -65  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                   |                         |                                                                                | VALUE | UNIT  |
|-------------------|-------------------------|--------------------------------------------------------------------------------|-------|-------|
| V                 | Electrostatic           | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±4000 | V     |
| V <sub>(ESI</sub> | <sup>O)</sup> discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | \ \ \ |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                |                                | ,       | MIN  | MAX | UNIT |
|----------------|--------------------------------|---------|------|-----|------|
| Vı             | Input voltage range            | VIN     | 4.5  | 28  | V    |
|                |                                | EN      | -0.1 | 7   | V    |
|                |                                | FB      | -0.1 | 7   | V    |
| Vo             | Output voltage range           | BOOT-SW | -0.1 | 7   | V    |
|                |                                | SW      | -0.1 | 28  | V    |
| T <sub>J</sub> | Operating junction temperature |         | -40  | 125 | °C   |

#### 6.4 Thermal Information

|                       |                                              | TPS54202H    |      |
|-----------------------|----------------------------------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DDC ( SOT23) | UNIT |
|                       |                                              | 6 PINS       |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 89.2         | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 39.5         | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 14.7         | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 1.2          | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 14.7         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, .

Product Folder Links: TPS54202H



### 6.5 Electrical Characteristics

The electrical ratings specified in this section apply to all specifications in this document, unless otherwise noted. These specifications are interpreted as conditions that do not degrade the device parametric or functional specifications for the life of the product containing it.  $T_J = -40^{\circ}\text{C}$  to +125°C,  $V_{IN} = 4.5$  V to 28 V, (unless otherwise noted).

|                                 | PARAMETER                                       | TEST CONDITIONS                                           | MIN   | TYP   | MAX   | UNIT   |
|---------------------------------|-------------------------------------------------|-----------------------------------------------------------|-------|-------|-------|--------|
| INPUT SUPP                      | LY                                              |                                                           |       |       |       |        |
| V <sub>IN</sub>                 | Input voltage range                             |                                                           | 4.5   |       | 28    | V      |
| I <sub>Q</sub>                  | Non switching quiescent current                 | EN =5 V, VFB = 1 V                                        |       | 45    |       | μA     |
| I <sub>OFF</sub>                | Shut down current                               | EN = GND                                                  |       | 2     |       | μA     |
|                                 | VINI under velte en la electé                   | Rising V <sub>IN</sub>                                    | 3.9   | 4.2   | 4.4   | V      |
| $V_{IN(UVLO)}$                  | VIN under voltage lockout                       | Falling V <sub>IN</sub>                                   | 3.4   | 3.7   | 3.9   | V      |
|                                 | Hysteresis                                      |                                                           | 400   | 480   | 560   | mV     |
| ENABLE (EN                      | PIN)                                            |                                                           | •     |       |       |        |
| V <sub>(EN_RISING)</sub>        | Finally Above held                              | Rising                                                    |       | 1.28  | 1.35  | V      |
| V <sub>(EN_FALLING)</sub>       | Enable threshold                                | Falling                                                   | 1.16  | 1.25  |       | V      |
| I <sub>(EN_HYS)</sub>           | Hysteresis current                              | V <sub>EN</sub> = 1.5 V                                   |       | 1     |       | μA     |
| FEEDBACK A                      | AND ERROR AMPLIFIER                             |                                                           |       |       |       |        |
| V <sub>FB</sub>                 | Feedback Voltage                                | V <sub>IN</sub> = 12 V                                    | 0.581 | 0.596 | 0.611 | V      |
| PULSE SKIP                      | MODE                                            |                                                           | •     |       |       |        |
| I <sub>(SKIP)</sub> (1)         | Pulse skip mode peak inductor current threshold | V <sub>IN</sub> = 24 V, V <sub>OUT</sub> = 5 V, L = 15 μH |       | 300   |       | mA     |
| POWER STA                       | GE                                              |                                                           |       |       |       |        |
| R <sub>(HSD)</sub>              | High-side FET on resistance                     | T <sub>A</sub> = 25°C, V <sub>BST</sub> – SW = 6 V        |       | 148   |       | mΩ     |
| R <sub>(LSD)</sub>              | Low-side FET on resistance                      | T <sub>A</sub> = 25°C, V <sub>IN</sub> = 12               |       | 78    |       | mΩ     |
| CURRENT LI                      | MIT                                             |                                                           | •     |       |       |        |
| I <sub>(LIM_HS)</sub>           | High side current limit                         | Inductor peak current                                     | 2.5   | 3.2   | 3.9   | Α      |
| I <sub>(LIM_LS)</sub>           | Low side source current limit                   | Inductor valley current                                   | 2     | 3     | 4.3   | Α      |
| OSCILLATOR                      | ₹                                               |                                                           |       |       |       |        |
| F <sub>sw</sub>                 | Centre switching frequency                      |                                                           | 390   | 500   | 630   | kHz    |
| OVER TEMPI                      | ERATURE PROTECTION                              |                                                           | •     |       |       |        |
|                                 | Rising temperature                              |                                                           |       | 155   |       | °C     |
| Thermal Shutdown <sup>(1)</sup> | Hysteresis                                      |                                                           |       | 10    |       | °C     |
| Snutdown(1)                     | Hiccup time                                     |                                                           |       | 32768 |       | Cycles |

#### (1) Not production tested

## 6.6 Timing Requirements

|                          |                                                         | MIN | TYP   | MAX | UNIT   |
|--------------------------|---------------------------------------------------------|-----|-------|-----|--------|
| OVER CURRE               | NT PROTECTION                                           | '   |       |     |        |
| t <sub>HIC_WAIT</sub>    | Hiccup up wait time                                     |     | 512   |     | Cycles |
| t <sub>HIC_RESTART</sub> | Hiccup up time before restart                           |     | 16384 |     | Cycles |
| t <sub>SS</sub>          | Soft-start time                                         |     | 5     |     | mS     |
| ON TIME CONT             | FROL                                                    |     |       |     |        |
| t <sub>MIN_ON</sub> (1)  | Minimum on time, measured at 90% to 90% and 1-A loading |     | 110   |     | ns     |



## **Typical Characteristics**

V<sub>IN</sub> = 12, unless otherwise specified





Figure 6-2. Non-Switching Operating Quiescent Current vs Junction Temperature



Figure 6-3. High-Side Resistance vs Junction Temperature



Figure 6-4. Low-Side FET On Resistance vs Junction Temperature



Figure 6-5. Reference Voltage vs Junction Temperature



Figure 6-6. Centre Switching Frequency vs Junction Temperature

Submit Document Feedback



Figure 6-7. High-Side Current Limit Threshold vs Junction Temperature



Figure 6-8. Low-Side Current Limit Threshold vs Junction Temperature



Figure 6-9. BOOT-SW UVLO Threshold vs Junction Temperature



Figure 6-10. VIN UVLO Threshold vs Junction Temperature



Figure 6-11. EN UVLO Threshold vs Junction Temperature



Figure 6-12. EN Hysteresis Current vs Junction Temperature

## 7 Detailed Description

## 7.1 Overview

The TPS54202H device is a 28-V, 2-A, synchronous step-down (buck) converter with two integrated n-channel MOSFETs. To improve performance during line and load transients the device implements a constant-frequency, peak current mode control which reduces output capacitance. The optimized internal compensation network minimizes the external component counts and simplifies the control loop design.

The switching frequency is fixed to 500 kHz.

The device begins switching at VIN equal to 4.5 V. The operating current is 45  $\mu$ A typically when not switching and under no load. When the device is disabled, the supply current is 2  $\mu$ A typically.

The integrated 148-m $\Omega$  high-side MOSFET and 78-m $\Omega$  allow for high efficiency power supply designs with continuous output currents up to 2 A.

The device reduces the external component count by integrating the boot recharge diode. The bias voltage for the integrated high-side MOSFET is supplied by an external capacitor on the BOOT to PH pins. The boot capacitor voltage is monitored by an UVLO circuit and will turn the high-side MOSFET off when the voltage falls below a preset threshold of 2.1 V typically.

The device minimizes excessive output overvoltage transients by taking advantage of the overvoltage comparator. When the regulated output voltage is greater than 108% of the nominal voltage, the overvoltage comparator is activated, and the high-side MOSFET is turned off and masked from turning on until the output voltage is lower than 104%.

The device has internal 5-ms soft-start time to minimize inrush currents.

## 7.2 Functional Block Diagram



Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

### 7.3 Feature Description

### 7.3.1 Fixed-Frequency PWM Control

The device uses a fixed-frequency, peak current-mode control. The output voltage is compared through external resistors on the FB pin to an internal voltage reference by an error amplifier. An internal oscillator initiates the turn on of the high-side power switch. The error amplifier output is compared to the current of the high-side power switch. When the power-switch current reaches the error amplifier output voltage level, the high side power switch is turned off and the low-side power switch is turned on. The error amplifier output voltage increases and decreases as the output current increases and decreases. The device implements a current-limit by clamping the error amplifier voltage to a maximum level and also implements a minimum clamp for improved transient-response performance.

#### 7.3.2 Pulse Skip Mode

The TPS54202H is designed to operate in pulse skipping mode at light load currents to boost light load efficiency. When the peak inductor current is lower than 300 mA typically, the device enters pulse skipping mode. When the device is in pulse skipping mode, the error amplifier output voltage is clamped which prevents the high side integrated MOSFET from switching. The peak inductor current must rise above 300 mA and exit pulse skip mode. Since the integrated current comparator catches the peak inductor current only, the average load current entering pulse skipping mode varies with the applications and external output filters.

#### 7.3.3 Error Amplifier

The device has a trans-conductance amplifier as the error amplifier. The error amplifier compares the FB voltage to the lower of the internal soft-start voltage or the internal 0.596-V voltage reference. The transconductance of the error amplifier is 240  $\mu$ A/V typically. The frequency compensation components are placed internal between the output of the error amplifier and ground.

## 7.3.4 Slope Compensation and Output Current

The device adds a compensating ramp to the signal of the switch current. This slope compensation prevents sub-harmonic oscillations as the duty cycle increases. The available peak inductor current remains constant over the full duty-cycle range.

### 7.3.5 Device Enable

The EN pin provides electrical on and off control of the device. When the EN pin voltage exceeds the threshold voltage, the device begins operation. If the EN pin voltage is pulled below the threshold voltage, the regulator stops switching and enters the low-quiescent (IQ) state.

The EN pin has an internal pull down resistance Rpd (typical 1 M $\Omega$ ) which allows the user to float the EN pin to disable the device, a Zener diode (typical break down voltage 6.9 V) is used to clamp the EN input voltage. To enable the device, connect a pull up resistor R4 (typical 510 K $\Omega$ ) between EN and VIN, R4 is used to limit the quiet scent current of the device for light load efficiency improvement.



Figure 7-1. Adjustable VIN Undervoltage Lockout

## 7.3.6 Adjusting Under Voltage Lockout

The device implements internal under voltage-lockout (UVLO) circuitry on the VIN pin. The device is disabled when the VIN pin voltage falls below the internal VIN UVLO threshold. The internal VIN UVLO threshold has a hysteresis of 480 mV. To enable the device, connect a pull-up resistor R4 (typical 510 K $\Omega$  to limit the quiescent current) to the VIN pin.

If an application requires a higher UVLO threshold on the VIN pin, then the EN pin can be configured as shown in Figure 7-1. When using the external UVLO function, setting the hysteresis at a value greater than 500 mV is recommended.

The EN pin has a pull-down resistance Rpd (typical 1 M $\Omega$ ), which sets the default state of the pin to disable when no external components are connected. Use Equation 1 and Equation 2 to calculate the values of R4 and R5 for a specified UVLO threshold.

$$R4 = \left(\frac{V_{\text{ENfalling}}}{V_{\text{ENrising}}} \times V_{\text{START}} - V_{\text{STOP}}\right) / I_{\text{h}}$$
(1)

$$R5 = \frac{R4 \times Rpd}{\left(\frac{V_{START}}{V_{ENrising}} - 1\right) \times Rpd - R4}$$
(2)

Where:

$$\begin{split} I_h &= 1 \; \mu \text{A} \\ V_{\text{ENrising}} &= 1.28 \; \text{V} \\ V_{\text{ENfalling}} &= 1.25 \; \text{V} \end{split}$$

## 7.3.7 Safe Startup into Pre-Biased Outputs

The device has been designed to prevent the low-side MOSFET from discharging a pre-biased output. During monotonic pre-biased startup, both high-side and low-side MOSFETs are not allowed to be turned on until the internal soft-start voltage is higher than FB pin voltage.

#### 7.3.8 Voltage Reference

The voltage reference system produces a precise ±2.5% voltage-reference over temperature by scaling the output of a temperature stable bandgap circuit. The typical voltage reference is designed at 0.596 V.

#### 7.3.9 Adjusting Output Voltage

The output voltage is set with a resistor divider from the output node to the FB pin. It is recommended to use divider resistors with 1% tolerance or better. Start with a 100 k $\Omega$  for the upper resistor divider, use Equation 3 to calculate the output voltage. To improve efficiency at light loads consider using larger value resistors. If the values are too high the regulator is more susceptible to noise and voltage errors from the FB input current are noticeable.

$$V_{OUT} = V_{ref} \times \left[ \frac{R2}{R3} + 1 \right]$$
 (3)

#### 7.3.10 Internal Soft-Start

The TTPS54202H device uses the internal soft-start function. The internal soft start time is set to 5 ms typically.

#### 7.3.11 Bootstrap Voltage (BOOT)

The TPS54202H has an integrated boot regulator and requires a 0.1-µF ceramic capacitor between the BOOT and SW pins to provide the gate drive voltage for the high-side MOSFET. A ceramic capacitor with an X7R or X5R grade dielectric is recommended because of the stable characteristics over temperature and voltage. To improve drop out, the device is designed to operate at 100% duty cycle as long as the BOOT to SW pin voltage is greater than 2.1 V typically.

#### 7.3.12 Overcurrent Protection

The device is protected from overcurrent conditions by cycle-by-cycle current limiting on both the high-side MOSFET and the low-side MOSFET.

### 7.3.12.1 High-Side MOSFET Overcurrent Protection

The device implements current mode control which uses the internal COMP voltage to control the turn off of the high-side MOSFET and the turn on of the low-side MOSFET on a cycle-by-cycle basis. During each cycle, the switch current and the current reference generated by the internal COMP voltage are compared. When the peak switch current intersects the current reference the high-side switch turns off.

#### 7.3.12.2 Low-Side MOSFET Overcurrent Protection

While the low-side MOSFET is turned on, the conduction current is monitored by the internal circuitry. During normal operation the low-side MOSFET sources current to the load. At the end of every clock cycle, the low-side MOSFET sourcing current is compared to the internally set low-side sourcing current-limit. If the low-side sourcing current-limit is exceeded, the high-side MOSFET does not turn on and the low-side MOSFET stays on for the next cycle. The high-side MOSFET turns on again when the low-side current is below the low-side sourcing current-limit at the start of a cycle which is the inductor current valley value.

Furthermore, if an output overload condition occurs for more than the hiccup wait time, which is programmed for 512 switching cycles, the device shuts down and restarts after the hiccup time of 16384 cycles. The hiccup mode helps to reduce the device power dissipation under severe overcurrent conditions.

#### 7.3.13 Output Overvoltage Protection (OVP)

The TPS54202H incorporates an overvoltage transient protection (OVTP) circuit to minimize output voltage overshoot when recovering from output fault conditions or strong unload transients. The OVTP circuit includes an overvoltage comparator to compare the FB pin voltage and internal thresholds. When the FB pin voltage goes above 108% × Vref, the high-side MOSFET will be forced off. When the FB pin voltage falls below 104% × Vref, the high-side MOSFET will be enabled again.

#### 7.3.14 Thermal Shutdown

The internal thermal-shutdown circuitry forces the device to stop switching if the junction temperature exceeds 155°C typically. When the junction temperature drops below 145°C typically, the internal thermal-hiccup timer begins to count. The device reinitiates the power-up sequence after the built-in thermal-shutdown hiccup time (32768 cycles) is over.



### 7.4 Device Functional Modes

## 7.4.1 Normal Operation

When the input voltage is above the UVLO threshold, the TPS54202H can operate in their normal switching modes. Normal continuous conduction mode (CCM) occurs when inductor peak current is above 0 A. In CCM, the device operates at a fixed frequency.

## 7.4.2 Eco-mode™ Operation

The devices are designed to operate in high-efficiency pulse-skipping mode under light load conditions. Pulse skipping initiates when the switch current falls to 0 A. During pulse skipping, the low-side FET turns off when the switch current falls to 0 A. The switching node (the SW pin) waveform takes on the characteristics of discontinuous conduction mode (DCM) operation and the apparent switching frequency decreases. As the output current decreases, the perceived time between switching pulses increases.

Product Folder Links: TPS54202H



## 8 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 8.1 Application Information

The TPS54202H device is typically used as a step down converter, which convert an input voltage from 8 V to 28 V to fixed output voltage 5 V.

## 8.2 Typical Application

## 8.2.1 TPS54202H 8-V to 28-V Input, 5-V Output Converter



Copyright © 2016, Texas Instruments Incorporated

Figure 8-1. 5-V, 2-A Reference Design

#### 8.2.2 Design Requirements

For this design example, use the parameters in Table 8-1.

**Table 8-1. Design Parameters** 

| PARAMETER                           | VALUE                       |
|-------------------------------------|-----------------------------|
| Input voltage range                 | 8 V to 28 V                 |
| Output voltage                      | 5 V                         |
| Output current                      | 2 A                         |
| Transient response, 1.5 A load step | $\Delta V_{OUT} = \pm 5 \%$ |
| Input ripple voltage                | 400 mV                      |
| Output voltage ripple               | 30 mVpp                     |
| Switching frequency                 | 500 kHz                     |

#### 8.2.3 Detailed Design Procedure

#### 8.2.3.1 Input Capacitor Selection

The device requires an input decoupling capacitor and a bulk capacitor is needed depending on the application. A ceramic capacitor over 10  $\mu$ F is recommended for the decoupling capacitor. An additional 0.1  $\mu$ F capacitor (C2) from VIN to GND is optional to provide additional high frequency filtering. The capacitor voltage rating needs to be greater than the maximum input voltage.

Use Equation 4 to calculate the input ripple voltage ( $\Delta V_{IN}$ ).

$$\Delta V_{IN} = \frac{I_{OUT(MAX)} \times 0.25}{C_{BULK} \times f_{sw}} + \left(I_{OUT(MAX)} \times ESR_{MAX}\right)$$
(4)

where:

- C<sub>BULK</sub> is the bulk capacitor value
- · f<sub>SW</sub> is the switching frequency
- I<sub>OUT(MAX)</sub> is the maximum loading current
- ESR<sub>MAX</sub> is maximum series resistance of the bulk capacitor

The maximum RMS (root mean square) ripple current must also be checked. For worst case conditions, use Equation 5 to calculate  $I_{CIN(RMS)}$ .

$$I_{CIN(RMS)} = \frac{I_{OUT(MAX)}}{2}$$
(5)

The actual input-voltage ripple is greatly affected by parasitic associated with the layout and the output impedance of the voltage source. Design Requirements show the actual input voltage ripple for this circuit which is larger than the calculated value. This measured value is still below the specified input limit of 400 mV. The maximum voltage across the input capacitors is VIN (MAX) +  $\Delta$ VIN/2. The selected bypass capacitor is rated for 35 V and the ripple current capacity is greater than 2 A. Both values provide ample margin. The maximum ratings for voltage and current must not be exceeded under any circumstance.

#### 8.2.3.2 Bootstrap Capacitor Selection

A 0.1  $\mu$ F ceramic capacitor must be connected between the BOOT to SW pin for proper operation. It is recommended to use a ceramic capacitor.

#### 8.2.3.3 Output Voltage Set Point

The output voltage of the TPS54202H device is externally adjustable using a resistor divider network. In the application circuit of , this divider network is comprised of R2 and R3. Use Equation 6 and Equation 7 to calculate the relationship of the output voltage to the resistor divider.

$$R3 = \frac{R2 \times V_{ref}}{V_{OUT} - V_{ref}}$$
 (6)

$$V_{OUT} = V_{ref} \times \left[ \frac{R2}{R3} + 1 \right] \tag{7}$$

Select a value of R2 to be approximately 100 k $\Omega$ . Slightly increasing or decreasing R3 can result in closer output voltage matching when using standard value resistors. In this design, R2 = 100 k $\Omega$  and R3 = 13.3 k $\Omega$  which results in a 5-V output voltage. The 49.9- $\Omega$  resistor, R1, is provided as a convenient location to break the control loop for stability testing.

#### 8.2.3.4 Enable Pin Setup

To enable the chip, a pull-up resistor R4 (typical 511 K $\Omega$ ) connecting between VIN and EN R4 is used to limit the quiet scent current which should be less than 50  $\mu$ A.

#### 8.2.3.5 Output Filter Components

Two components must be selected for the output filter, the output inductor (LO) and CO.

#### 8.2.3.5.1 Inductor Selection

Use Equation 8 to calculate the minimum value of the output inductor (L<sub>MIN</sub>).

$$L_{MIN} = \frac{V_{OUT} \times \left(V_{IN(MAX)} - V_{OUT}\right)}{V_{IN(MAX)} \times K_{IND} \times I_{OUT} \times f_{sw}}$$
(8)

Where:

K<sub>IND</sub> is a coefficient that represents the amount of inductor ripple current relative to the maximum output current.

In general, the value of  $K_{IND}$  is at the discretion of the designer; however, the following guidelines may be used. For designs using low-ESR output capacitors, such as ceramics, a value as high as  $K_{IND} = 0.3$  can be used. When using higher ESR output capacitors,  $K_{IND} = 0.2$  yields better results.

For this design example, use  $K_{IND}$  = 0.3. The minimum inductor value is calculated as 13.7  $\mu$ H. For this design, a close standard value of 15  $\mu$ H was selected for  $L_{MIN}$ .

For the output filter inductor, the RMS current and saturation current ratings must not be exceeded. Use Equation 9 to calculate the RMS inductor current ( $I_{L(RMS)}$ ).

$$I_{L(MAX)} = \sqrt{I_{OUT(MAX)}^2 + \frac{1}{12} \times \left( \frac{V_{OUT} \times \left( V_{IN(MAX)} - V_{OUT} \right)}{V_{IN(MAX)} \times L_O \times f_{SW} \times 0.8} \right)^2}$$
(9)

Use Equation 10 to calculate the peak inductor current ( $I_{L(PK)}$ ).

$$I_{L(PK)} = I_{OUT(MAX)} + \frac{V_{OUT} \times \left(V_{IN(MAX)} - V_{OUT}\right)}{1.6 \times V_{IN(MAX)} \times L_O \times f_{SW}}$$
(10)

Smaller or larger inductor values can be used depending on the amount of ripple current the designer wants to allow so long as the other design requirements are met. Larger value inductors have lower AC current and result in lower output voltage ripple. Smaller inductor values increase AC current and output voltage ripple.

### 8.2.3.5.2 Output Capacitor Selection

Consider three primary factors when selecting the value of the output capacitor. The output capacitor determines the modulator pole, the output voltage ripple, and how the regulator responds to a large change in load current. The output capacitance must be selected based on the more stringent of these three criteria.

The desired response to a large change in the load current is the first criterion. The output capacitor must supply the load with current when the regulator cannot. This situation occurs if the desired hold-up times are present for the regulator. In this case, the output capacitor must hold the output voltage above a certain level for a specified amount of time after the input power is removed. The regulator is also temporarily unable to supply sufficient output current if a large, fast increase occurs affecting the current requirements of the load, such as a transition from no load to full load. The regulator usually requires two or more clock cycles for the control loop to notice the change in load current and output voltage and to adjust the duty cycle to react to the change. The output capacitor must be sized to supply the extra current to the load until the control loop responds to the load change.



The output capacitance must be large enough to supply the difference in current for 2 clock cycles while only allowing a tolerable amount of drop in the output voltage. Use Equation 11 to calculate the minimum required output capacitance.

$$C_{O} > \frac{2 \times \Delta I_{OUT}}{f_{sw} \times \Delta V_{OUT}}$$
(11)

#### where:

- ΔI<sub>OUT</sub> is the change in output current
- f<sub>SW</sub> is the switching frequency of the regulator
- ΔV<sub>(OUT)</sub>b is the allowable change in the output voltage

For this example, the transient load response is specified as a 5% change in the output voltage,  $V_{OUT}$ , for a load step of 1.5 A. For this example,  $\Delta I_{OUT} = 1.5$  A and  $\Delta V_{OUT} = 0.05 \times 5 = 0.25$  V. Using these values results in a minimum capacitance of 24  $\mu$ F. This value does not consider the ESR of the output capacitor in the output voltage change. For ceramic capacitors, the ESR is usually small enough to ignore in this calculation.

Equation 12 calculates the minimum output capacitance required to meet the output voltage ripple specification. In this case, the maximum output voltage ripple is 30 mV. Under this requirement, Equation 12 yields 4.56 μF.

$$C_{O} > \frac{1}{8 \times f_{SW}} \times \frac{1}{\frac{V_{OUTripple}}{I_{ripple}}}$$
(12)

#### where:

- f<sub>SW</sub> is the switching frequency
- V<sub>(OUTripple)</sub> is the maximum allowable output voltage ripple
- I<sub>(ripple)</sub> is the inductor ripple current

Use Equation 13 to calculate the maximum ESR an output capacitor can have to meet the output-voltage ripple specification. Equation 13 indicates the ESR should be less than 54.8 m $\Omega$ . In this case, the ESR of the ceramic capacitor is much smaller than 54.8 m $\Omega$ .

$$R_{ESR} < \frac{V_{OUTripple}}{I_{ripple}}$$
(13)

The output capacitor can affect the crossover frequency  $f_o$ . Considering to the loop stability and effect of the internal parasitic parameters, choose the crossover frequency less than 40 kHz without considering the feed forward capacitor. A simple estimation for the crossover frequency without feed forward capacitor C6 is shown in Equation 14, assuming  $C_{OUT}$  has small ESR.

$$f_{\rm o} = \frac{3.95}{V_{\rm OUT} \times C_{\rm OUT}} \tag{14}$$

Additional capacitance deratings for aging, temperature, and DC bias should be considered which increases this minimum value. For this example, two 22-uF 25-V, X7R ceramic capacitors are used. Capacitors generally have limits to the amount of ripple current they can handle without failing or producing excess heat. An output capacitor that can support the inductor ripple current must be specified. Some capacitor data sheets specify the RMS value of the maximum ripple current. Use Equation 15 to calculate the RMS ripple current that the output capacitor must support. For this application, Equation 15 yields 79 mA for each capacitor.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated



$$I_{COUT(RMS)} = \frac{1}{\sqrt{12}} \times \left( \frac{V_{OUT} \times \left(V_{IN(MAX)} - V_{OUT}\right)}{V_{IN(MAX)} \times L_O \times f_{SW} \times N_C} \right)$$
(15)

#### 8.2.3.5.3 Feed-Forward Capacitor

The TPS54202H device is internally compensated and the internal compensation network is composed of two capacitors and one resister shown on the block diagram. Depending on the  $V_{OUT}$ , if the output capacitor  $C_{OUT}$  is dominated by low ESR (ceramic types) capacitors, it could result in low phase margin. To improve the phase boost an external feedforward capacitor C6 can be added in parallel with R2. C6 is chosen such that phase margin is boosted at the crossover frequency.

Equation 16 for C6 was tested:

$$C6 = \frac{1}{2\pi f_0} \times \frac{1}{R2} \tag{16}$$

For this design, C6 = 75 pF. C6 is not needed when  $C_{OUT}$  has high ESR, and C6 calculated from Equation 16 should be reduced with medium ESR. Table 8-2 can be used as a starting point.

**Table 8-2. Recommended Component Values** 

| Table 6 21 Hoodinilonada Gomponent Valado |        |                       |         |         |         |  |  |
|-------------------------------------------|--------|-----------------------|---------|---------|---------|--|--|
| V <sub>OUT</sub> (V)                      | L (µH) | C <sub>OUT</sub> (μF) | R2 (kΩ) | R3 (kΩ) | C6 (pF) |  |  |
| 1.8                                       | 5.6    | 66                    | 100     | 49.9    | 47      |  |  |
| 2.5                                       | 8.2    | 44                    | 100     | 31.6    | 33      |  |  |
| 3.3                                       | 10     | 44                    | 100     | 22.1    | 56      |  |  |
| 5                                         | 15     | 44                    | 100     | 13.3    | 75      |  |  |
| 12                                        | 22     | 44                    | 100     | 5.23    | 100     |  |  |

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback



## 8.2.4 Application Curves









# 9 Power Supply Recommendations

The devices are designed to operate from an input voltage supply range between 4.5 V and 28 V. This input supply must be well regulated. If the input supply is located more than a few inches from the device or converter, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. An electrolytic capacitor with a value of 47  $\mu$ F is a typical choice.

## 10 Layout

## 10.1 Layout Guidelines

- VIN and GND traces should be as wide as possible to reduce trace impedance. The wide areas are also of advantage from the view point of heat dissipation.
- The input capacitor and output capacitor should be placed as close to the device as possible to minimize trace impedance.
- · Provide sufficient vias for the input capacitor and output capacitor.
- Keep the SW trace as physically short and wide as practical to minimize radiated emissions.
- · Do not allow switching current to flow under the device.
- A separate VOUT path should be connected to the upper feedback resistor.
- Make a Kelvin connection to the GND pin for the feedback path.
- Voltage feedback loop should be placed away from the high-voltage switching trace, and preferably has ground shield.
- The trace of the VFB node should be as small as possible to avoid noise coupling.
- The GND trace between the output capacitor and the GND pin should be as wide as possible to minimize its trace impedance.

## 10.2 Layout Example



Figure 10-1. Board Layout



## 11 Device and Documentation Support

## 11.1 Device Support

## 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 11.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.4 Trademarks

Eco-mode<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments.

All trademarks are the property of their respective owners.

### 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 11.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPS54202H



www.ti.com 24-Dec-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TPS54202HDDCR    | ACTIVE | SOT-23-THIN  | DDC                | 6    | 3000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | 202H                    | Samples |
| TPS54202HDDCT    | ACTIVE | SOT-23-THIN  | DDC                | 6    | 250            | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | 202H                    | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 24-Dec-2022

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 12-Oct-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS54202HDDCR | SOT-23-<br>THIN | DDC                | 6 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS54202HDDCT | SOT-23-<br>THIN | DDC                | 6 | 250  | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

PACKAGE MATERIALS INFORMATION

www.ti.com 12-Oct-2023



## \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS54202HDDCR | SOT-23-THIN  | DDC             | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS54202HDDCT | SOT-23-THIN  | DDC             | 6    | 250  | 210.0       | 185.0      | 35.0        |



SMALL OUTLINE TRANSISTOR



## NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-193.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

  7. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated