### TPS5615, TPS5618, TPS5625, TPS5633 SYNCHRONOUS-BUCK HYSTERETIC REGULATOR CONTROLLER

SLVS177B - SEPTEMBER 1998 - REVISED JULY 2000

| <ul> <li>±1% Reference Over Full Operating<br/>Temperature Range</li> </ul>                       | PWP PACKAGE (TOP VIEW)             |                      |  |  |
|---------------------------------------------------------------------------------------------------|------------------------------------|----------------------|--|--|
| <ul> <li>Synchronous Rectifier Driver for &gt;90%</li> <li>Efficiency</li> </ul>                  | IOUT ☐☐ 1 ○<br>AGND2 ☐☐ 2          | 28 PWRGD<br>27 NC    |  |  |
| <ul> <li>Fixed Output Voltage Options of 1.5 V,</li> <li>1.8 V, 2.5 V, and 3.3 V</li> </ul>       | OCP 3<br>VHYST 4                   | 26 NC 25 NC          |  |  |
| <ul> <li>User-Selectable Hysteretic-Type Control</li> <li>Low Supply Current 3 mA Typ</li> </ul>  | VREFB 5<br>VSENSE 6<br>ANAGND 7    | 24                   |  |  |
| <ul> <li>11.4-V to 13-V Input Voltage Range, V<sub>CC</sub></li> <li>Power Good Output</li> </ul> | SLOWST = 8   BIAS = 9              | 21 DOUTLO 20 LOSENSE |  |  |
| Programmable Soft-Start                                                                           | LODRV 10 LOHIB 11                  | 19 HISENSE 18 BOOTLO |  |  |
| <ul><li>Overvoltage/Overcurrent Protection</li><li>Active Deadtime Control</li></ul>              | DRVGND 12 LOWDR 13                 | 17 HIGHDR 16 BOOT    |  |  |
| description                                                                                       | DRV14  NC – No internal connection | 15 V <sub>CC</sub>   |  |  |

The TPS5615 family of synchronous-buck regulator controllers provides an accurate supply voltage to DSPs. The output voltage is internally set by a resistive divider with an accuracy of 1% over the full operating temperature range. A hysteretic controller with user-selectable hysteresis is used to dramatically reduce overshoot and undershoot caused by load transients. Propagation delay from the comparator inputs to the output drivers is less than 250 ns. Overcurrent shutdown and crossover protection for the output drivers combine to eliminate destructive faults in the output FETs. PWRGD monitors the output voltage and pulls the open-collector output low when the output drops below 93% of the nominal output voltage. An overvoltage circuit disables the output drivers if the output voltage rises 15% above the nominal value. The inhibit pin can be used to control power sequencing. Inhibit and undervoltage lockout assures that the 12-V supply voltage and system supply voltage (5 V or 3.3 V) are within proper operating limits before the controller starts. The output driver circuits include 2-A drivers with internal 8-V gate-voltage regulators that can easily provide sufficient power for today's high-powered DSPs. The high-side driver can be configured either as a ground-referenced driver or as a floating bootstrap driver. The TPS5615 family is available in a 28-pin TSSOP PowerPad™ package. It operates over a junction temperature range of 0°C to 125°C.

#### **AVAILABLE OPTIONS**

|                |                | PACKAGE                     |
|----------------|----------------|-----------------------------|
| T <sub>J</sub> | OUTPUT VOLTAGE | TSSOP <sup>†</sup><br>(PWP) |
|                | 1.5 V          | TPS5615PWP                  |
| 0°C to 125°C   | 1.8 V          | TPS5618PWP                  |
|                | 2.5 V          | TPS5625PWP                  |
|                | 3.3 V          | TPS5633PWP                  |

<sup>&</sup>lt;sup>†</sup> The PWP package is availble taped and reeled. Add R suffix to device type (e.g., TPS5615PWPR).



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments Incorporated.



### functional block diagram



# TPS5615, TPS5618, TPS5625, TPS5633 SYNCHRONOUS-BUCK HYSTERETIC REGULATOR CONTROLLER

SLVS177B - SEPTEMBER 1998 - REVISED JULY 2000

### **Terminal Functions**

| TERMIN          | AL    |     |                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME            | NO.   | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                            |
| AGND2           | 2     |     | Analog ground (must be connected).                                                                                                                                                                                                                                                                                                                                                     |
| ANAGND          | 7     |     | Analog ground                                                                                                                                                                                                                                                                                                                                                                          |
| BIAS            | 9     |     | Analog bias pin. A 1-μF capacitor should be connected from BIAS to ANAGND.                                                                                                                                                                                                                                                                                                             |
| BOOT            | 16    |     | Bootstrap. A 1-μF capacitor should be connected from BOOT to BOOTLO.                                                                                                                                                                                                                                                                                                                   |
| BOOTLO          | 18    |     | Bootstrap low. Connect to the junction of the high-side and low-side FETs for floating drive configuration. Connect to PGND for ground-reference drive configuration.                                                                                                                                                                                                                  |
| DRV             | 14    |     | Drive regulator for the FET drivers. A 1-µF capacitor should be connected from DRV to DRVGND.                                                                                                                                                                                                                                                                                          |
| DRVGND          | 12    |     | Drive ground. Ground for FET drivers. Connect to FET PWRGND.                                                                                                                                                                                                                                                                                                                           |
| HIGHDR          | 17    |     | High drive. Output drive to high-side power switching FETs.                                                                                                                                                                                                                                                                                                                            |
| HISENSE         | 19    |     | High current sense. For current sensing across high-side FETs, connect to the drain of the high-side FETs; for optional current sensing scheme, connect to power supply side of current-sense resistor placed in series with high-side FET drain.                                                                                                                                      |
| INHIBIT         | 22    |     | Disables the drive signals to the MOSFET drivers. Also serves as UVLO for system logic supply (3.3 V or 5 V). An external pullup resistor should be connected to system-logic supply.                                                                                                                                                                                                  |
| IOUT            | 1     |     | Current out. Output voltage on this terminal is proportional to the load current as measured across the $R_{ds(on)}$ of the high side FET. The voltage on this terminal equals $2 \times R_{DS(ON)} \times IOUT$ . In applications where very accurate current-sensing is required, a sense resistor should be connected between the input supply and the drain of the high-side FETs. |
| IOUTLO          | 21    |     | Current sense low output. This is the voltage on the LOSENSE terminal when the high-side FETs are on. A ceramic capacitor (between 0.033 $\mu$ F and 0.1 $\mu$ F) should be connected from IOUTLO to HISENSE to hold the sensed voltage.                                                                                                                                               |
| LODRV           | 10    |     | Low drive enable. Normally tied to 5 V. To configure the low-side FET as a crowbar, pull LODRV low.                                                                                                                                                                                                                                                                                    |
| LOHIB           | 11    |     | Low side inhibit. Connect to the junction of the high- and low-side FETs to control the anti-cross-conduction and eliminate shoot-through current. Disabled when configured in crowbar mode.                                                                                                                                                                                           |
| LOSENSE         | 20    |     | Low current sense. For current sensing across high-side FETs, connect to the source of the high-side FETs; for optional current sensing scheme, connect to high-side FET drain side of current-sense resistor placed in series with high-side FET drain.                                                                                                                               |
| LOWDR           | 13    |     | Low drive. Output drive to synchronous rectifier FETs.                                                                                                                                                                                                                                                                                                                                 |
| NC              | 23–27 |     | No connect                                                                                                                                                                                                                                                                                                                                                                             |
| OCP             | 3     |     | Over current protection. Current limit trip point is set with a resistor divider between IOUT and ANAGND.                                                                                                                                                                                                                                                                              |
| PWRGD           | 28    |     | Power good. PWRGD signal goes high when output voltage is within 7% of voltage setpoint. Open-drain output.                                                                                                                                                                                                                                                                            |
| SLOWST          | 8     |     | Slow Start (soft start). A capacitor form SLOWST to ANAGND sets the slowstart time. Slowstart current = I <sub>VREFB</sub> /5                                                                                                                                                                                                                                                          |
| VHYST           | 4     |     | Hysteresis set input. The hysteresis is set with a resistor divider from VREFB to ANAGND. Hysteresis = 2 × (VREFB – VHYST)                                                                                                                                                                                                                                                             |
| V <sub>CC</sub> | 15    |     | 12-V supply. A 1-μF capacitor should be connected from V <sub>CC</sub> to DRVGND.                                                                                                                                                                                                                                                                                                      |
| VREFB           | 5     |     | Buffered reference voltage                                                                                                                                                                                                                                                                                                                                                             |
| VSENSE          | 6     |     | Voltage sense Input. To be connected from converter output voltage bus to sense and control output voltage. It is recommended that a RC low-pass filter be connected at this pin to filter noise.                                                                                                                                                                                      |



SLVS177B - SEPTEMBER 1998 - REVISED JULY 2000

### detailed description

#### Vref

The reference voltage section consists of a temperature-compensated bandgap reference and a resistive divider that sets the output voltage option. The output voltage, VREF, is within 1% of the nominal setting over the full junction temperature range of  $0^{\circ}$ C to  $125^{\circ}$ C, and a  $V_{CC}$  supply voltage range of 11.4 V to 12.6 V. The output of the reference network is indirectly brought out through a buffer to the VREFB pin. The voltage on this pin will be within 2% of VREF. It is not recommended to drive loads with VREFB, other than setting the hysteresis of the hysteretic comparator, because the current drawn from VREFB sets the charging current for the slowstart capacitor. Refer to the *slowstart* section for additional information.

### hysteretic comparator

The hysteretic comparator regulates the output voltage of the synchronous-buck converter. The hysteresis is set by 2 external resistors and is centered on VREF. The 2 external resistors form a resistor divider from VREFB to ANAGND, with the output voltage connecting to the VHYST pin. The hysteresis of the propagation delay from the comparator inputs to the driver outputs is 250 ns (maximum). The maximum hysteresis setting is 60 mV.



Figure 1. Setting the Hysteresis Voltage

### low-side driver

The low-side driver is designed to drive low-R<sub>ds(on)</sub> n-channel MOSFETs. The current rating of the driver is 2 A, source or sink. The bias to the low-side driver is internally connected to the DRV regulator.

### high-side driver

The high-side driver is designed to drive low- $R_{ds(on)}$  n-channel MOSFETs. The current rating of the driver is 2 A, source or sink. The high-side driver can be configured either as a ground-referenced driver or as a floating bootstrap driver. When configured as a floating driver, the bias voltage to the driver is developed from the DRV regulator. The internal bootstrap diode, connected between the DRV and BOOT pins, is a Schottky for improved drive efficiency. The maximum voltage that can be applied between BOOT and DRVGND is 30 V. The driver can be referenced to ground by connecting BOOTLO to DRVGND, and connecting BOOT to either DRV or  $V_{CC}$ .

### deadtime control

Deadtime control prevents shoot-through current from flowing through the main power FETs during switching transitions by actively controlling the turn-on times of the MOSFET drivers. The high-side driver is not allowed to turn on until the gate-drive voltage to the low-side FET is below 2 V; the low-side driver is not allowed to turn on until the voltage at the junction of the 2 FETs (Vphase) is below 2 V.



### detailed description (continued)

### current sensing

Current sensing is achieved by sampling and holding the voltage across the high-side power FET while the high-side FET is on. The sampling network consists of an internal  $60 \cdot \Omega$  switch and an external ceramic hold capacitor. Recommended value of the hold capacitor is between  $0.033 \, \mu F$  and  $0.1 \, \mu F$ . The actual value should give a time constant ( $60 \, \Omega \times C_H$ ) greater than the FET on time. Internal logic controls the turn-on and turn-off of the sample/hold switch such that the switch does not turn on until the Vphase voltage transitions high, and the switch turns off when the input to the high-side driver goes low. Thus sampling will occur only when the high side FET is conducting current. The voltage on the IOUT pin equals 2 times the sensed high-side voltage. In applications where a higher accuracy in current-sensing is required, a sense resistor can be placed in series with the high-side FET and the voltage across the sense resistor can be sampled by the current sensing circuit. See Figures 2 and 3.

### overcurrent protection

The overcurrent protection (OCP) circuit monitors the current through the high-side FET. The overcurrent threshold is adjustable with an external resistor divider between IOUT and ANAGND, with the divider voltage connected to OCP. If the voltage on OCP ( $V_S$ ) exceeds 100 mV, then a fault latch is set and the output drivers are turned off. The latch will remain set until  $V_{CC}$  goes below the undervoltage lockout value. A 3- $\mu$ s deglitch timer is included for noise immunity. The OCP circuit is also designed to protect the high-side power FET against a short-to-ground fault on the terminal common to both power FETs (Vphase).





Figure 2. OCP Using FET ON-Resistance

Figure 3. Precision OCP Using External Resistor

### inhibit

INHIBIT is a TTL-compatible digital input used to enable the controller. When INHIBIT is low, the output drivers are low and the slowstart capacitor is discharged. When INHIBIT goes high, the short across the slowstart capacitor is released and normal converter operation begins. When the system-logic supply is connected to INHIBIT, it also controls power sequencing by locking out controller operation until the system-logic supply exceeds the input threshold voltage of the inhibit circuit. Thus the 12-V supply and the system-logic supply (either 5 V or 3.3 V) must be above UVLO thresholds before the controller is allowed to start up. The INHIBIT comparator start threshold is 2.1 V and the hysteresis is 100 mV.



SLVS177B - SEPTEMBER 1998 - REVISED JULY 2000

### detailed description (continued)



Figure 4. Input Undervoltage Lockout Circuit Using INHIBIT

### V<sub>CC</sub> undervoltage lockout (UVLO)

The undervoltage lockout circuit disables the controller while the  $V_{CC}$  supply is below the 10-V start threshold during power up. While the controller is disabled, the output drivers will be low and the slowstart capacitor will be shorted. When  $V_{CC}$  exceeds the start threshold, the short across the slowstart capacitor is released and normal converter operation begins. There is a 2-V hysteresis in the undervoltage lockout circuit for noise immunity.

#### slowstart

The slowstart circuit controls the rate at which  $V_O$  powers up. A capacitor is connected between SLOWSST and ANAGND and is charged by an internal current source. The slowstart charging current is determined by the following equation:

$$I_{SLOWSTART} = \frac{I(VREFB)}{5}$$

where I(VREFB) is the current flowing out of VREFB. It is recommended that no additional loads be connected to VREFB, other than the resistor divider for setting the hysteresis voltage. The maximum current that can be sourced by the VREFB circuit is  $500 \, \mu A$ . The slowstart time is set by:

$$^{t}$$
SLOWSTART = 5 ×  $^{c}$ SLOWST ×  $^{R}$ VREFB

where R<sub>VREFB</sub> is the total external resistance from VREFB to ANAGND.

### power good

The power good circuit monitors for an undervoltage condition on  $V_O$ . If  $V_O$  is 7% below  $V_{REF}$ , then PWRGD is pulled low. PWRGD is an open-drain output.

### overvoltage protection

The overvoltage protection (OVP) circuit monitors  $V_O$  for an overvoltage condition. If  $V_O$  is 15% above  $V_{REF}$ , then a fault latch is set and both output drivers are turned off. The latch will remain set until  $V_{CC}$  goes below the undervoltage lockout value. A 3- $\mu$ s deglitch timer is included for noise immunity. Refer to the LODRV section for information on how to protect the load against overvoltages due to a shorted fault across the high-side power FET.



# TPS5615, TPS5618, TPS5625, TPS5633 SYNCHRONOUS-BUCK HYSTERETIC REGULATOR CONTROLLER

SLVS177B - SEPTEMBER 1998 - REVISED JULY 2000

### detailed description (continued)

### drive regulator

The drive regulator provides drive voltage to the output drivers. The minimum drive voltage is 7 V. The minimum short circuit current is 100 mA. Connect a  $1-\mu F$  ceramic capacitor from DRV to DRVGND.

### **LODRV**

The LODRV circuit is designed to protect the load against overvoltages that occur if the high-side FETs become shorted. External components to sense an overvoltage condition are required to use this feature. When an overvoltage fault occurs, LODRV is pulled low and the low-side FET will be turned on, overriding all control signals inside the TPS56xx controller. The crowbar action will short the system-logic supply to ground through the faulted high-side FETs and the low-side FETs. A fuse, in series with V<sub>IN</sub>, should be added to disconnect the short circuit.

### absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub> (see Note 1)                     | –0.3 to 14 V                 |
|------------------------------------------------------------------------|------------------------------|
| Input voltage range: BOOT to DRVGND (high-side driver ON)              | –0.3 to 30 V                 |
| BOOT to HIGHDRV                                                        | –0.3 to 15 V                 |
| BOOT to BOOTLO                                                         | –0.3 to 15 V                 |
| INHIBIT, LODRV                                                         | 0.3 to 7.3 V                 |
| PWRGD, OCP                                                             | –0.3 to 7 V                  |
| LOHIB, LOSENSE, IOUTLO, HISENSE                                        | –0.3 to 14 V                 |
| VSENSE                                                                 | –0.3 to 5 V                  |
| Voltage difference between ANAGND and DRVGND                           | ±0.5 V                       |
| Output current, VREFB                                                  |                              |
| Short circuit duration, DRV                                            | Continuous                   |
| Continuous total power dissipation                                     | See Dissipation Rating Table |
| Operating junction temperature range, T <sub>J</sub>                   | 0°C to 125°C                 |
| Storage temperature range, T <sub>stq</sub>                            | –65°C to 150°C               |
| Lead temperature soldering 1,6 mm (1/16 inch) from case for 10 seconds |                              |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: Unless otherwise specified, all voltages are with respect to ANAGND.

### DISSIPATION RATING TABLE

| PACKAGE | $T_A \le 25^{\circ}C$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|
| PWP     | 1150 mW                            | 11.5 mW/°C                                     | 630 mW                                | 460 mW                                |

# TPS5615, TPS5618, TPS5625, TPS5633 SYNCHRONOUS-BUCK HYSTERETIC REGULATOR CONTROLLER

SLVS177B - SEPTEMBER 1998 - REVISED JULY 2000

### recommended operating conditions

|                   |                                 | MIN  | MAX  | UNIT |
|-------------------|---------------------------------|------|------|------|
| Supply voltage, \ | /cc                             | 11.4 | 13   | V    |
|                   | BOOT to DRVGND                  | 0    | 28   |      |
|                   | BOOT to BOOTLO                  | 0    | 13   |      |
| Input voltage     | INHIBIT, LODRV, PWRGD, OCP      | 0    | 6    | V    |
|                   | LOHIB, LOSENSE, IOUTLO, HISENSE | 0    | 13   |      |
|                   | BOOT to DRVGND                  | 4.5  |      |      |
| Voltage differenc | e between ANAGND and DRVGND     | 0    | ±0.2 | V    |
| Output current, V | (REFB <sup>†</sup>              | 0    | 0.4  | mA   |

 $<sup>^{\</sup>dagger}$  Not recommended to load VREFB other than to set hysteresis since  $I_{\text{VREFB}}$  sets slowstart time.

# electrical characteristics over recommended operating virtual junction temperature range, $V_{CC}$ = 12 V, $I_{DRV}$ = 0 A (unless otherwise noted)

### reference

|                              | PARAMETER       |                                    | TEST CONDITIONS                  | MIN     | TYP   | MAX     | UNIT |
|------------------------------|-----------------|------------------------------------|----------------------------------|---------|-------|---------|------|
|                              |                 | TPS5615                            |                                  | 1.485   |       | 1.515   |      |
| \_DEE                        | Reference       | TPS5618                            | V 44 4 V 15 40 0 V               | 1.782   |       | 1.818   | v    |
| VREF voltage TPS5625 TPS5633 | TPS5625         | V <sub>CC</sub> = 11.4 V to 12.6 V | 2.475                            |         | 2.525 | V       |      |
|                              | TPS5633         |                                    | 3.267                            |         | 3.333 |         |      |
| VREFB                        | Output voltage  |                                    | $I_{REFB} = 50 \mu A$            | VREF-2% | VREF  | VREF+2% | V    |
| VREFB                        | Output regulati | ion                                | $10 \mu A \le I_O \le 500 \mu A$ | 2       |       | _       | mV   |

### power good

| PARAMETER                       | TEST CONDITIONS          | MIN | TYP | MAX  | UNIT  |
|---------------------------------|--------------------------|-----|-----|------|-------|
| Undervoltage trip threshold     |                          | 90  | 93  | 95   | %VREF |
| Low-level output voltage, PWRGD | $I_O = 5 \text{ mA}$     |     | 0.5 | 0.75 | V     |
| High-level input current, PWRGD | V <sub>PWRGD</sub> = 6 V |     | 1   |      | μΑ    |
| Hysteresis                      |                          |     | 10  |      | mV    |

### overvoltage protection

| PARAMETER                  | TEST CONDITIONS | MIN | TYP | MAX | UNIT  |
|----------------------------|-----------------|-----|-----|-----|-------|
| Overvoltage trip threshold |                 | 112 | 115 | 120 | %VREF |
| Hysteresis                 | See Note 2      |     | 10  |     | mV    |

NOTE 2: Ensured by design, not tested.

### slowstart

| PARAMETER                       | TEST CONDITIONS                                                 |      | TYP | MAX  | UNIT |
|---------------------------------|-----------------------------------------------------------------|------|-----|------|------|
| Charge current                  | $V_{SLOWST} = 0.5 \text{ V}, \qquad I_{VREFB} = 65 \mu\text{A}$ | 10.4 | 13  | 15.6 | μΑ   |
| Discharge current               | V <sub>SOFTST</sub> = 1 V                                       |      | 3   |      | mA   |
| Comparator input offset voltage |                                                                 |      |     | 10   | mV   |
| Comparator input bias current   | See Note 2                                                      |      | 10  | 100  | nA   |
| Hysteresis                      |                                                                 | -7.5 |     | 7.5  | mV   |

NOTE 2: Ensured by design, not tested.



# TPS5615, TPS5618, TPS5625, TPS5633 SYNCHRONOUS-BUCK HYSTERETIC REGULATOR CONTROLLER

SLVS177B - SEPTEMBER 1998 - REVISED JULY 2000

# electrical characteristics over recommended operating virtual junction temperature range, $V_{CC}$ = 12 V, $I_{DRV}$ = 0 A (unless otherwise noted) (continued)

### inhibit

| PARAMETER         | TEST CONDITIONS | MIN  | TYP | MAX  | UNIT |
|-------------------|-----------------|------|-----|------|------|
| Startup threshold |                 | 1.9  | 2.1 | 2.35 | V    |
| Hysteresis        |                 | 0.08 | 0.1 | 0.12 | V    |
| Stop threshold    |                 | 1.85 |     |      | V    |

### input undervoltage lockout

| PARAMETER         | TEST CONDITIONS | MIN  | TYP | MAX   | UNIT |
|-------------------|-----------------|------|-----|-------|------|
| Startup threshold |                 | 9.25 | 10  | 10.75 | V    |
| Hysteresis        |                 | 1.9  | 2   | 2.2   | V    |
| Stop threshold    |                 | 7.5  |     |       | V    |

### hysteretic comparator

| PARAMETER                  | TEST CONDITIONS                                                            | MIN  | TYP | MAX | UNIT |
|----------------------------|----------------------------------------------------------------------------|------|-----|-----|------|
| Input offset voltage       |                                                                            | -2.5 |     | 2.5 | mV   |
| Input bias current         | See Note 2                                                                 |      |     | 500 | nA   |
| Hysteresis accuracy        | V <sub>REFB</sub> – V <sub>HYST</sub> = 15 mV, (hysteresis window = 30 mV) | -3.5 |     | 3.5 | mV   |
| Maximum hysteresis setting | $V_{REFB} - V_{HYST} = 30 \text{ mV}$                                      |      | 60  |     | mV   |

NOTE 2: Ensured by design, not tested.

### overcurrent protection

| PARAMETER          | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|--------------------|-----------------|-----|-----|-----|------|
| OCP trip threshold |                 | 90  | 100 | 110 | mV   |
| Input bias current |                 |     |     | 100 | nA   |

# TPS5615, TPS5618, TPS5625, TPS5633 SYNCHRONOUS-BUCK HYSTERETIC REGULATOR CONTROLLER

SLVS177B - SEPTEMBER 1998 - REVISED JULY 2000

electrical characteristics over recommended operating virtual junction temperature range,  $V_{CC} = 12 \text{ V}$ ,  $I_{DRV} = 0 \text{ A}$  (unless otherwise noted) (continued)

### high-side VDS sensing

| PARAMETER                        | TEST CON                                                                                                                                                                                       | DITIONS                                              | MIN  | TYP | MAX  | UNIT |
|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------|-----|------|------|
| Gain                             |                                                                                                                                                                                                |                                                      |      | 2   |      | V/V  |
| Initial accuracy                 | V <sub>HISENSE</sub> = 12 V,<br>Differential input to Vds se                                                                                                                                   | V <sub>LOSENSE</sub> = 11.9 V<br>ensing amp = 100 mV | 194  |     | 206  | mV   |
| IOUTLO sink current              | $5 \text{ V} \le \text{V}_{\text{IOUTLO}} \le 13 \text{ V}$                                                                                                                                    |                                                      |      |     | 250  | nA   |
| IOUT source current              | V <sub>IOUT</sub> = 0.5 V,<br>V <sub>IOUTLO</sub> = 11.5 V                                                                                                                                     | V <sub>HISENSE</sub> = 12 V,                         | 500  |     |      | μА   |
| IOUT sink current                | V <sub>IOUT</sub> = 0.05 V,<br>V <sub>IOUTLO</sub> = 12 V                                                                                                                                      | V <sub>HISENSE</sub> = 12 V,                         | 50   |     |      | μΑ   |
|                                  | V <sub>HISENSE</sub> = 11 V                                                                                                                                                                    |                                                      | 0    |     | 2    |      |
| Output voltage swing             | V <sub>HISENSE</sub> = 4.5 V                                                                                                                                                                   | R <sub>IOUT</sub> = 10 kΩ                            | 0    |     | 1.5  | V    |
|                                  | V <sub>HISENSE</sub> = 3 V                                                                                                                                                                     |                                                      | 0    |     | 0.75 |      |
| LOSENSE high-level input voltage | $V_{HISENSE} = 4.5 V$ ,                                                                                                                                                                        | See Note 2                                           | 2.85 |     |      | V    |
| LOSENSE low-level input voltage  | $V_{HISENSE} = 4.5 V$ ,                                                                                                                                                                        | See Note 2                                           |      |     | 2.4  | V    |
|                                  | 11.4 V $\leq$ V <sub>HISENSE</sub> $\leq$ 12.6 LOSENSE connected to FV <sub>HISENSE</sub> $-$ V <sub>IOUTLO</sub> $=$ 0.7                                                                      | HISENSE,                                             | 50   | 60  | 80   |      |
| Sample/hold resistance           | 4.5 V ≤ V <sub>HISENSE</sub> ≤ 5.5 V,<br>LOSENSE connected to HISENSE,<br>V <sub>HISENSE</sub> − V <sub>IOUTLO</sub> = 0.15 V                                                                  |                                                      | 62   | 85  | 123  | Ω    |
|                                  | $ \begin{array}{c} 3 \text{ V} \leq \text{V}_{\text{HISENSE}} \leq 3.6 \text{ V}, \\ \text{LOSENSE connected to H} \\ \text{V}_{\text{HISENSE}} - \text{V}_{\text{IOUTLO}} = 0.7 \end{array} $ | ,                                                    | 67   | 95  | 144  |      |
| CMRR                             | V <sub>HISENSE</sub> = 12.6 V to 3 V,<br>V <sub>HISENSE</sub> - V <sub>OUTLO</sub> = 100                                                                                                       |                                                      | 69   | 75  | _    | dB   |

NOTE 2: Ensured by design, not tested.

### deadtime

|       | PARAMETER                      | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-------|--------------------------------|-----------------|-----|-----|-----|------|
| LOHIB | I Park Tarrel Connection Barre | See Note 2      | 2.4 |     |     |      |
| LODR  | High-level input voltage       | See Note 2      | 3   |     |     | V    |
| LOHIB | Low level input veltege        | See Note 2      |     |     | 1.4 | V    |
| LODR  | Low-level input voltage        | See Note 2      |     |     | 1.7 | ٧    |

NOTE 2: Ensured by design, not tested.

### **LODRV**

| PARAMETER |                          | TEST CONDITIONS | MIN  | TYP | MAX  | UNIT |
|-----------|--------------------------|-----------------|------|-----|------|------|
|           | High-level input voltage |                 | 1.85 |     |      | ٧    |
| LODRV     | Low-level input voltage  |                 |      |     | 0.95 | V    |

### drive regulator

| PARAMETER             | TEST CONDITIONS                                           | MIN | TYP | MAX | UNIT |
|-----------------------|-----------------------------------------------------------|-----|-----|-----|------|
| Output voltage        | 11.4 V $\leq$ VCC $\leq$ 12.6 V, I <sub>DRV</sub> = 50 mA | 7   |     | 9   | V    |
| Output regulation     | 1 mA $\leq$ I <sub>DRV</sub> $\leq$ 500 mA                |     | 100 |     | mV   |
| Short-circuit current |                                                           | 100 |     |     | mA   |



# TPS5615, TPS5618, TPS5625, TPS5633 SYNCHRONOUS-BUCK HYSTERETIC REGULATOR CONTROLLER

SLVS177B - SEPTEMBER 1998 - REVISED JULY 2000

# electrical characteristics over recommended operating virtual junction temperature range, $V_{CC} = 12 \text{ V}$ , $I_{DRV} = 0 \text{ A}$ (unless otherwise noted) (continued)

### bias regulator

| PARAMETER      | TEST CONDITIONS                   | MIN | TYP | MAX | UNIT |
|----------------|-----------------------------------|-----|-----|-----|------|
| Output voltage | 11.4 V ≤ VCC ≤ 12.6 V, See Note 3 | 6   |     |     | V    |

NOTE 3: The bias regulator is designed to provide a quiet bias supply for the TPS56xx controller. External loads should not be driven by the bias regulator.

### output drivers

| PARAMETER (see      | Note 4)          | TEST CONDITIONS                                                                                                 | MIN | TYP | MAX | UNIT |
|---------------------|------------------|-----------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
|                     | High-side sink   | Duty cycle < 2%, $t_{pW}$ < 100 $\mu$ s, $T_{J}$ = 125°C,                                                       | 2   |     |     |      |
| Peak output current | High-side source | V <sub>BOOT</sub> – V <sub>BOOTLO</sub> = 6.5 V,<br>V <sub>HIGHDR</sub> = 1.5 V (SRC) or 5 V (sink), See Note 2 | 2   |     |     |      |
|                     | Low-side sink    | Duty cycle < 2%, t <sub>pw</sub> < 100 µs, T <sub>J</sub> = 125°C,                                              | 2   |     |     | Α    |
|                     | Low-side source  | $V_{DRV}$ = 6.5 V, $V_{LOWDR}$ = 1.5 V (SRC) or 5 V (sink), See Note 2                                          |     |     |     |      |
|                     | High-side sink   | $T_{J} = 125^{\circ}C, V_{BOOT} - V_{BOOTLO} = 6.5 V,$                                                          |     |     | 3   |      |
| Output registance   | High-side source | V <sub>HIGHDR</sub> = 1.5 V (SRC) or 5 V (sink)                                                                 |     |     | 45  | Ω    |
| Output resistance   | Low-side sink    | T <sub>.1</sub> = 125°C, V <sub>DBV</sub> = 6.5 V,                                                              |     |     | 5.7 | 52   |
|                     | Low-side source  | V <sub>LOWDR</sub> = 1.5 V (SRC) or 5 V (sink)                                                                  |     |     | 45  |      |

NOTES: 2. Ensured by design, not tested.

### supply current

| PARAMETER                                   | TES                                                                                                                                                                                                                                    | T CONDITIONS                                                                                         | MIN  | TYP | MAX | UNIT |
|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------|-----|-----|------|
| V <sub>CC</sub> supply voltage range        |                                                                                                                                                                                                                                        |                                                                                                      | 11.4 | 12  | 13  | V    |
|                                             | $V_{\text{INHIBIT}} = 5 \text{ V},$<br>$V_{\text{BOOTLO}} = 0 \text{ V},$                                                                                                                                                              | V <sub>CC</sub> > 10.75 V at startup,<br>See Note 2                                                  |      | 3   | 10  |      |
| V <sub>CC</sub> quiescent current           | $V_{\text{INHIBIT}} = 5 \text{ V},$ $V_{\text{CC}} > 10.75 \text{ V}$ at startup,<br>$V_{\text{BOOTLO}} = 0 \text{ V},$ $C_{\text{HIGHDR}} = 50 \text{ pF},$<br>$C_{\text{LOWDR}} = 50 \text{ pF},$ $f_{\text{swx}} = 200 \text{ kHz}$ |                                                                                                      |      | 5   |     | mA   |
|                                             | $V_{INHIBIT} = 0 \text{ V or } V_{C}$<br>$V_{BOOT} = 13 \text{ V}, V_{B}$                                                                                                                                                              | <sub>C</sub> < 9.25 V at startup,<br><sub>OOTLO</sub> = 0 V                                          |      |     | 80  | μΑ   |
| High-side drive regulator quiescent current | $V_{INHIBIT} = 5 \text{ V},$<br>$V_{BOOT} = 13 \text{ V},$<br>$C_{HIGHDR} = 50 \text{ pF},$                                                                                                                                            | $V_{CC} > 10.75 \text{ V at startup},$<br>$V_{BOOTLO} = 0 \text{ V},$<br>$f_{swx} = 200 \text{ kHz}$ |      | 2   |     | mA   |

NOTE 2: Ensured by design, not tested.



<sup>4.</sup> The pull up/down circuits of the drivers are bipolar and MOSFET transistors in parallel. The peak output current rating is the combined current from the bipolar and MOSFET transistors. The output resistance is the R<sub>DS(ON)</sub> of the MOSFET transistor when the voltage on the driver output is less than the saturation voltage of the bipolar transistor.

# TPS5615, TPS5618, TPS5625, TPS5633 SYNCHRONOUS-BUCK HYSTERETIC REGULATOR CONTROLLER

SLVS177B - SEPTEMBER 1998 - REVISED JULY 2000

# switching characteristics over recommended operating virtual junction temperature range, $V_{CC} = 12 \text{ V}$ , $I_{DRV} = 0 \text{ V}$ (unless otherwise noted)

| PARA                                           | METER                                          | TEST CONDITIONS                                                                                                                                                  | MIN | TYP | MAX | UNIT |  |
|------------------------------------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|--|
|                                                | VSENSE to HIGHDR or LOWDR (excluding deadtime) | Overdrive = 10 mV (see Note 2)                                                                                                                                   |     | 150 | 250 | ns   |  |
|                                                | OCP comparator                                 | See Note 2                                                                                                                                                       |     | 1   |     |      |  |
| Propagation delay                              | OVP comparator                                 | See Note 2                                                                                                                                                       |     | 1   |     | μs   |  |
|                                                | PWRGD comparator                               | See Note 2                                                                                                                                                       |     | 1   |     |      |  |
|                                                | SLOWST comparator                              | Overdrive = 10 mV (see Note 2)                                                                                                                                   |     | 560 | 900 | ns   |  |
| Diag Aires                                     | HIGHDR output                                  | $C_L = 9 \text{ nF},$ $V_{BOOT} = 6.5 \text{ V},$ $V_{BOOTLO} = 0 \text{ V},$ $T_J = 125^{\circ}\text{C}$                                                        |     |     | 60  |      |  |
| Rise time                                      | LOWDR output                                   | $C_L = 9 \text{ nF},$ $V_{DRV} = 6.5 \text{ V},$ $T_J = 125 ^{\circ}\text{C}$                                                                                    |     |     | 60  | ns   |  |
| Fall time                                      | HIGHDR output                                  | $\label{eq:closed_control} \begin{split} C_L &= 9 \text{ nF}, & V_{BOOT} = 6.5 \text{ V}, \\ V_{BOOTLO} &= 0 \text{ V}, & T_J = 125^{\circ}\text{C} \end{split}$ |     |     | 60  |      |  |
| Fall time                                      | LOWDR output                                   | $C_L = 9 \text{ nF}, $ $V_{DRV} = 6.5 \text{ V},$ $T_J = 125 ^{\circ}\text{C}$                                                                                   |     |     | 60  | ns   |  |
| Deglitch time (includes                        | OCP                                            | See Note 2                                                                                                                                                       | 2   |     | 5   |      |  |
| comparator propagation delay)                  | OVP                                            | See Note 2                                                                                                                                                       | 2   |     | 5   | μs   |  |
|                                                |                                                | V <sub>HISENSE</sub> = 12 V,<br>V <sub>IOUTLO</sub> pulsed from 12 V to 11.9 V,<br>100 ns rise/fall times, See Note 2                                            |     |     | 2   |      |  |
| Response time                                  | High-side VDS sensing                          | V <sub>HISENSE</sub> = 4.5 V,<br>V <sub>IOUTLO</sub> pulsed from 4.5 V to 4.4 V,<br>100 ns rise/fall times, See Note 2                                           |     |     | 3   | μs   |  |
|                                                |                                                | V <sub>HISENSE</sub> = 3 V,<br>V <sub>IOUTLO</sub> pulsed from 3 V to 2.9 V,<br>100 ns rise/fall times, See Note 2                                               |     |     | 3   |      |  |
| Short-circuit protection rising-<br>edge delay | SCP                                            | LOSENSE = 0 V, (see Note 2)                                                                                                                                      | 300 |     | 500 | ns   |  |
| Turn-on/turn-off delay                         | V <sub>DS</sub> sensing sample/hold switch     | $ 3 \text{ V} \leq \text{V}_{\text{HISENSE}} \leq 11 \text{ V}, \\ \text{V}_{\text{LOSENSE}} = \text{V}_{\text{HISENSE}} \\ \text{(see Note 2)} $                | 30  |     | 100 | ns   |  |
| Crossover delay time                           | LOWDR to HIGHDRV, and LOHIB to LOWDR           | See Note 2                                                                                                                                                       | 30  |     | 100 | ns   |  |
| Prefilter pole frequency                       | Hysteretic comparator                          | See Note 2                                                                                                                                                       |     | 5   |     | MHz  |  |
| Propagation delay                              | LODRV                                          | See Note 2                                                                                                                                                       |     |     | 400 | ns   |  |

NOTE 2: Ensured by design, not tested.







OUTPUT DRIVER FALL TIME



Figure 7



Figure 8





125

T<sub>J</sub> – Junction Temperature – °C

Figure 12

0

25

50

T<sub>J</sub> – Junction Temperature – °C Figure 11

75

100







# **DRIVE REGULATOR OUTPUT VOLTAGE JUNCTION TEMPERATURE** 8.5 Vo - Drive Regulator Output Voltage - V 8.25 8 7.75 7.5 0 25 50 75 100 125 T<sub>J</sub> - Junction Temperature - °C Figure 19







Figure 22

# LOW-SIDE DRIVER OUTPUT RESISTANCE



Figure 23

### TPS5615, TPS5618, TPS5625, TPS5633 SYNCHRONOUS-BUCK HYSTERETIC REGULATOR CONTROLLER

SLVS177B - SEPTEMBER 1998 - REVISED JULY 2000

### **APPLICATION INFORMATION**

Synchronous rectifier buck regulator circuits are used where high efficiency and low dropout voltages are required. The TPS56xx controller is useful in applications with very high transient loads and wide dc load ranges, such as multiple-DSP applications.

The circuit below will meet a wide variety of applications with maximum continuous-rated output currents of up to 8 A. Design tradeoffs, such as cost, size, or efficiency may need to be addressed for specific applications. Care should be taken in the proper layout (see last section of this data sheet for specific layout guidelines), especially in the higher-current configurations, to ensure that noise and ripple are kept to a minimum. Basic layout considerations are discussed in the 1996 Power Supply Circuits Databook (Literature no. SLVD002). Design guidelines and equations are discussed in Synchronous Buck Converter Design Using TPS56xx Controllers in SLVP10x EVMs User's Guide (Literature no. SLVU007).



#### **APPLICATION INFORMATION** RETURN PwrGND +12 V R7 Ä РВ 11.0 kΩ 1% S J1-8 7-1 R11 R6 근 **750** Ω 1.3 $\mathbf{k}\Omega$ C1 22 μF 10 V C14 **0.01** μF C12 0.1 µF U1 R12 R9 **TPS5625** R1 **100** Ω **1%** 20.0 kΩ 1% 1.0 $k\Omega$ TUOUT PWRGD 28 AGND2 27 2 NC 3 OCP NC 26 C15 1000 pF 4 VHYST NC 25 VREFB 5 NC 24 R2 R13 **VSENSE** NC 6 23 10 kO ANAGND INHIBIT 22 SLOWST IOUTLO 21 C3 0.1 μF 8 C16 0.1 µF 9 **BIAS** LOSENSE 20 C17 1 µF 10 LODRV HISENSE 19 LOHIB **BOOTLO** 11 18 C2 C4 DRVGND 12 HIGHDR 17 $0.1 \mu F$ , 1 μF C11 LOWDR 13 BOOT 16 \_\_\_1 μ**F** Analog GND DRV 14 VCC 15 R17 R8 100 Ω ≷ 1 $M\Omega$ **-**1% C7 1 μF R4 R3 L1 10 $\Omega$ **10** Ω **2.2** μH C18 **0.1** μ**F** Q1 Si4410 Si4410 C5 2.2 μF R16 **4.7** Ω C6 680 µF 6.3 V See Note A Power GND C8 0.01 µF R5 L2 **2.7** Ω $\textbf{2.6}~\mu\textbf{H}$ L1 = 10T #22 on T30-18 Core L2 = 12T #20 on T44-8Core C9 820 μF 4V C10 10 μF Not Used: R10, R13, R14 C13 R15 **4.7** Ω J1-2 J1-13 J1-17 VsenseL/ AnaGND VsenseH 2.5 V 8 A PwrGND

NOTE A: Theses two traces should be physically close to each other for good noise immunity.

Figure 24. Typical Design Schematic



SLVS177B - SEPTEMBER 1998 - REVISED JULY 2000

Table 1. Test Results for 2.5-V, 8-A Converter

| TEST            | CO                   | QTY                                   | UNITS |      |
|-----------------|----------------------|---------------------------------------|-------|------|
| Output voltage  | $V_{IN} = 5.25 V$ ,  | I <sub>O</sub> = 8 A                  | 2.50  | V    |
| Load regulation | $V_{IN} = 5.25 V$ ,  | $I_{O} = 0.8 \text{ to } 8 \text{ A}$ | 0.4   | %    |
| Line regulation | I <sub>O</sub> =6 A, | $V_{CC} = 4.5 \text{ V to 6 V}$       | 0.2   | %    |
| Ripple          | $V_{IN} = 5.25 V$ ,  | I <sub>O</sub> = 8 A                  | 50    | mVpp |
| Efficiency      | $V_{IN} = 5.25 V$ ,  | I <sub>O</sub> = 8 A                  | 89    | %    |

### Table 2. 2.5-V, 8-A Converter Bill of Materials

| REF DES | QTY | PART NUMBER        | DESCRIPTION                                              | MFG       |
|---------|-----|--------------------|----------------------------------------------------------|-----------|
| C1      | 1   | 10SS22M            | Capacitor, Os-Con, 22 μF, 10 V, 20%                      | Sanyo     |
| C2      | 4   | GRM39X7R104K016A   | Capacitor, Ceramic, 0.1 μF, 16 V, 10%, X7R               | muRata    |
| C3      |     | GRM39X7R104K016A   | Capacitor, Ceramic, 0.1 μF, 16 V, 10%, X7R               | muRata    |
| C4      | 4   | GRM42-6Y5V105Z016A | Capacitor, Ceramic, 1 μF, 16 V, +80%–20%                 | muRata    |
| C5      | 1   | GRM42-6Y5V225Z016A | Capacitor, Os-Con, 2.2 μF, 16 V, Y5U                     | muRata    |
| C6      | 1   | 6SP680M            | Capacitor, Os-Con, 680 μF, 6.3 V, 20%                    | Sanyo     |
| C7      |     | GRM42-6Y5V105Z016A | Capacitor, Ceramic, 1 μF, 16 V, +80%–20%                 | muRata    |
| C8      | 2   | GRM39X7R103K025A   | Capacitor, Ceramic, 0.01 μF, 25 V, 10%, X7R              | muRata    |
| C9      | 1   | 4SP820M            | Capacitor, Os-Con, 820 μF, 4 V, 20%                      | Sanyo     |
| C10     | 1   | GRM235Y5V106Z016A  | Capacitor, Ceramic, 10 μF, 16 V, Y5V                     | muRata    |
| C11     |     | GRM42-6Y5V105Z016A | Capacitor, Ceramic, 1 μF, 16 V, +80%-20%                 | muRata    |
| C12     |     | GRM39X7R104K016A   | Capacitor, Ceramic, 0.1 μF, 16 V, 10%, X7R               | muRata    |
| C14     |     | GRM39X7R103K025A   | Capacitor, Ceramic, 0.01 μF, 25 V, 10%, X7R              | muRata    |
| C15     | 1   | GRM39X7R102K050A   | Capacitor, Ceramic, 1000 pF, 50 V, 10%, X7R              | muRata    |
| C16     |     | GRM39X7R104K016A   | Capacitor, Ceramic, 0.1 μF, 16 V, 10%, X7R               | muRata    |
| C17     |     | GRM42-6Y5V105Z016A | Capacitor, Ceramic, 1 μF, 16 V, +80%–20%                 | muRata    |
| C18     |     | GRM39X7R104K016A   | Capacitor, Ceramic, 0.1 μF, 16 V, 10%, X7R               | muRata    |
| J1      | 1   | S1122-18-ND        | Header, RA, 18-pin, 0.23 Posts × 0.20 Tails              | Sullins   |
| L1      | 1   |                    | Inductor, Filter, 2.2 μH, 8.5 A (10T #22 on T30-18 Core) |           |
| L2      | 1   |                    | Inductor, Filter, 2.6 μH, 8.5 A (12T #20 on T44-8 Core)  |           |
| Q1      | 2   | Si4410DY           | FET, N-ch, 30-V, 10-A, 13-mΩ                             | Siliconix |
| Q2      |     | Si4410DY           | FET, N-ch, 30-V, 10-A, 13-mΩ                             | Siliconix |
| R1      | 3   | Std                | Resistor, Chip, 1.0 kΩ, 1/16W, 5%                        |           |
| R2      | 1   | Std                | Resistor, Chip, 10 kΩ, 1/16W, 5%                         |           |
| R3      | 2   | Std                | Resistor, Chip, 10 Ω, 1/10W, 5%                          |           |
| R4      |     | Std                | Resistor, Chip, 10 Ω, 1/10W, 5%                          |           |
| R5      | 1   | Std                | Resistor, Chip, 2.7 Ω, 1/4W, 5%                          |           |
| R6      |     | Std                | Resistor, Chip, 1.3 kΩ, 1/16W, 5%                        |           |
| R7      | 1   | Std                | Resistor, Chip, 11.0 kΩ, 1/16W, 1%                       |           |
| R8      | 2   | Std                | Resistor, Chip, 100 $\Omega$ , 1/16W, 1%                 |           |
| R9      |     | Std                | Resistor, Chip, 100 Ω, 1/16W, 1%                         |           |
| R11     |     | Std                | Resistor, Chip, 750 Ω, 1/16W, 5%                         |           |
| R12     | 1   | Std                | Resistor, Chip, 20.0 kΩ, 1/16W, 1%                       |           |
| R15     | 2   | Std                | Resistor, Chip, 4.7 Ω, 1/16W, 5%                         |           |
| R16     |     | Std                | Resistor, Chip, 4.7 Ω, 1/16W, 5%                         |           |
| R17     | 1   | Std                | Resistor, Chip, 1 MΩ, 1/16W, 5%                          |           |
| U1      | 1   | TPS5625PWP         | IC, PWM Ripple Controller, Flxed 2.5 V                   | TI        |



### **APPLICATION INFORMATION**



Figure 25



Figure 26. Output Voltage Ripple at 8 A

### **APPLICATION INFORMATION**



Figure 27. Rising Load Transient Response



Figure 28. Falling Load Transient Response

# TPS5615, TPS5618, TPS5625, TPS5633 SYNCHRONOUS-BUCK HYSTERETIC REGULATOR CONTROLLER

SLVS177B - SEPTEMBER 1998 - REVISED JULY 2000

### APPLICATION INFORMATION

### layout guidelines

Good power supply results will only occur when care is given to proper design and layout. Layout will affect noise pickup and generation and can cause a good design to perform with less than expected results. With a range of currents from milliamps to tens or even hundreds of amps, good power supply layout is much more difficult than most general PCB design. The general design should proceed from the switching node to the output, then back to the driver section and, finally, place the low-level components. Below are several specific points to consider before layout of a TPS56xx design begins.

- 1. All sensitive analog components should be referenced to ANAGND. These include components connected to SLOWST, IOUT, OCP, VSENSE, VREFB, VHYST, BIAS, and LOHIB.
- Analog ground and drive ground should be isolated as much as possible. Ideally, analog ground will connect
  to the ground side of the bulk storage capacitors, on V<sub>O</sub>, and drive ground will connect to the main ground
  plane close to the source of the low-side FET.
- 3. Connections from the drivers to the gate of the power FETs should be as short and wide as possible to reduce stray inductance. This becomes more critical if external gate resistors are not being used.
- 4. The bypass capacitor for the DRV regulator should be placed close to the TPS56xx and be connected to DRVGND.
- 5. The bypass capacitor for V<sub>CC</sub> should be placed close to the TPS56xx and be connected to DRVGND.
- 6. When configuring the high-side driver as a floating driver, the connection from BOOTLO to the power FETs should be as short and as wide as possible. The other pins that also connect to the power FETs, LOHIB and LOSENSE, should have a separate connection to the FETs, since BOOTLO will have large peak currents flowing through it.
- 7. When configuring the high-side driver as a floating driver, the bootstrap capacitor (connected from BOOT to BOOTLO) should be placed close to the TPS56xx.
- 8. When configuring the high-side driver as a ground referenced driver, BOOTLO should be connected to DRVGND.
- 9. The bulk storage capacitors across V<sub>I</sub> should be placed close to the power FETs. High-frequency bypass capacitors should be placed in parallel with the bulk capacitors and connected close to the drain of the high-side FET and close to the source of the low-side FET.
- 10. High-frequency bypass capacitors should be placed across the bulk storage capacitors on  $V_{\rm O}$ .
- 11. HISENSE and LOSENSE should be connected very close to the drain and source, respectively, of the high-side FET. HISENSE and LOSENSE should be routed very close to each other to minimize differential-mode noise coupling to these traces.

www.ti.com 11-Nov-2025

### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins    | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-------------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                   |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                   |                       |      | (4)           | (5)                 |              |              |
| TPS5618PWP            | Active | Production    | HTSSOP (PWP)   28 | 50   TUBE             | Yes  | NIPDAU        | Level-2-260C-1 YEAR | 0 to 125     | TPS5618      |
| TPS5618PWP.A          | Active | Production    | HTSSOP (PWP)   28 | 50   TUBE             | Yes  | NIPDAU        | Level-2-260C-1 YEAR | 0 to 125     | TPS5618      |
| TPS5633PWP            | Active | Production    | HTSSOP (PWP)   28 | 50   TUBE             | Yes  | NIPDAU        | Level-2-260C-1 YEAR | 0 to 125     | TPS5633      |
| TPS5633PWP.A          | Active | Production    | HTSSOP (PWP)   28 | 50   TUBE             | Yes  | NIPDAU        | Level-2-260C-1 YEAR | 0 to 125     | TPS5633      |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

### **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

### **TUBE**



\*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS5618PWP   | PWP          | HTSSOP       | 28   | 50  | 530    | 10.2   | 3600   | 3.5    |
| TPS5618PWP.A | PWP          | HTSSOP       | 28   | 50  | 530    | 10.2   | 3600   | 3.5    |
| TPS5633PWP   | PWP          | HTSSOP       | 28   | 50  | 530    | 10.2   | 3600   | 3.5    |
| TPS5633PWP.A | PWP          | HTSSOP       | 28   | 50  | 530    | 10.2   | 3600   | 3.5    |

4.4 x 9.7, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



PWP (R-PDSO-G28)

### PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.

  E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



# PWP (R-PDSO-G28) PowerPAD™ SMALL PLASTIC OUTLINE

### THERMAL INFORMATION

This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206332-34/AO 01/16

NOTE: A. All linear dimensions are in millimeters

B Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments



# PWP (R-PDSO-G28)

### PowerPAD™ PLASTIC SMALL OUTLINE



### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PWP (R-PDSO-G28)

### PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.

  E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



4206332-33/AO 01/16

# PWP (R-PDSO-G28) PowerPAD™ SMALL PLASTIC OUTLINE

### THERMAL INFORMATION

This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

B. Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments



Exposed Thermal Pad Dimensions

# PWP (R-PDSO-G28)

### PowerPAD™ PLASTIC SMALL OUTLINE



### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets.
- E. For specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025