

# TPS62A02x-Q1, 2A, High-Efficiency, Automotive, Synchronous Buck Converters in an **SOT-563 Package**

## 1 Features

- 2.5V to 5.5V input voltage range
- AEC-Q100 qualified for automotive applications
  - Device temperature grade 1: –40°C to +125°C
- 0.6V to V<sub>IN</sub> adjustable output voltage range
- $42m\Omega$  and  $27.5m\Omega$  low R<sub>DSON</sub> switches
- < 28µA quiescent current
- 1.5% feedback accuracy (–40°C to 125°C)
- 100% mode operation
- 2.2MHz switching frequency
- Power save mode or FPWM parts available
- Power-good output pin
- Short-circuit protection (HICCUP)
- Internal soft start-up
- Active output discharge
- Thermal shutdown protection
- Pin-to-pin compatible with the TPS62A01-Q1
- $C_{IN}$  of 4.7 $\mu$ F,  $C_{OUT}$  of 22 $\mu$ F and 1 $\mu$ H inductor

## 2 Applications

- Front camera
- Surround view system ECU
- Automotive cluster display

# Typical Application

## 3 Description

TPS62A02-Q1 and TPS62A02A-Q1 synchronous, step-down, buck DC-DC converters optimized for high efficiency and compact design size. The devices integrate switches capable of delivering an output current up to 2A. At medium to heavy loads, the devices operate in pulse width modulation (PWM) mode with 2.2MHz switching frequency. At light load, the TPS62A02-Q1 automatically enters a power save mode (PSM) to maintain high efficiency over the entire load current range. In shutdown, the current consumption is minimal as well. The TPS62A02A-Q1 variant of this device operates in forced PWM across the whole load current range and maintains a constant switching frequency.

The TPS62A02x-Q1 devices provide an adjustable output voltage through an external resistor divider. An internal soft-start circuit limits the inrush current during start-up and a power good signal indicates when the output voltage is at target. Overcurrent protection and thermal shutdown protect application and device. The devices are available in an SOT-563 package.

## **Device Information**

| PART<br>NUMBER <sup>(3)</sup> | OPERATION MODE | PACKAGE <sup>(1)</sup> | PACKAGE<br>SIZE <sup>(2)</sup> |
|-------------------------------|----------------|------------------------|--------------------------------|
| TPS62A02-Q1                   | PSM, PWM       | DRL                    | 1.60mm ×                       |
| TPS62A02A-Q1                  | FPWM           | (SOT-563, 6)           | 1.60mm                         |

- For more information, see the Section 12. (1)
- The package size (length × width) is a nominal value and includes pins, where applicable.
- See the Device Comparison Table.



Efficiency vs Output Current at 5VIN



# **Table of Contents**

| 1 Features                           | 1 | 9 Application and Implementation                      | . 10 |
|--------------------------------------|---|-------------------------------------------------------|------|
| 2 Applications                       | 1 | 9.1 Application Information                           | . 10 |
| 3 Description                        | 1 | 9.2 Typical Application                               | . 10 |
| 4 Device Comparison Table            | 3 | 9.3 Power Supply Recommendations                      |      |
| 5 Pin Configuration and Functions    | 3 | 9.4 Layout                                            | . 15 |
| 6 Specifications                     | 4 | 10 Device and Documentation Support                   |      |
| 6.1 Absolute Maximum Ratings         |   | 10.1 Device Support                                   | . 16 |
| 6.2 ESD Ratings                      | 4 | 10.2 Documentation Support                            | . 16 |
| 6.3 Recommended Operating Conditions | 4 | 10.3 Receiving Notification of Documentation Updates. | .16  |
| 6.4 Thermal Information              | 4 | 10.4 Support Resources                                | . 16 |
| 6.5 Electrical Characteristics       | 5 | 10.5 Trademarks                                       |      |
| 7 Typical Characteristics            | 6 | 10.6 Electrostatic Discharge Caution                  | .16  |
| 8 Detailed Description               |   | 10.7 Glossary                                         | .16  |
| 8.1 Overview                         |   | 11 Revision History                                   |      |
| 8.2 Functional Block Diagram         | 7 | 12 Mechanical, Packaging, and Orderable               |      |
| 8.3 Feature Description              | 8 | Information                                           | . 16 |
| 8.4 Device Functional Modes          | 8 |                                                       |      |



# **4 Device Comparison Table**

| PART NUMBER  | OUTPUT CURRENT | PACKAGE | OPERATION MODE |  |
|--------------|----------------|---------|----------------|--|
| TPS62A02-Q1  | 2A             | SOT-563 | PSM, PWM       |  |
| TPS62A02A-Q1 | 2A             | SOT-563 | FPWM           |  |

# **5 Pin Configuration and Functions**



Figure 5-1. 6-Pin DRL SOT-563 Package (Top View)

**Table 5-1. Pin Functions** 

| PIN  |                                                                                                | TYPE(1) | DESCRIPTION                                                                                                                                                 |
|------|------------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NO.                                                                                            | IIFE\/  | DESCRIPTION                                                                                                                                                 |
| GND  | 1                                                                                              | G       | Ground pin                                                                                                                                                  |
| SW   | 2                                                                                              | 0       | Switch pin connected to the internal FET switches and inductor terminal. Connect the inductor of the output filter to this pin.                             |
| VIN  | 3                                                                                              | I       | Power supply voltage pin                                                                                                                                    |
| EN   | 4                                                                                              | I       | Device enable logic input. Logic high enables the device. Logic low disables the device and turns the device into shutdown. Do not leave the pin floating.  |
| FB   | FB 5 I Feedback pin for the internal control loop. Connect this pin to an external feedback of |         | Feedback pin for the internal control loop. Connect this pin to an external feedback divider.                                                               |
| PG   | 6                                                                                              | 0       | Power-good open-drain output pin. The pullup resistor cannot be connected to any voltage higher than 5.5V. If unused, leave the pin open or connect to GND. |

(1) I = Input, O = Output, G = Ground



## **6 Specifications**

## 6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted) (1)

|                                |                      | MIN  | MAX                   | UNIT |
|--------------------------------|----------------------|------|-----------------------|------|
|                                | VIN, EN, PG          | -0.3 | 6                     | V    |
| Pin voltage <sup>(2)</sup>     | SW, DC               | -0.3 | V <sub>IN</sub> + 0.3 | V    |
| Fill Voltage                   | SW, transient < 10ns | -3.0 | 10                    | V    |
|                                | FB                   | -0.3 | 3                     | V    |
| Operating junction temperature | T <sub>J</sub>       | -40  | 150                   | °C   |
| Storage temperature            | T <sub>stg</sub>     | -55  | 150                   | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## 6.2 ESD Ratings

|                    |                         |                                              | VALUE | UNIT |
|--------------------|-------------------------|----------------------------------------------|-------|------|
| \[ \               |                         | Human body model (HBM), per AEC Q100-002 (1) | ±2000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per AEC Q100-011 | ±500  | v    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing must be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## **6.3 Recommended Operating Conditions**

Over operating junction temperature range (unless otherwise noted)

|                  |                                     |                                | MIN | NOM | MAX             | UNIT |
|------------------|-------------------------------------|--------------------------------|-----|-----|-----------------|------|
| V <sub>IN</sub>  | Input supply voltage range          |                                | 2.5 |     | 5.5             | V    |
| V <sub>OUT</sub> | Output voltage range                |                                | 0.6 |     | V <sub>IN</sub> | V    |
| I <sub>OUT</sub> | Output current range                | TPS62A02-Q1                    |     |     | 2               | Α    |
| L                | Effective inductance                |                                | 0.3 | 1.0 | 1.2             | μH   |
| C <sub>OUT</sub> | Output capacitance                  | V <sub>OUT</sub> < 1.2V        |     | 44  |                 | μF   |
| C <sub>OUT</sub> | Output capacitance                  | 1.2V ≤ V <sub>OUT</sub> < 1.8V |     | 22  |                 | μF   |
| C <sub>OUT</sub> | Output capacitance                  | V <sub>OUT</sub> ≥ 1.8V        |     | 22  |                 | μF   |
| I <sub>PG</sub>  | Power-Good input current capability |                                | 0   |     | 1               | mA   |
| TJ               | Operating junction temperature      | ·                              | -40 |     | 150             | °C   |

## 6.4 Thermal Information

|                       |                                              | TPS62A02x-Q1  |      |
|-----------------------|----------------------------------------------|---------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DRL (SOT-563) | UNIT |
|                       |                                              | 6 PINS        |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 157.3         | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 92.2          | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 45.6          | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 4.0           | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 45.0          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note.

Submit Document Feedback

<sup>(2)</sup> All voltage values are with respect to the network ground terminal.



## **6.5 Electrical Characteristics**

 $T_J$  = -40°C to +150°C,  $V_{IN}$  = 2.5V to 5.5V. Typical values are at  $T_J$  = 25°C and  $V_{IN}$  = 5V (unless otherwise noted)

| <u> </u>                | DADAMETED                                             | TEST 00:17:7:010                                               |     | T) (2 |     |      |
|-------------------------|-------------------------------------------------------|----------------------------------------------------------------|-----|-------|-----|------|
|                         | PARAMETER                                             | TEST CONDITIONS                                                | MIN | TYP   | MAX | UNIT |
| SUPPLY                  |                                                       |                                                                |     |       |     |      |
| I <sub>Q(VIN)</sub>     | VIN quiescent current                                 | Non-switching, V <sub>EN</sub> = High, V <sub>FB</sub> = 610mV |     | 28    |     | μA   |
| I <sub>SD(VIN)</sub>    | VIN shutdown supply current                           | V <sub>EN</sub> = Low                                          |     | 0.15  | 10  | μA   |
| UVLO                    |                                                       |                                                                |     |       |     |      |
| $V_{UVLO(R)}$           | VIN UVLO rising threshold                             | V <sub>IN</sub> rising                                         | 2.3 | 2.4   | 2.5 | V    |
| $V_{UVLO(F)}$           | VIN UVLO falling threshold                            | V <sub>IN</sub> falling                                        | 2.2 | 2.3   | 2.4 | V    |
| ENABLE                  |                                                       |                                                                |     |       |     |      |
| V <sub>EN(R)</sub>      | EN high-level input voltage                           | EN rising, enable switching                                    |     |       | 8.0 | V    |
| V <sub>EN(F)</sub>      | EN low-level input voltage                            | EN falling, disable switching                                  | 0.4 |       |     | V    |
| V <sub>EN(LKG)</sub>    | EN Input leakage current                              | V <sub>EN</sub> = 5V                                           |     |       | 250 | nA   |
| REFERENCE VO            | OLTAGE                                                |                                                                |     |       | '   |      |
| V <sub>FB</sub>         | FB voltage                                            | PWM mode                                                       | 591 | 600   | 609 | mV   |
|                         | Load dependent output voltage drop (load regulation)  | PWM mode                                                       |     | 0.15  |     | %/A  |
| I <sub>FB(LKG)</sub>    | FB input leakage current                              | V <sub>FB</sub> = 0.6V                                         |     |       | 100 | nA   |
| SWITCHING FR            | EQUENCY                                               |                                                                |     |       | I.  |      |
| f <sub>SW(FCCM)</sub>   | Switching frequency, FPWM operation                   | V <sub>IN</sub> = 5V, V <sub>OUT</sub> = 1.8V                  |     | 2200  |     | kHz  |
| STARTUP                 |                                                       |                                                                |     |       | ı   |      |
|                         | Internal fixed soft-start time                        | From EN = High to $V_{FB} = 0.56V$ ; $V_{OUT} = 0.6V$          | 0.3 |       | 1.2 | ms   |
| POWER STAGE             | · · · · · · · · · · · · · · · · · · ·                 |                                                                |     |       |     |      |
| R <sub>DSON(HS)</sub>   | High-side MOSFET on-resistance                        | V <sub>IN</sub> = 5V                                           |     | 42    |     | mΩ   |
| R <sub>DSON(LS)</sub>   | Low-side MOSFET on-resistance                         | V <sub>IN</sub> = 5V                                           |     | 28    |     | mΩ   |
| OVERCURRENT             | T PROTECTION                                          |                                                                |     |       |     |      |
| I <sub>HS(OC)</sub>     | High-side peak current limit                          | TPS62A02-Q1; VIN = 3.3V                                        | 2.7 | 3.3   |     | Α    |
| I <sub>LS(OC)</sub>     | Low-side valley current limit                         | TPS62A02-Q1; VIN = 3.3V                                        |     | 3.2   |     | Α    |
| IL <sub>PEAK(min)</sub> | Peak inductor current in PSM                          |                                                                |     | 0.5   |     | Α    |
| POWER GOOD              |                                                       |                                                                |     |       |     |      |
| V <sub>PGTH</sub>       | Power-Good threshold                                  | PG high to low (falling edge), FB falling                      |     | 93.5  |     | %    |
| V <sub>PGTH</sub>       | Power-Good threshold                                  | PG low to high (rising edge), FB rising                        |     | 96    |     | %    |
| =                       | PG delay falling                                      | 2 . 2 . 5 / 5                                                  |     | 35    |     | μs   |
|                         | PG delay rising                                       |                                                                |     | 11    |     | us   |
| I <sub>PG(LKG)</sub>    | PG pin Leakage current when open drain output is high | V <sub>PG</sub> = 5V                                           |     |       | 100 | nA   |
|                         | PG pin output low-level voltage                       | I <sub>PG</sub> = 1mA                                          |     |       | 300 | mV   |
| OUTPUT DISCH            |                                                       |                                                                |     |       |     |      |
|                         | Output discharge current on SW pin                    | V <sub>IN</sub> = 3V, V <sub>OUT</sub> = 2.0V                  |     | 120   |     | mA   |
| THERMAL SHU             |                                                       | , ,                                                            |     |       |     |      |
| T <sub>J(SD)</sub>      | Thermal shutdown threshold                            | Temperature rising                                             |     | 165   |     | °C   |
| T <sub>J(HYS)</sub>     | Thermal shutdown hysteresis                           | ,                                                              |     | 20    |     | °C   |



# 7 Typical Characteristics





## 8 Detailed Description

## 8.1 Overview

The TPS62A02-Q1 and TPS62A02A-Q1 are a family of high-efficiency, synchronous, step-down converters. The devices operates with an adaptive off time with a peak current control scheme. The TPS62A02A-Q1 has a typical operating frequency of 2.2MHz and uses pulse width modulation (PWM) for output voltage regulation. Based on the  $V_{IN}/V_{OUT}$  ratio, a simple circuit sets the required off time for the low-side MOSFET, making the switching frequency relatively constant regardless of the variation of the input voltage, output voltage, and load current. The TPS62A02-Q1 reduces the switching frequency at light load to save power.

## 8.2 Functional Block Diagram



## 8.3 Feature Description

#### 8.3.1 Power Save Mode

The device automatically enters power save mode to improve efficiency at light load when the inductor current becomes discontinuous. In power save mode, the converter reduces the switching frequency and minimizes current consumption. In power save mode, the output voltage rises slightly above the nominal output voltage. This effect minimizes by increasing the output capacitor or adding a feedforward capacitor.

#### 8.3.2 100% Duty Cycle Low Dropout Operation

The device offers low input-to-output voltage difference by entering 100% duty cycle mode. In this mode, the high-side MOSFET switch is constantly turned on and the low-side MOSFET is switched off. The minimum input voltage to maintain output regulation, depending on the load current and output voltage, is calculated as:

$$V_{IN(MIN)} = V_{OUT} + I_{OUT} \times (R_{DS(ON)} + R_L)$$
(1)

#### where

- R<sub>DS(ON)</sub> = High-side FET on-resistance
- R<sub>L</sub> = Inductor ohmic resistance (DCR)

#### 8.3.3 Soft Start

After enabling the device, internal soft-start circuitry ramps up the output voltage, which reaches the nominal output voltage during start-up time, avoiding excessive inrush current and creating a smooth voltage rise slope. Internal soft-start circuitry also prevents excessive voltage drops of primary cells and rechargeable batteries with high internal impedance.

The TPS62A02x-Q1 is able to start into a prebiased output capacitor. The converter starts with the applied bias voltage and ramps the output voltage to the nominal value.

#### 8.3.4 Switch Current Limit and Short-Circuit Protection (HICCUP)

The switch current limit prevents the device from high inductor current and drawing excessive current from the battery or input rail. Due to internal propagation delay, the AC peak current can exceed the static current limit during that time. Excessive current can occur with a shorted or saturated inductor, an overload, or shorted output circuit condition. If the inductor current reaches the threshold I<sub>LIM</sub>, the high-side MOSFET is turned off and the low-side MOSFET is turned on to ramp down the inductor current with an adaptive off time.

When this switch current limit is triggered 32 times, the device stops switching to protect the output. The device then automatically starts a new start-up after a typical delay time of 100µs has passed. This action is named HICCUP short-circuit protection. The device repeats this mode until the high load condition disappears. HICCUP protection is also enabled during the start-up.

#### 8.3.5 Undervoltage Lockout

To avoid misoperation of the device at low input voltages, an undervoltage lockout (UVLO) is implemented, which shuts down the device at voltages lower than  $V_{UVLO}$ .

#### 8.3.6 Thermal Shutdown

The device goes into thermal shutdown and stops switching when the junction temperature exceeds  $T_{J(SD)}$ . When the device temperature falls below the threshold by  $T_{J(HYS)}$ , the device returns to normal operation automatically.

#### 8.4 Device Functional Modes

#### 8.4.1 Enable and Disable

The device is enabled by setting the EN input to a logic High. Accordingly, a logic Low disables the device. If the device is enabled, the internal power stage starts switching and regulates the output voltage to the set point voltage. The EN input must be terminated and not left floating.



#### 8.4.2 Power Good

The TPS62A02x-Q1 has a built-in power-good (PG) feature to indicate whether the output voltage has reached the target and the device is ready. The PG signal can be used for start-up sequencing of multiple rails. The PG pin is an open-drain output that requires a pullup resistor to any voltage up to the recommended input voltage level. PG is low when the device is turned off due to EN, UVLO (undervoltage lockout), or thermal shutdown. VIN must remain present for the PG pin to stay low. If not used, the power-good can be tied to GND or left open. The PG indicator has a deglitch to avoid the signal indicating glitches or transient responses from the loop.

**Table 8-1. Power-Good Indicator Functional Table** 

|                              | LOGIC SIGNALS |                  |                         |                |  |  |
|------------------------------|---------------|------------------|-------------------------|----------------|--|--|
| V <sub>I</sub>               | EN PIN        | THERMAL SHUTDOWN | v <sub>o</sub>          | PG STATUS      |  |  |
|                              | HIGH          | NO -             | V <sub>O</sub> ≧ target | High impedance |  |  |
| V <sub>I</sub> > UVLO        |               |                  | V <sub>O</sub> < target | LOW            |  |  |
| VIZUVLO                      |               | YES              | х                       | LOW            |  |  |
|                              | LOW           | Х                | Х                       | LOW            |  |  |
| 1.8V ≦ V <sub>I</sub> ≦ UVLO | x             | х                | х                       | LOW            |  |  |
| V <sub>I</sub> < 1.8V        | х             | х                | х                       | Undefined      |  |  |



## 9 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 9.1 Application Information

The following section discusses the design of the external components to complete the power supply design for several input and output voltage options by using typical applications as a reference.

## 9.2 Typical Application



A. C3 is optional

Figure 9-1. TPS62A02-Q1 Typical Application Circuit

## 9.2.1 Design Requirements

For this design example, use the parameters listed in Table 9-1 as the input parameters

**Table 9-1. Design Parameters** 

| DESIGN PARAMETER       | EXAMPLE VALUE |
|------------------------|---------------|
| Input voltage          | 2.5V to 5.5V  |
| Output voltage         | 1.8V          |
| Maximum output current | 2A            |

Table 9-2 lists the components used for the example.

Table 9-2. List of Components

| Table of Election Components |                                                                                                                                                                                                                  |                             |  |  |  |
|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--|--|--|
| REFERENCE                    | DESCRIPTION                                                                                                                                                                                                      | MANUFACTURER <sup>(1)</sup> |  |  |  |
| C1                           | 4.7μF, Ceramic Capacitor, 10V, X7R, size 0805, GRM21BR71A475KA73L                                                                                                                                                | Murata                      |  |  |  |
| C2                           | 22μF, Ceramic Capacitor, 10V, X7R, size 0805, GRM21BZ71A226KE15L                                                                                                                                                 | Murata                      |  |  |  |
| L1                           | 1μH, Power Inductor, XGL3520-102MEC                                                                                                                                                                              | Coilcraft                   |  |  |  |
| R1, R2, R3                   | R1 = 200kΩ, R2 = 100kΩ, R3 = 499kΩ, Chip resistor, 1%, size 0603                                                                                                                                                 | Std.                        |  |  |  |
| C3                           | Optional up to 120pF, checked with 10pF for 3.3V, 15pF for 1.8V, and 22pF for 1.2V VOUT using this bill of material. When implementing changes, make sure phase margin of > 45 degrees through Bode measurement. | Std.                        |  |  |  |

(1) See the Third-Party Products Disclaimer.



## 9.2.2 Detailed Design Procedure

## 9.2.2.1 Setting the Output Voltage

The output voltage of the TPS62A02-Q1 is adjustable. The output voltage can be set from 0.6V to  $V_{IN}$  using a resistor divider from  $V_{OUT}$  to GND. The voltage at the FB pin is regulated to 600mV. The value of the output voltage is set by the output resistor divider. The values of these resistors can be calculated by Equation 2 or by using the resistor values from Table 9-3. TI recommends to choose resistor values that allow a current of at least  $2\mu A$ , meaning the value of  $R_2$  must not exceed  $400k\Omega$ . Lower resistor values have a positive impact on accuracy and robustness.

$$R_1 = R_2 \times \left(\frac{V_{OUT}}{V_{FR}} - 1\right) \tag{2}$$

Table 9-3. Setting the Output Voltage

| NOMINAL OUTPUT VOLTAGE V <sub>OUT</sub> | R <sub>1</sub> | R <sub>2</sub> | EXACT OUTPUT VOLTAGE |
|-----------------------------------------|----------------|----------------|----------------------|
| 0.75V                                   | 10kΩ           | 40.2kΩ         | 0.7493V              |
| 0.8V                                    | 16.9kΩ         | 51kΩ           | 0.7988V              |
| 1.0V                                    | 20kΩ           | 30kΩ           | 1.0V                 |
| 1.1V                                    | 39.2kΩ         | 47kΩ           | 1.101V               |
| 1.2V                                    | 68kΩ           | 68kΩ           | 1.2V                 |
| 1.5V                                    | 76.8kΩ         | 51kΩ           | 1.5V                 |
| 1.8V                                    | 80.6kΩ         | 40.2kΩ         | 1.803V               |
| 2.5V                                    | 47.5kΩ         | 15kΩ           | 2.5V                 |
| 3.3V                                    | 88.7kΩ         | 19.6kΩ         | 3.315V               |

#### 9.2.2.2 Feed Forward Capacitor CFF

A feedforward capacitor reduces the output ripple in PSM and improves the load transient response. The optimum value for  $C_{FF}$  depends on the impedance of the feedback divider, the required transient voltage and the accepted ringing. If no ringing of VOUT is accepted then the optimum  $C_{FF}$  is 10pF for 3.3V VOUT, 15pF for 1.8V and 22pF for 1.2V assuming the bottom resistor (R2) of the feedback divider been selected as  $100k\Omega$ . More information about  $C_{FF}$  selection and optimization can be found in application report *Feedforward Capacitor to Improve Stability and Bandwidth With the TPS621-Family and TPS821-Family* application note

#### 9.2.2.3 Inductor Selection

The TPS62A02-Q1 is designed for inductors with an effective inductance between 300nH and 1.2µH inductor with a switching frequency of typically 2.2MHz. Inductor selection follows these tradeoffs:

- Larger inductance
  - Helps achieving a higher efficiency at output currents below 1A
  - Has a positive impact on current ripple
  - Results in lower output voltage ripple
  - Decreases transient response performance
- Smaller inductance
  - Has a positive impact on inductor form factor at given maximum current capability
  - Is therefore more cost effective
  - Causes a larger inductor current ripple
  - Reduces efficiency
  - Causes larger negative inductor current in forced PWM mode at low or no output current

## See Section 6.3 for details.

The inductor selection is affected by several conditions like input voltage range, output voltage, target output voltage ripple with specific output capacitance, and corresponding inductor current ripple. The inductor selection also has influence on the PWM-to-PFM transition point and efficiency. The inductor must be rated for the correct saturation current and average current. The DCR with the influence on converter efficiency must be as low as



possible. Smaller inductor form factor typically leads to either higher DCR and lower current capabilities or to lower inductance. There are two main types of inductors available for use in buck converters:

- · Ferrite inductors
- Iron powder inductors

Iron powder power inductors are very safe to use because the saturation of the magnetic material is soft. This means the inductance decrease resulting from the inductor current is relatively small and even. Even if iron powder inductors are operated close to the data sheet saturation current, there is low risk of damaging the TPS62A02-Q1 by overcurrent. The current rise is slow enough for the overcurrent protection of the TPS62A02-Q1 to still be effective. Contrary to iron powder inductors, a ferrite inductor can have a steep saturation curve. This steep saturation curve results in a much faster inductor current increase after the saturation is reached. There is a potential risk that the current rise is so quick that the overcurrent limit circuit inside the TPS62A02-Q1 cannot follow. Therefore, the application designer planning a saturation current reserve with ferrite inductors, which is large enough to cover the inductor tolerances and special cases like short-circuit and application start-up, is good practice.

Equation 3 calculates the maximum inductor current.

$$I_{L(max)} = I_{OUT(max)} + \frac{\Delta I_{L(max)}}{2} \tag{3}$$

$$\Delta I_{L(max)} = \frac{V_{OUT} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)}{L_{min}} \times \frac{1}{f_{SW}}$$
(4)

#### where

- I<sub>L(max)</sub> is the maximum inductor current.
- $\Delta I_{L(max)}$  is the peak-to-peak inductor ripple current.
- Lmin is the minimum inductance at the operating point.

#### 9.2.2.4 Input Capacitor

For most applications,  $4.7\mu\text{F}$  nominal is sufficient and recommended. The input capacitor buffers the input voltage for transient events and also decouples the converter from the supply. TI recommends a low-ESR multilayer ceramic capacitor (MLCC) for the best filtering. The capacitor must be placed between  $V_{\text{IN}}$  and GND as close as possible to those pins.

#### 9.2.2.5 Output Capacitor

The architecture of the TPS62A02-Q1 allows the use of tiny ceramic output capacitors with low equivalent series resistance (ESR). These capacitors provide low output voltage ripple and are recommended. To keep the low resistance up to high frequencies and to get narrow capacitance variation with temperature, TI recommends to use X7R or X8R dielectric. Using a higher value has advantages, like smaller voltage ripple and a tighter DC output accuracy in power save mode. Up to  $47\mu F$  can be added to the output per default. Higher values above  $47\mu F$  can be achieved if verified through a bode plot. The peak current mode architecture of the TPS62A02-Q1 is very tolerant to large output capacitance.

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated



## 9.2.3 Application Curves









## 9.3 Power Supply Recommendations

The device is designed to operate from an input voltage supply range from 2.5V to 5.5V. Make sure that the input power supply has a sufficient current rating for the application.

## 9.4 Layout

## 9.4.1 Layout Guidelines

The printed-circuit-board (PCB) layout is an important step to maintain the high performance of the TPS62A02x-Q1 device.

- Place the input and output capacitors and the inductor as close as possible to the IC. This action keeps the power traces short. Routing these power traces direct and wide results in low trace resistance and low parasitic inductance.
- Connect the low side of the input and output capacitors properly to the GND pin to avoid a ground potential shift.
- The sense traces connected to FB is a signal trace. Special care must be taken to avoid noise being induced. Keep these traces away from SW nodes.
- Use a common ground. GND layers can be used for shielding.

See Figure 9-14 for the recommended PCB layout.

## 9.4.2 Layout Example



Figure 9-14. TPS62A02x-Q1 PCB Layout Recommendation



## 10 Device and Documentation Support

## 10.1 Device Support

## 10.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## **10.2 Documentation Support**

#### 10.2.1 Related Documentation

Texas Instruments, Feedforward Capacitor to Improve Stability and Bandwidth With the TPS621-Family and TPS821-Family application note

## 10.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 10.4 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 10.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 10.7 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 11 Revision History

| DATE       | REVISION | NOTES           |  |  |  |  |
|------------|----------|-----------------|--|--|--|--|
| April 2025 | *        | Initial Release |  |  |  |  |

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

www.ti.com 7-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins    | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                   |                       |      | (4)                           | (5)                        |              |                  |
| TPS62A02AQDRLRQ1      | Active | Production    | SOT-5X3 (DRL)   6 | 4000   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | 1UZ              |
| TPS62A02QDRLRQ1       | Active | Production    | SOT-5X3 (DRL)   6 | 4000   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | 1V1              |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS62A02-Q1, TPS62A02A-Q1:

Catalog: TPS62A02, TPS62A02A

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 7-Nov-2025

NOTE: Qualified Version Definitions:

 $_{\bullet}$  Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Sep-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

|   | Device           | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---|------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ĺ | TPS62A02AQDRLRQ1 | SOT-5X3         | DRL                | 6 | 4000 | 180.0                    | 8.4                      | 2.0        | 1.8        | 0.75       | 4.0        | 8.0       | Q3               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Sep-2025



## \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TPS62A02AQDRLRQ1 | SOT-5X3      | DRL             | 6    | 4000 | 210.0       | 185.0      | 35.0        |  |



PLASTIC SMALL OUTLINE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-293 Variation UAAD



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.7. Land pattern design aligns to IPC-610, Bottom Termination Component (BTC) solder joint inspection criteria.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025