











TPS65835 SLVSAF6A – JUNE 2011 – REVISED JANUARY 2016

# TPS65835 Advanced PMU With Integrated MSP430 for Active Shutter 3D Glasses

#### 1 Device Overview

#### 1.1 Features

- · Power Management Core
  - Linear Charger
    - Three Charger Phases: Pre-Charge, Fast Charge, and Charge Termination
    - LED Current Sinks for Power Good and Charger Status Indication
  - Low-Dropout Regulator (LDO) Supply for External Modules & Integrated MSP430 Power
  - Boost Converter
    - Adjustable Output Voltage: 8 V to 16 V
  - Full H-Bridge Analog Switches
    - Internally Controlled by MSP430 Core for System Functions
- MSP430 Core
  - Ultralow Power Consumption
    - Active Mode: 280 µA at 1 MHz, 2.2 V
    - Standby Mode: 0.5 μA
    - Off Mode (RAM Retention): 0.1 μA

- Five Power-Saving Modes
- 16-Bit RISC Architecture
- 16-kB Flash
- Two 16-Bit Timer\_A Modules with Three Capture/Compare Registers
- 10-Bit 200-ksps A/D Converter with Internal Reference, Sample-and-Hold, and Autoscan
- Universal Serial Communications Interface, Supports IrDA Encode/Decode and Synchronous SPI
  - Enhanced UART Supporting Auto Baudrate Detection (LIN)
  - IrDA Encoder and Decoder
  - Synchronous SPI
  - I<sup>2</sup>C
- Serial Onboard Programming
  - No External Programming Voltage Needed
  - Programmable Code Protection by Security Fuse
- For Complete Module Descriptions, See the MSP430x2xx Family User's Guide (SLAU144)

# 1.2 Applications

Active Shutter 3D Glasses

## 1.3 Description

The TPS65835 is a power management unit (PMU) for active shutter 3D glasses consisting of a power management core and an MSP430 microcontroller. The power management core has an integrated power path, linear charger, LDO, boost converter, and full H-bridge analog switches for left and right shutter operation in a pair of active shutter 3D glasses. The MSP430 core supports the synchronization and communications from an IR, RF, or other communications module through the integrated universal serial communications and timer interfaces for operation of the H-bridge switches on the power management core.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TPS65735    | VSON (32) | 4.00 mm x 4.00 mm |

(1) For more information, see Section 10, Mechanical Packaging and Orderable Information.

# 1.4 Block Diagram



Figure 1-1. TPS65835 Simplified Functional Block Diagram



### **Table of Contents**

| 1 | Devi | ice Overview <u>1</u>               |    | 5.2  | Functional Block Diagram          | . <u>1</u> : |
|---|------|-------------------------------------|----|------|-----------------------------------|--------------|
|   | 1.1  | Features <u>1</u>                   |    | 5.3  | Feature Description               | . <u>1</u> : |
|   | 1.2  | Applications <u>1</u>               |    | 5.4  | Device Functional Modes           | . 20         |
|   | 1.3  | Description <u>1</u>                |    | 5.5  | MSP430 CORE                       | . 2          |
|   | 1.4  | Block Diagram 2                     | 6  | App  | lication and Implementation       | 52           |
| 2 | Revi | ision History <u>3</u>              |    | 6.1  | Application Information           | . 52         |
| 3 | Tern | ninal Configuration and Functions 4 |    | 6.2  | Typical Application               | . 52         |
|   | 3.1  | Pin Diagram 4                       | 7  | Pow  | er Supply Recommendations         | 58           |
|   | 3.2  | Pin Functions <u>5</u>              | 8  | Layo | out                               | 58           |
| 4 | Spec | cifications <u>7</u>                |    | 8.1  | Layout Guidelines                 | . <u>5</u> 8 |
|   | 4.1  | Absolute Maximum Ratings 7          |    | 8.2  | Layout Example                    | . <u>5</u> 8 |
|   | 4.2  | ESD Ratings 7                       | 9  | Devi | ice and Documentation Support     | <u>5</u> 9   |
|   | 4.3  | Power-On Hours (POH) 7              |    | 9.1  | Device Support                    | . 59         |
|   | 4.4  | Recommended Operating Conditions    |    | 9.2  | Community Resources               | . 59         |
|   | 4.5  | Thermal Information 8               |    | 9.3  | Trademarks                        | . 59         |
|   | 4.6  | Electrical Characteristics 9        |    | 9.4  | Electrostatic Discharge Caution   | . <u>5</u> 9 |
|   | 4.7  | Quiescent Current                   |    | 9.5  | Glossary                          | . <u>5</u> 9 |
|   | 4.8  | Typical Characteristics 12          | 10 | Mec  | hanical, Packaging, and Orderable |              |
| 5 | Deta | niled Description 13                |    | Info | rmation                           | 59           |
|   | 5.1  | Overview                            |    | 10.1 | Packaging Information             | . <u>5</u> 9 |
|   |      |                                     |    |      |                                   |              |

# **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Original (June 2011) to Revision A

Page

Added ESD Ratings table, Typical Characteristics section, Detailed Description section, Device Functional Modes section, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information 

# 3 Terminal Configuration and Functions

# 3.1 Pin Diagram



A. Pins 10 and 40 = N/C. No internal connection; connect to main system ground.

Figure 3-1. 40-Pin RKP VQFN (Top View)



#### 3.2 **Pin Functions**

Table 3-1. Pin Functions

|            | PIN                                                                 |      |                                                                                                                                                                                                                                                                          |  |  |  |
|------------|---------------------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NO.        | NAME                                                                | 1/0  | DESCRIPTION                                                                                                                                                                                                                                                              |  |  |  |
|            | NAGEMENT CORE (P                                                    | MIC) |                                                                                                                                                                                                                                                                          |  |  |  |
| 4          | DGND                                                                | _    | PMIC Digital Ground <sup>(1)</sup>                                                                                                                                                                                                                                       |  |  |  |
| 5          | LCLP                                                                | 0    | H-Bridge Output for Left LC Shutter, <i>Positive</i> Terminal                                                                                                                                                                                                            |  |  |  |
| 6          | LCLN                                                                | 0    | H-Bridge Output for Left LC Shutter, Negative Terminal                                                                                                                                                                                                                   |  |  |  |
| 7          | LCRP                                                                | 0    | H-Bridge Output for Right LC Shutter, Positive Terminal                                                                                                                                                                                                                  |  |  |  |
| 8          | LCRN                                                                | 0    | H-Bridge Output for Right LC Shutter, Negative Terminal                                                                                                                                                                                                                  |  |  |  |
| 11         | BST_OUT                                                             | 0    | Boost Output                                                                                                                                                                                                                                                             |  |  |  |
| 12         | BST_SW                                                              | ı    | Boost Switch Node                                                                                                                                                                                                                                                        |  |  |  |
| 14         | PGNDBST                                                             | _    | PMIC Boost Power Ground <sup>(1)</sup>                                                                                                                                                                                                                                   |  |  |  |
| 15         | BST_FB                                                              | 1    | Boost Feedback Node                                                                                                                                                                                                                                                      |  |  |  |
| 18         | ISET                                                                | I/O  | Fast-Charge Current Setting Resistor                                                                                                                                                                                                                                     |  |  |  |
| 19         | TS                                                                  | I    | Pin for 10-kΩ NTC Thermistor Connection  FLOAT IF THERMISTOR / TS FUNCTION IS NOT USED                                                                                                                                                                                   |  |  |  |
| 22         | BAT                                                                 | I/O  | Charger Power Stage Output and Battery Voltage Sense Input                                                                                                                                                                                                               |  |  |  |
| 23         | SYS                                                                 | 0    | Output Terminal to System                                                                                                                                                                                                                                                |  |  |  |
| 26         | VIN                                                                 | I    | AC or USB Adapter Input                                                                                                                                                                                                                                                  |  |  |  |
| 27         | VLDO                                                                | 0    | LDO Output                                                                                                                                                                                                                                                               |  |  |  |
| 28         | VLDO_SET                                                            | I    | Sets LDO Output Voltage (see Table 5-2)                                                                                                                                                                                                                                  |  |  |  |
| 29         | AGND                                                                | _    | PMIC Analog Ground <sup>(1)</sup>                                                                                                                                                                                                                                        |  |  |  |
| 33         | SWITCH                                                              | I    | Switch Input for Device Power On/Off                                                                                                                                                                                                                                     |  |  |  |
| 35         | SW_SEL                                                              | 1    | Selects Type of Switch Connected to SWITCH Pin (see Table 5-6)                                                                                                                                                                                                           |  |  |  |
| 36         | PSDA                                                                | I/O  | I <sup>2</sup> C Data Pin (only used for TI debug and test)  GROUND PIN IN APPLICATION                                                                                                                                                                                   |  |  |  |
| 37         | PSCL                                                                | I/O  | I <sup>2</sup> C Clock Pin (only used for TI debug and test)  GROUND PIN IN APPLICATION                                                                                                                                                                                  |  |  |  |
| 38         | nCHG_STAT                                                           | 0    | Open-drain Output, Charger Status Indication CONNECT TO GROUND IF FUNCTION IS NOT USED                                                                                                                                                                                   |  |  |  |
| MSP430 MIC | CROCONTROLLER                                                       |      |                                                                                                                                                                                                                                                                          |  |  |  |
| 1          | P2.1/<br>TA1.1                                                      | I/O  | General-purpose digital I/O pin<br>Timer1_A, capture: CCI1A input, compare: Out1 output                                                                                                                                                                                  |  |  |  |
| 2          | P2.2/<br>TA1.1                                                      | I/O  | General-purpose digital I/O pin<br>Timer1_A, capture: CCI1B input, compare: Out1 output                                                                                                                                                                                  |  |  |  |
| 3          | P3.3/<br>TA1.2                                                      | I/O  | General-purpose digital I/O pin<br>Timer1_A, compare: Out2 output                                                                                                                                                                                                        |  |  |  |
| 9          | P3.5/<br>TA0.1                                                      | I/O  | General-purpose digital I/O pin<br>Timer0_A, compare: Out0 output                                                                                                                                                                                                        |  |  |  |
| 13         | P1.6/<br>TA0.1/<br>A6/<br>CA6/<br>UCB0SOMI/<br>UCB0SCL/<br>TDI/TCLK | I/O  | General-purpose digital I/O pin Timer0_A, compare: Out1 output ADC10 analog input A6 Comparator_A+, CA6 input USCI_B0 slave out/master in SPI mode USCI_B0 SCL I2C clock in I2C mode JTAG test data input or test clock input during programming and test                |  |  |  |
| 16         | P1.7/ A7/ CA7/ CAOUT/ UCBOSIMO/ UCBOSDA/ TDO/TDI                    | I/O  | General-purpose digital I/O pin ADC10 analog input A7 Comparator_A+, CA7 input Comparator_A+, otput USCI_B0 slave in/master out in SPI mode USC_B0 SDA I2C data in I2C mode JTAG test data output terminal or test data input during programming and test <sup>(2)</sup> |  |  |  |
| 17         | nRST/<br>NMI/<br>SBWTDIO                                            | I/O  | Reset Nonmaskable interrupt input Spy-Bi-Wire test data input/output during programming and test                                                                                                                                                                         |  |  |  |

 <sup>(1)</sup> MSP430 ground and grounds for PMIC (Power Management Core) are connected internally.
 (2) TDO or TDI is selected via JTAG instruction.



# Table 3-1. Pin Functions (continued)

| PIN       |                                                                             | 1/0      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                       |  |  |
|-----------|-----------------------------------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NO.       | NAME                                                                        | 1/0      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                       |  |  |
| 20        | TEST/<br>SBWTCK                                                             | I        | Selects test mode for JTAG pins on Port 1. The device protection fuse is connected to TEST. Spy-Bi-Wire test clock input during programming and test                                                                                                                                                                                              |  |  |
| 21        | P2.7/<br>XOUT                                                               | I/O      | General-purpose digital I/O pin Output terminal of crystal oscillator <sup>(3)</sup> )                                                                                                                                                                                                                                                            |  |  |
| 24        | P2.6/<br>XIN/<br>TA0.1                                                      | I/O      | General-purpose digital I/O pin XIN, Input terminal of crystal oscillator TA0.1, Timer0_A, compare: Out1 output                                                                                                                                                                                                                                   |  |  |
| 25        | DVSS                                                                        | _        | MSP430 Ground reference <sup>(1)</sup>                                                                                                                                                                                                                                                                                                            |  |  |
| 30        | P1.1/<br>TA0.0/<br>UCAORXD/<br>UCAOSOMI/<br>A1/<br>CA1                      | I/O      | General-purpose digital I/O pin Timer0_A, capture: CCI0A input, compare: Out0 output USCI_A0 receive data input in UART mode USCI_A0 slave data out/master in SPI mode ADC10 analog input A1 Comparator_A+, CA1 input                                                                                                                             |  |  |
| 31        | P1.2/<br>TA0.1/<br>UCA0TXD/<br>UCA0SIMO/<br>A2/<br>CA2                      | I/O      | General-purpose digital I/O pin Timer0_A, capture: CCI1A input, compare: Out1 output USCI_A0 transmit data output in UART mode USCI_A0 slave data in/master out in SPI mode ADC10 analog input A2 Comparator_A+, CA2 input                                                                                                                        |  |  |
| 32        | P1.3/<br>ADC10CLK/<br>A3<br>VREF-/VEREF-/<br>CA3/<br>CAOUT                  | I/O      | General-purpose digital I/O pin ADC10, conversion clock output ADC10 analog input A3 ADC10 negative reference voltage Comparator_A+, CA3 input Comparator_A+, output                                                                                                                                                                              |  |  |
| 34        | P1.4/<br>SMCLK/<br>UCB0STE<br>UCA0CLK/<br>A4<br>VREF+/VEREF+/<br>CA4<br>TCK | I/O      | General-purpose digital I/O pin SMCLK signal output USCI_B0 slave transmit enable USCI_A0 clock input/output ADC10 analog input A4 ADC10 positive reference voltage Comparator_A+, CA4 input JTAG test clock, input terminal for device programming and test                                                                                      |  |  |
| 39        | P1.5/<br>TA0.0/<br>UCB0CLK/<br>UCA0STE/<br>A5/<br>CA5/<br>TMS               | I/O      | General-purpose digital I/O pin Timer0_A, compare: Out0 output USCI_B0 clock input/output USCI_A0 slave transmit enable ADC10 analog input A5 Comparator_A+, CA5 input JTAG test mode select, input terminal for device programming and test                                                                                                      |  |  |
| MISCELLAN | EOUS AND PACKAGE                                                            | <b>=</b> |                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 10, 40    | N/C                                                                         | _        | All N/C pins are not connected internally (package to die). They should be connected to the main system ground.                                                                                                                                                                                                                                   |  |  |
| 41        | Thermal PAD                                                                 | _        | There is an internal electrical connection between the exposed thermal pad and the AGND ground pin of the device. The thermal pad must be connected to the same potential as the AGND pin on the printed circuit board. Do not use the thermal pad as the primary ground input for the device. AGND pin must be connected to ground at all times. |  |  |

<sup>(3)</sup> If P2.7 is used as an input, excess current will flow until P2SEL.7 is cleared. This is due to the oscillator output driver connection to this pad after reset.



# 4 Specifications

# 4.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)(2)

|                  |                            |                                                                                                           | MIN         | MAX | UNIT     |  |
|------------------|----------------------------|-----------------------------------------------------------------------------------------------------------|-------------|-----|----------|--|
|                  |                            | xcept for VIN, BST_OUT, BST_SW, BST_FB, VLDO, LCLP, ID, DGND, PGNDBST, and MSP430 Core pins) with respect | -0.3        | 7   | <b>\</b> |  |
|                  | VIN with respect to AGND   |                                                                                                           | -0.3        | 28  | V        |  |
|                  | BST_OUT, BST_SW with       | SST_OUT, BST_SW with respect to PGNDBST                                                                   |             |     |          |  |
|                  | BST_FB with respect to Po  | GNDBST, VLDO with respect to DGND                                                                         |             | 3.6 | ٧        |  |
|                  | MSP430 Core Pins           |                                                                                                           | -0.3        | 4.1 | V        |  |
| T <sub>A</sub>   | Operating free-air tempera | ture                                                                                                      | 0           | 60  | °C       |  |
| _                | lunation to some and tune  | Electrical characteristics ensured                                                                        | 0           | 85  | 00       |  |
| IJ               | Junction temperature       | Functionality ensured (3)                                                                                 | 0           | 105 | °C       |  |
| T <sub>stg</sub> | Storage temperature        |                                                                                                           | <b>-</b> 55 | 150 | °C       |  |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 4.2 ESD Ratings

|                  |                         |                                                               | VALUE | UNIT |
|------------------|-------------------------|---------------------------------------------------------------|-------|------|
|                  |                         | Human Body Model (HBM), per ANSI/ESDA/JEDEC JS001 (1)         | ±1000 |      |
| V <sub>ESI</sub> | Electrostatic discharge | Charged Device Model (CDM),<br>per JESD22-C101 <sup>(2)</sup> | ±250  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 4.3 Power-On Hours (POH)

See (1)(2)(3)(4)

| OPERATING CONDITION | NOMINAL CVDD VOLTAGE (V) | JUNCTION TEMPERATURE (T <sub>j</sub> ) | LIFETIME POH <sup>(5)</sup> |
|---------------------|--------------------------|----------------------------------------|-----------------------------|
| 100% OPP            | 1.1                      | −40 to 105 °C                          | 100 K                       |
| 120% OPP            | 1.2                      | −40 to 105 °C                          | 100 K                       |
| 166% OPP            | 1.35                     | −40 to 105 °C                          | 49 K                        |

<sup>(1)</sup> This information is provided solely for your convenience and does not extend or modify the warranty provided under TI's standard terms and conditions for TI semiconductor products.

- (2) To avoid significant degradation, the device power-on hours (POH) must be limited to those specified in this table.
- (3) Logic functions and parameter values are not assured out of the range specified in the recommended operating conditions.
- (4) Notations in this table cannot be deemed a warranty or deemed to extend or modify the warranty under TI's standard terms and conditions for TI semiconductor products.
- (5) POH represent device operation under the specified nominal conditions continuously for the duration of the calculated lifetime.

<sup>(2)</sup> All voltage values are with respect to V<sub>SS</sub>, unless otherwise noted.

<sup>(3)</sup> Device has a thermal shutdown feature implemented that shuts down at 105°C

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 4.4 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                    |                                                                                                      | MIN | NOM | MAX               | UNIT |
|------------------------------------|------------------------------------------------------------------------------------------------------|-----|-----|-------------------|------|
| CHARGER / PO                       | WER PATH                                                                                             |     |     | <u>'</u>          |      |
| V <sub>VIN</sub>                   | Voltage at charger input pin                                                                         | 3.7 |     | 28 <sup>(1)</sup> | V    |
| I <sub>VIN</sub>                   | Input current at VIN pin                                                                             |     |     | 200               | mA   |
| C <sub>VIN</sub>                   | Capacitor on VIN pin                                                                                 | 0.1 | 2.2 | 10                | μF   |
| L <sub>VIN</sub>                   | Inductance at VIN pin                                                                                | 0   |     | 2                 | μH   |
| $V_{SYS}$                          | Voltage at SYS pin                                                                                   | 2.5 |     | 6.4               | V    |
| I <sub>SYS(OUT)</sub>              | Output current at SYS pin                                                                            |     |     | 100               | mA   |
| C <sub>SYS</sub>                   | Capacitor on SYS pin                                                                                 | 0.1 | 4.7 | 10                | μF   |
| $V_{BAT}$                          | Voltage at BAT pin                                                                                   | 2.5 |     | 6.4               | V    |
| C <sub>BAT</sub>                   | Capacitor on BAT pin                                                                                 | 4.7 |     | 10                | μF   |
| R <sub>EXT(nCHG_STAT)</sub>        | Resistor connected to nCHG_STAT pin to limit current into pin                                        | 320 |     |                   | Ω    |
|                                    | RTER / H-BRIDGE SWITCHES                                                                             |     |     | •                 |      |
| V <sub>IN(BST_SW)</sub>            | Input voltage for boost converter                                                                    | 2.5 |     | 6.5               | V    |
| V <sub>BST_OUT</sub>               | Output voltage for boost converter                                                                   | 8   |     | 16                | V    |
| C <sub>BST_OUT</sub>               | Boost output capacitor                                                                               | 3.3 | 4.7 | 10                | μF   |
| L <sub>BST_SW</sub> <sup>(2)</sup> | Inductor connected between SYS and BST_SW pins                                                       | 4.7 |     | 10 <sup>(3)</sup> | μH   |
| LDO                                |                                                                                                      |     |     | •                 |      |
| C <sub>VLDO</sub>                  | External decoupling cap on pin VLDO                                                                  | 1   |     | 10                | μF   |
| POWER MANAG                        | SEMENT CORE CONTROL (LOGIC LEVELS FOR GPIOs)                                                         |     |     |                   |      |
| V <sub>IL(PMIC)</sub>              | GPIO low level (BST_EN, CHG_EN, SW_SEL, VLDO_SET and to switch H-Bridge inputs to a low, 0, level)   |     |     | 0.4               | V    |
| V <sub>IH(PMIC)</sub>              | GPIO high level (BST_EN, CHG_EN, SW_SEL, VLDO_SET and to switch H-Bridge inputs to a high, 1, level) | 1.2 |     |                   | V    |

- (1) VIN pin has 28 V ESD protection
- 2) See Section 5.3.4 for information on boost converter inductor selection.
- (3) Design optimized for boost operation with 10 µH inductor

#### 4.5 Thermal Information

|                        |                                                             | TPS65835   |      |
|------------------------|-------------------------------------------------------------|------------|------|
|                        | THERMAL METRIC                                              | RKP (VQFN) | UNIT |
|                        |                                                             | 40 PINS    |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance <sup>(1)</sup>       | 38.9       | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance (2)               | 26.5       | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance (3)                    | 9.8        | °C/W |
| Ψυτ                    | Junction-to-top characterization parameter <sup>(4)</sup>   | 0.3        | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter <sup>(5)</sup> | 9.8        | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance (6)            | 3.5        | °C/W |

- (1) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (2) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (3) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (4) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>θJA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (5) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>θ,JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.



# 4.6 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                            | PARAMETER                                                                                       | TEST CONDITIONS                                                                                                                            | MIN                        | TYP                                                 | MAX                        | UNIT |
|----------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------------------------------------------|----------------------------|------|
| BATTERY CHA                | RGER POWER PATH                                                                                 |                                                                                                                                            |                            |                                                     |                            |      |
| V <sub>UVLO(VIN)</sub>     | Undervoltage lockout at power path input, VIN pin                                               | $V_{VIN}$ : 0 V $\rightarrow$ 4 V                                                                                                          | 3.2                        | 3.3                                                 | 3.45                       | V    |
| V <sub>HYS-UVLO(VIN)</sub> | Hysteresis on UVLO at power path input, VIN pin                                                 | $V_{VIN}$ : 4 V $\rightarrow$ 0 V                                                                                                          | 200                        |                                                     | 300                        | mV   |
| V <sub>IN-DT</sub>         | Input power detection threshold                                                                 | Input power detected if: $(V_{VIN} > V_{BAT} + V_{IN-DT})$ ; $V_{BAT} = 3.6 \text{ V}$ $V_{VIN}$ : $3.5 \text{ V} \rightarrow 4 \text{ V}$ | 40                         |                                                     | 140                        | mV   |
| V <sub>HYS-INDT</sub>      | Hysteresis on $V_{\text{IN-DT}}$                                                                | $V_{BAT} = 3.6 \text{ V}$<br>$V_{VIN}$ : 4 V $\rightarrow$ 3.5 V                                                                           | 20                         |                                                     |                            | mV   |
| $V_{OVP}$                  | Input over-voltage protection threshold                                                         | $V_{VIN}$ : 5 V $\rightarrow$ 7 V                                                                                                          | 6.4                        | 6.6                                                 | 6.8                        | V    |
| V <sub>HYS-OVP</sub>       | Hysteresis on OVP                                                                               | V <sub>VIN</sub> : 11 V → 5 V                                                                                                              |                            | 105                                                 |                            | mV   |
| V <sub>DO(VIN-SYS)</sub>   | VIN pin to SYS pin dropout voltage V <sub>VIN</sub> – V <sub>SYS</sub>                          | $I_{SYS}$ = 150 mA (including $I_{BAT}$ )<br>$V_{VIN}$ = 4.35 V<br>$V_{BAT}$ = 3.6 V                                                       |                            |                                                     | 350                        | mV   |
| V <sub>DO(BAT-SYS)</sub>   | BAT pin to SYS pin dropout<br>voltage<br>V <sub>BAT</sub> – V <sub>SYS</sub>                    | $I_{SYS} = 100 \text{ mA}$ $V_{VIN} = 0 \text{ V}$ $V_{BAT} > 3 \text{ V}$                                                                 |                            |                                                     | 150                        | mV   |
| I <sub>VIN(MAX)</sub>      | Maximum power path input current at pin VIN                                                     | $V_{VIN} = 5 V$                                                                                                                            |                            | 200                                                 |                            | mA   |
| V <sub>SUP(ENT)</sub>      | Enter battery supplement mode                                                                   |                                                                                                                                            |                            | $V_{SYS} \le (V_{BAT} - 40 \text{ mV})$             |                            | ٧    |
| V <sub>SUP(EXIT)</sub>     | Exit battery supplement mode                                                                    |                                                                                                                                            |                            | V <sub>SYS</sub> ≥<br>(V <sub>BAT</sub> - 20<br>mV) |                            | ٧    |
| V <sub>SUP(SC)</sub>       | Output short-circuit limit in supplement mode                                                   |                                                                                                                                            |                            | 250                                                 |                            | mV   |
| V <sub>O(SC)</sub>         | Output short-circuit detection threshold, power-on                                              |                                                                                                                                            |                            | 0.9                                                 |                            | V    |
| BATTERY CHA                | RGER                                                                                            |                                                                                                                                            |                            |                                                     |                            |      |
| I <sub>CC</sub>            | Active supply current into VIN pin                                                              | $V_{VIN} = 5 \text{ V}$ No load on SYS pin $V_{BAT} > V_{BAT(REG)}$                                                                        |                            |                                                     | 2                          | mA   |
| $I_{BAT(SC)}$              | Source current for BAT pin short-circuit detection                                              |                                                                                                                                            |                            | 1                                                   |                            | mA   |
| V <sub>BAT(SC)</sub>       | BAT pin short-circuit detection threshold                                                       |                                                                                                                                            | 1.6                        | 1.8                                                 | 2.0                        | V    |
| V <sub>BAT(REG)</sub>      | Battery charger output voltage                                                                  |                                                                                                                                            | -1%                        | 4.20                                                | 1%                         | V    |
| $V_{LOWV}$                 | Pre-charge to fast-charge transition threshold                                                  |                                                                                                                                            | 2.9                        | 3.0                                                 | 3.1                        | V    |
| I <sub>CHG</sub>           | Charger fast charge current range I <sub>CHG</sub> = K <sub>ISET</sub> / R <sub>ISET</sub>      | $V_{VIN} = 5 \text{ V}$ $V_{BAT(REG)} > V_{BAT} > V_{LOWV}$                                                                                | 5                          |                                                     | 100                        | mA   |
| K <sub>ISET</sub>          | Battery fast charge current set factor I <sub>CHG</sub> = K <sub>ISET</sub> / R <sub>ISET</sub> | $\begin{split} &V_{VIN}=5~V\\ &I_{VIN(MAX)}>I_{CHG}\\ &I_{CHG}=100~\text{mA}\\ &No~load~on~SYS~pin,~thermal~loop\\ ¬~active. \end{split}$  | -20%                       | 450                                                 | 20%                        | ΑΩ   |
| I <sub>PRECHG</sub>        | Pre-charge current                                                                              |                                                                                                                                            | 0.07 ×<br>I <sub>CHG</sub> | 0.10 ×<br>I <sub>CHG</sub>                          | 0.15 ×<br>I <sub>CHG</sub> | mA   |
| I <sub>TERM</sub>          | Charge current value for termination detection threshold                                        | I <sub>CHG</sub> = 100 mA                                                                                                                  | 7                          | 10                                                  | 15                         | mA   |



# **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                           | PARAMETER                                                    | TEST CONDITIONS                                                                                                              | MIN  | TYP                          | MAX  | UNIT |
|---------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------|------------------------------|------|------|
| V <sub>RCH</sub>          | Recharge detection threshold                                 | V <sub>BAT</sub> below nominal charger voltage, V <sub>BAT(REG)</sub>                                                        | 55   | 100                          | 170  | mV   |
| I <sub>BAT(DET)</sub>     | Sink current for battery detection                           |                                                                                                                              |      | 1                            |      | mA   |
| t <sub>CHG</sub>          | Charge safety timer<br>(18000 seconds = 5 hours)             |                                                                                                                              |      | 18000                        |      | S    |
| t <sub>PRECHG</sub>       | Pre-charge timer<br>(1800 seconds = 30 minutes)              |                                                                                                                              |      | 1800                         |      | S    |
| $V_{DPPM}$                | DPPM threshold                                               |                                                                                                                              |      | V <sub>BAT</sub> +<br>100 mV |      | V    |
| I <sub>LEAK(nCHG)</sub>   | Leakage current for nCHG_STAT pin                            | V <sub>nCHG_STAT</sub> = 4.2 V<br>CHG_EN = LOW (Charger disabled)                                                            |      |                              | 100  | nA   |
| R <sub>DSON(nCHG)</sub>   | On resistance for nCHG_STAT MOSFET switch                    |                                                                                                                              |      | 20                           | 60   | Ω    |
| I <sub>MAX(nCHG)</sub>    | Maximum input current to nCHG_STAT pin                       |                                                                                                                              |      |                              | 50   | mA   |
| BATTERY CHAP              | RGER NTC MONITOR                                             |                                                                                                                              |      |                              | ·    |      |
| I <sub>TSBIAS</sub>       | TS pin bias current                                          |                                                                                                                              |      | 75                           |      | μA   |
| V <sub>COLD</sub>         | 0°C charge threshold for 10-<br>kΩ NTC<br>( $\beta$ = 3490)  |                                                                                                                              |      | 2100                         |      | mV   |
| V <sub>HYS(COLD)</sub>    | Low temperature threshold hysteresis                         | Battery charging and battery / NTC temperature increasing                                                                    |      | 300                          |      | mV   |
| $V_{HOT}$                 | 50°C charge threshold for 10-<br>kΩ NTC<br>( $\beta$ = 3490) |                                                                                                                              |      | 300                          |      | mV   |
| V <sub>HYS(HOT)</sub>     | High temperature threshold hysteresis                        | Battery charging and battery / NTC temperature decreasing                                                                    |      | 30                           |      | mV   |
| BATTERY CHAP              | RGER THERMAL REGULATION                                      |                                                                                                                              |      |                              |      |      |
| T <sub>J(REG_LOWER)</sub> | Charger lower thermal regulation limit                       |                                                                                                                              |      | 75                           |      | °C   |
| $T_{J(REG\_UPPER)}$       | Charger upper thermal regulation limit                       |                                                                                                                              |      | 95                           |      | °C   |
| $T_{J(OFF)}$              | Charger thermal shutdown temperature                         |                                                                                                                              |      | 105                          |      | °C   |
| T <sub>J(OFF-HYS)</sub>   | Charger thermal shutdown hysteresis                          |                                                                                                                              |      | 20                           |      | °C   |
| LDO                       |                                                              |                                                                                                                              |      |                              |      |      |
| I <sub>MAX(LDO)</sub>     | Maximum LDO output current, $V_{VLDO} = 2.2 \text{ V}$       | V <sub>SYS</sub> = 4.2 V<br>V <sub>VIN</sub> = 0 V<br>VLDO_SET = 0 V                                                         | 30   |                              |      | mA   |
|                           |                                                              | V <sub>SYS</sub> = 4.2 V<br>V <sub>VIN</sub> = 0 V<br>VLDO_SET = V <sub>SYS</sub>                                            | 30   |                              |      | mA   |
| I <sub>SC(LDO)</sub>      | Short circuit current limit                                  |                                                                                                                              | 30   |                              | 100  | mA   |
| $V_{VLDO}$                | LDO output voltage                                           | VLDO_SET = LOW<br>(VLDO_SET pin connected to<br>DGND)<br>3.7 V ≤ V <sub>VIN</sub> ≤ 6.5 V<br>I <sub>LOAD(LDO)</sub> = −10 mA | 2.13 | 2.2                          | 2.27 | V    |
| $V_{VLDO}$                | LDO output voltage                                           | VLDO_SET = HIGH<br>( $V_{VLDO\_SET} = V_{SYS}$ )<br>3.7 $V \le V_{VIN} \le 6.5 V$<br>$I_{LOAD(LDO)} = -10 \text{ mA}$        | 2.91 | 3.0                          | 3.09 | V    |
| V <sub>DO(LDO)</sub>      | LDO Dropout voltage                                          | V <sub>VIN</sub> - V <sub>LDO</sub> when in dropout<br>I <sub>LOAD(LDO)</sub> = -10 mA                                       |      |                              | 200  | mV   |



# **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                            | PARAMETER                                                                                                              | TEST CONDITIONS                                                                                                      | MIN  | TYP  | MAX  | UNIT |
|----------------------------|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------|------|------|------|
|                            | Line regulation                                                                                                        | $3.7 \text{ V} \le \text{V}_{\text{VIN}} \le 6.5 \text{ V}$<br>$\text{I}_{\text{LOAD}(\text{LDO})} = -10 \text{ mA}$ | -1%  |      | 1%   |      |
|                            | Load regulation                                                                                                        | $V_{VIN} = 3.5 \text{ V}$<br>0.1 mA $\leq I_{LOAD(LDO)} \leq -10 \text{ mA}$                                         | -2%  |      | 2%   |      |
| PSRR                       | Power supply rejection ratio                                                                                           | at 20 KHz, $I_{LOAD(LDO)}$ = 10 mA $V_{DO(LDO)}$ = 0.5 V $C_{VLDO}$ = 10 $\mu F$                                     |      | 45   |      | dB   |
| <b>BOOST CONVE</b>         | RTER                                                                                                                   |                                                                                                                      |      |      |      |      |
| $I_{Q(BST)}$               | Boost operating quiescent current                                                                                      | Boost Enabled, BST_EN = High<br>I <sub>OUT(BST)</sub> = 0 mA<br>(boost is not switching)<br>V <sub>BAT</sub> = 3.6 V |      | 2    | 4.5  | μA   |
| R <sub>DSON(BST)</sub>     | Boost MOSFET switch on-<br>resistance                                                                                  | V <sub>IN(BST)</sub> = 2.5 V<br>I <sub>SW(MAIN)</sub> = 200 mA                                                       |      | 0.8  | 1.2  | Ω    |
| I <sub>LKG(BST_SW)</sub>   | Leakage into BST_SW pin<br>(includes leakage into analog<br>h-bridge switches)                                         | BST_EN signal = LOW (Boost disabled) V <sub>BST_SW</sub> = 4.2 V No load on BST_OUT pin                              |      |      | 90   | nA   |
| I <sub>SWLIM(BST)</sub>    | Boost MOSFET switch current limit                                                                                      |                                                                                                                      | 100  | 150  | 200  | mA   |
| V <sub>DIODE(BST)</sub>    | Voltage across integrated boost diode during normal operation                                                          | BST_EN signal = HIGH<br>V <sub>BST_SW</sub> = 16.0 V<br>I <sub>BST_OUT</sub> = -2 mA                                 |      |      | 1.0  | V    |
| V <sub>REF(BST)</sub>      | Boost reference voltage on BST_FB pin                                                                                  |                                                                                                                      | 1.17 | 1.2  | 1.23 | V    |
| V <sub>REFHYS(BST)</sub>   | Boost reference voltage hysteresis on BST_FB pin                                                                       |                                                                                                                      | 2%   | 2.5% | 3.2% |      |
| T <sub>ON(BST)</sub>       | Maximum on time detection threshold                                                                                    |                                                                                                                      | 5    | 6.5  | 8    | μs   |
| T <sub>OFF(BST)</sub>      | Minimum off time detection threshold                                                                                   |                                                                                                                      | 1.4  | 1.75 | 2.1  | μs   |
| T <sub>SHUT(BST)</sub>     | Boost thermal shutdown threshold                                                                                       |                                                                                                                      |      | 105  |      | °C   |
| T <sub>SHUT-HYS(BST)</sub> | Boost thermal shutdown threshold hysteresis                                                                            |                                                                                                                      |      | 20   |      | °C   |
| FULL H-BRIDGE              | E ANALOG SWITCHES                                                                                                      |                                                                                                                      |      |      |      |      |
| $I_{Q(HSW)}$               | Operating quiescent current for h-bridge switches                                                                      |                                                                                                                      |      |      | 5    | μΑ   |
| $R_{DSON(HSW)}$            | H-bridge switches on resistance                                                                                        |                                                                                                                      |      | 20   | 40   | Ω    |
| T <sub>DELAY(HSW-H)</sub>  | H-bridge switch propagation delay, input switched from low to high state.                                              | $V_{HBxy} = 0 \text{ V} \rightarrow V_{VLDO}$                                                                        |      | 100  |      | ns   |
| T <sub>DELAY(HSW-L)</sub>  | H-bridge switch propagation delay, input switched from high to low state.                                              | $V_{HBxy} = V_{VLDO} \rightarrow 0 V$                                                                                |      | 100  |      | ns   |
| POWER MANAG                | GEMENT CORE CONTROLLER                                                                                                 |                                                                                                                      |      |      |      |      |
| V <sub>IL(PMIC)</sub>      | Low logic level for logic<br>signals on power management<br>core<br>(BST_EN, CHG_EN, SLEEP,<br>HBR1, HBR2, HBL1, HBL2) | IO logic level decreasing: $V_{SYS} \rightarrow 0 \text{ V}$ $I_{IN} = 1 \text{ mA}$                                 |      |      | 0.4  | V    |
| V <sub>IH(PMIC)</sub>      | High logic level for signals on<br>power management core<br>(BST_EN, CHG_EN, SLEEP,<br>HBR1, HBR2, HBL1, HBL2)         | IO logic level increasing: $0 \text{ V} \rightarrow \text{V}_{\text{SYS}}$ $I_{\text{IN}} = 1 \text{ mA}$            | 1.2  |      |      | V    |



# **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                            | PARAMETER                        | TEST CONDITIONS                                         | MIN | TYP  | MAX  | UNIT |
|----------------------------|----------------------------------|---------------------------------------------------------|-----|------|------|------|
| $V_{GOOD(LDO)}$            | Power fault detection threshold  | V <sub>VLDO</sub> decreasing                            |     |      | 1.96 | V    |
| V <sub>GOOD_HYS(LDO)</sub> | Power fault detection hysteresis | V <sub>VLDO</sub> increasing                            |     | 50   |      | mV   |
| V <sub>ВАТСОМР</sub>       |                                  | $V_{BAT} = 4.2 \text{ V}$ $V_{VLDO} = 2.2 \text{ V}$    |     | 1.85 |      |      |
|                            | COMP pin voltage (scaled         | $V_{BAT} = 2.5 \text{ V}$<br>$V_{VLDO} = 2.2 \text{ V}$ |     | 1.10 |      | V    |
|                            | down battery voltage)            | $V_{BAT} = 4.2 \text{ V}$<br>$V_{VLDO} = 3.0 \text{ V}$ |     | 1.90 |      | V    |
|                            |                                  | $V_{BAT} = 3.3 \text{ V}$<br>$V_{VLDO} = 3.0 \text{ V}$ |     | 1.50 |      |      |

#### 4.7 Quiescent Current

over operating free-air temperature range (unless otherwise noted)

|                        | PARAMETER                                              | TEST CONDITIONS                                                                                                                                                               | MIN | TYP | MAX  | UNIT |
|------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| I <sub>Q(SLEEP)</sub>  | Power management core quiescent current in sleep mode  | at 25° C  V <sub>BAT</sub> = 3.6 V  V <sub>VIN</sub> = 0 V  No load on LDO  CHG_EN, BST_EN grounded  BST_FB = 300 mV  Power management core in sleep mode / device 'off'      |     | 8.6 | 10.5 | μА   |
| I <sub>Q(ACTIVE)</sub> | Power management core quiescent current in active mode | at 25° C  V <sub>BAT</sub> = 3.6 V  V <sub>VIN</sub> = 0 V  Boost enabled but not switching, H-bridge in grounded state  No load on LDO  Power management core in active mode |     | 39  | 53.5 | μА   |

# 4.8 Typical Characteristics





# 5 Detailed Description

#### 5.1 Overview

The TPS65835 integrates a linear charger, Boost Converter and an MSP430 to create a PMIC for active shutter 3D glasses.

# 5.2 Functional Block Diagram



Figure 5-1. TPS65835 Simplified Functional Block Diagram

#### 5.3 Feature Description

## 5.3.1 System Operation

The system must complete the power up routine before it enters normal operating mode. The specific system operation depends on the setting defined by the state of the SW\_SEL pin. The details of the system operation for each configuration of the SW\_SEL pin are contained in this section.

#### 5.3.1.1 System Power Up



Figure 5-2. System Power Up State Diagram



#### 5.3.1.2 System Operation Using Push Button Switch



Figure 5-3. Push Button State Diagram



#### 5.3.1.3 System Operation Using Slider Switch



Figure 5-4. System Operation Using Slider Switch



## 5.3.2 Linear Charger Operation

This device has an integrated Li-lon battery charger and system power path management feature targeted at space-limited portable applications. The architecture powers the system while simultaneously and independently charging the battery. This feature reduces the number of charge and discharge cycles on the battery, allows for proper charge termination, and enables the system to run with a defective or absent battery pack. It also allows instant system turn-on even with a totally discharged battery.

The input power source for charging the battery and running the system can be an AC adapter or USB port connected to the VIN pin as long as the input meets the device operating conditions outlined in this datasheet. The power-path management feature automatically reduces the charging current if the system load increases. Note that the charger input, VIN, has voltage protection up to 28 V.

#### 5.3.2.1 Battery and TS Detection

To detect and determine between a good or damaged battery, the device checks for a short circuit on the BAT pin by sourcing  $I_{BAT(SC)}$  to the battery and monitoring the voltage on the BAT pin. While sourcing this current if the BAT pin voltage exceeds  $V_{BAT(SC)}$ , a battery has been detected. If the voltage stays below the  $V_{BAT(SC)}$  level, the battery is presumed to be damaged and not safe to charge.

The device will also check for the presence of a  $10\text{-k}\Omega$  NTC thermistor attached to the TS pin of the device. The check for the NTC thermistor on the TS pin is done much like the battery detection feature described previously. The voltage on the TS pin is compared against a defined level and if it is found to be above the threshold, the NTC thermistor is assumed to be disconnected or not used in the system. To reduce the system quiescent current, the NTC thermistor temperature sensing function is only enabled when the device is charging and when the thermistor has been detected.



Figure 5-5. Thermistor Detection and Circuit

#### 5.3.2.2 Battery Charging

The battery is charged in three phases: conditioning pre-charge, constant-current fast charge (current regulation), and a constant-voltage tapering (voltage regulation). In all charge phases, an internal control loop monitors the IC junction temperature and reduces the charge current if an internal temperature threshold is exceeded. Figure 5-6 shows what happens in each of the three charge phases:



Figure 5-6. Battery Charge Phases

In the pre-charge phase, the battery is charged with the pre-charge current that is scaled to be 10% of the fast-charge current set by the resistor connected to the ISET pin. Once the battery voltage crosses the  $V_{LOWV}$  threshold, the battery is charged with the fast-charge current ( $I_{CHG}$ ). As the battery voltage reaches  $V_{BAT(REG)}$ , the battery is held at a constant voltage of  $V_{BAT(REG)}$  and the charge current tapers off as the battery approaches full charge. When the battery current reaches  $I_{TERM}$ , the charger indicates charging is done by making the nCHG\_STAT pin high impedance. Note that termination detection is disabled whenever the charge rate is reduced from the set point because of the actions of the thermal loop, the DPM loop, or the  $V_{IN(LOWV)}$  loop.

## 5.3.2.2.1 Pre-charge

The value for the pre-charge current is set to be 10% of the charge current that is set by the external resistor,  $R_{ISET}$ . Pre-charge current is scaled to lower currents when the charger is in thermal regulation.

## 5.3.2.2.2 Charge Termination

In the fast charge state, once  $V_{BAT} \ge V_{BAT(REG)}$ , the charger enters constant voltage mode. In constant voltage mode, the charge current will taper until termination when the charge current falls below the  $I_{(TERM)}$  threshold (typically 10% of the programmed fast charge current). Termination current is not scaled when the charger is in thermal regulation. When the charging is terminated, the nCHG\_STAT pin will be high impedance (effectively turning off any LED that is connected to this pin).

#### 5.3.2.2.3 Recharge

Once a charge cycle is complete and termination is reached, the battery voltage is monitored. If  $V_{BAT} < V_{BAT(REG)} - V_{RCH}$ , the device determines if the battery has been removed. If the battery is still present, then the recharge cycle begins and will end when  $V_{BAT} \ge V_{BAT(REG)}$ .

## 5.3.2.2.4 Charge Timers

The charger in this device has internal safety timers for the pre-charge and fast charge phases to prevent potential damage to either the battery or the system. The default values for these timers are found as follows: Pre-charge timer = 0.5 hours (30 minutes) and Fast charge timer = 5 hours (300 minutes).



During the fast charge phase, the following events may increase the timer durations:

- 1. The system load current activates the DPM loop which reduces the available charging current
- 2. The input current is reduced because the input voltage has fallen to V<sub>IN(LOW)</sub>
- 3. The device has entered thermal regulation because the IC junction temperature has exceeded T<sub>J(REG)</sub>

During each of these events, the internal timers are slowed down proportionately to the reduction in charging current.

If the pre-charge timer expires before the battery voltage reaches V<sub>LOWV</sub>, the charger indicates a fault condition.

## 5.3.2.3 Charger Status (nCHG\_STAT Pin)

The nCHG\_STAT pin is used to indicate the charger status by an externally connected resistor and LED circuit. The pin is an open drain input and the internal switch is controlled by the logic inside of the charger. This pin may also be connected to a GPIO of the system MCU to indicate charging status. The table below details the status of the nCHG STAT pin for various operating states of the charger.

**CHARGING STATUS** nCHG\_STAT FET / LED Pre-charge / Fast Charge / Charge Termination ON Recharge OFF OVP **OFF** SLEEP **OFF** 

Table 5-1. nCHG\_STAT Functionality

# 5.3.3 LDO Operation

The power management core has a low dropout linear regulator (LDO) with variable output voltage capability. This LDO is used for supplying the microcontroller and may be used to supply either an external IR or RF module, depending on system requirements. The LDO can supply a continuous current of up to 30 mA.

The output voltage (V<sub>VLDO</sub>) of the LDO is set by the state of the VLDO\_SET pin. See Table 5-2 for details on setting the LDO output voltage.

| VLDO_SET STATE                    | VLDO OUTPUT VOLTAGE<br>(V <sub>VLDO</sub> ) |  |  |
|-----------------------------------|---------------------------------------------|--|--|
| Low (VLDO_SET $< V_{IL(PMIC)}$ )  | 2.2 V                                       |  |  |
| High (VLDO_SET > $V_{IH(PMIC)}$ ) | 3.0 V                                       |  |  |

Table 5-2. VLDO\_SET Functionality

### 5.3.3.1 LDO Internal Current Limit

The internal current limit feature helps protect the LDO regulator during fault conditions. During current limit, the output sources a fixed amount of current, defined in the Electrical Characteristics table. The voltage on the output in this stage can not be regulated and will be  $V_{OUT} = I_{LIMIT} \times R_{LOAD}$ . The pass transistor integrated into the LDO will dissipate power, (V<sub>IN</sub> - V<sub>OUT</sub>) x I<sub>LIMIT</sub>, until the device enters thermal shutdown. In thermal shutdown the device will enter the SLEEP / POWER OFF state which means that the LDO will then be disabled and shut off.

### 5.3.4 Boost Converter Operation

The boost converter in this device is designed for active shutter 3D glasses. This load is typically a light load where the average current is 2 mA or lower and the peak current out of a battery is limited in operation. This asynchronous boost converter operates with a minimum off time / maximum on time for the integrated low side switch, these values are specified in the Electrical Characteristics table of this datasheet.

The peak output voltage from the boost converter is adjustable and set by using an external resistor divider connected between BST\_OUT pin, BST\_FB pin, and ground. The peak output voltage is set by choosing resistors for the feedback network such that the voltage on the BST\_FB pin is  $V_{REF(BST)} = 1.2 \text{ V}$ . See Section 6.2.1.2.1 for more information on calculating resistance values for this feedback network.

The efficiency curves for various input voltages over the typical 3D glasses load range (2 mA and lower) are shown below. All curves are for a target V<sub>OUT</sub> of 16 V. For output voltages less than 16 V, a higher efficiency at each operating input voltage should be expected. Note that efficiency is dependent upon the external boost feedback network resistance, the inductor used, and the type of load connected.



#### 5.3.4.1 **Boost Thermal Shutdown**

An internal thermal shutdown mode is implemented in the boost converter that shuts down the device if the typical junction temperature of 105°C is exceeded. If the device is in thermal shutdown mode, the main switch of the boost is open and the device enters the SLEEP / POWER OFF state.



#### 5.3.4.2 Boost Load Disconnect

When the boost is disabled (BST\_EN = LOW), the H-bridge is automatically placed into the OFF state. In the OFF state the high side H-bridge switches are open and the low side switches of the H-bridge are closed. The OFF state grounds and discharges the load, potentially prolonging the life of the LC shutters by eliminating any DC content (see Section 5.3.5.1 for more information regarding the H-bridge states). The disconnection of the load is done with the H-Bridge and can be seen in the next figure (Figure 5-11).



Figure 5-11. Boost Load Disconnect

An advantage to this topology for disconnecting the load is that the boost output capacitor is charged to approximately the SYS voltage level, specifically  $V_{SYS}$  -  $V_{DIODE(BST)}$ , when the boost is disabled. This design ensures that there is not a large in-rush current into the boost output capacitor when the boost is enabled. The boost operation efficiency is also increased because there is no load disconnect switch in the boost output path. A load disconnect switch would decrease efficiency because of the resistance that it would introduce.

#### 5.3.5 Full H-Bridge Analog Switches

The TPS65835 has two integrated full H-bridge analog switches that are connected to GPIO ports on the MSP430 and can be controlled by the MSP430 core for various system functions. There is an internal level shifter that manages the input signals to the H-Bridge switches.

#### 5.3.5.1 H-Bridge Switch Control

The H-Bridge switches are controlled by the MSP430 core for system operation - specifically to control charge polarity on the LCD shutters. Depending on the state of the signals from the MSP430 core, the H-Bridge will be put into 4 different states. These states are:

- OPEN: All Switches Opened
- CHARGE+: Boost Output Voltage Present on Pins LCLP or LCRP
- CHARGE-: Boost Output Voltage Present on Pins LCLN or LCRN
- GROUNDED: High side switches are opened and low side switches are closed

If CHARGE+ state is followed by the CHARGE- state, the voltage across the capacitor connected to the H-Bridge output terminals will be reversed. The system automatically switches to the GROUNDED state when the boost is disabled by the BST\_EN pin. For more details, see Section 5.3.1.

Table 5-3. H-Bridge States from Inputs

| HBx2 [HBL2 & HBR2] | HBx1 [HBL1 & HBR1] | H-Bridge<br>STATE |
|--------------------|--------------------|-------------------|
| 0                  | 0                  | OPEN              |
| 0                  | 1                  | CHARGE +          |
| 1                  | 0                  | CHARGE -          |
| 1                  | 1                  | GROUNDED          |



Figure 5-12. H-Bridge States



Figure 5-13. H-Bridge States from Oscilloscope



#### 5.3.6 Power Management Core Control

The power management core is controlled with external pins that can set system behavior by their status along with internal connections to GPIOs from the MSP430. The internal connections to the GPIOs from the MSP430 can be modified through the code implemented in the MSP430.

#### 5.3.6.1 SLEEP / Power Control Pin Function

The internal SLEEP signal between the power management device and the MSP430 can be used to control the power down behavior of the device. This has multiple practical applications such as a watchdog implementation for the communication between the sender (TV) and the receiver (3D glasses) or different required system on and off times; typically when the push-button press timing for an off event is a few seconds in length, programmable by software in the system MCU.

If there is a requirement that the push-button press for system on and off events are different, the SLEEP signal must be set to a logic high value ( $V_{SLEEP} > V_{IH(PMIC)}$ ) upon system startup. This implementation allows the device to power down the system on the falling edge of the SLEEP signal (when:  $V_{SLEEP} < V_{IL(PMIC)}$ ).



Figure 5-14. SLEEP Signal to Force System Power Off

#### 5.3.6.2 COMP Pin Functionality

The COMP pin is used to output a scaled down voltage level related to the battery voltage for input to the comparator of the MSP430. Applications for this COMP feature could be to generate an interrupt on the MSP430 when the battery voltage drops under a threshold and the device can then be shut down or indicate to the end user with an LED that the battery requires charging.



Figure 5-15. COMP Pin Internal Connection



Table 5-4. Scaling Resistors for COMP Pin Function  $(V_{VLDO} = 2.2 \text{ V})$ 

| SCALING RESISTORS FOR COMP PIN FUNCTION | VALUE   |
|-----------------------------------------|---------|
| R <sub>BSCL1</sub>                      | 3.0 ΜΩ  |
| R <sub>BSCL2</sub>                      | 2.36 ΜΩ |

Table 5-5. Scaling Resistors for COMP Pin Function  $(V_{VLDO} = 3.0 \text{ V})$ 

| SCALING RESISTORS FOR COMP PIN FUNCTION | VALUE   |
|-----------------------------------------|---------|
| R <sub>BSCL1</sub>                      | 3.0 ΜΩ  |
| R <sub>BSCL2</sub>                      | 2.48 ΜΩ |

Using the designed values in Table 5-4 or Table 5-5, the voltage on the COMP pin will be:  $V_{COMP} = 0.5 \times V_{VLDO} + 300 \text{ mV}$ . This ensures that the COMP pin voltage will be close to half of the LDO output voltage plus the LDO dropout voltage of the device. The COMP pin can also be used as an input to ADC channel A0 of the integrated MSP430 microcontroller. This is useful if greater measurement accuracy or increased functionality is desired from this function.

#### 5.3.6.3 SW\_SEL Pin Functionality

The SW\_SEL pin is used to select what type of switch is connected to the SWITCH pin of the device. Selection between a push-button and a slider switch can be made based on the state of this pin.

Table 5-6. SW\_SEL Settings

| SW_SEL STATE                                                                             | TYPE OF SWITCH SELECTED |
|------------------------------------------------------------------------------------------|-------------------------|
|                                                                                          | Slider Switch           |
| $\begin{array}{c} \text{High} \\ (V_{\text{SW\_SEL}} > V_{\text{IH(PMIC)}}) \end{array}$ | Push-button             |

When the push button switch type is selected, the device will debounce the SWITCH input with a 32-ms timer for both the ON and OFF events and either power on or off the device. Using the push-button switch function, the ON and OFF timings are equal;  $t_{ON} = t_{OFF}$ . If the system requirements are such that the on and off timings should be different,  $t_{ON} \neq t_{OFF}$ , then refer to the following section for the correct system setup: Section 6.2.1.2.2.When the slider switch operation is selected, the SWITCH pin must be externally pulled up to the SYS voltage with a resistor and the output connected to the slider switch. When the SWITCH pin is pulled to ground, the device will turn on and enter the power up sequence.

#### 5.3.6.4 SWITCH Pin

The SWITCH pin behavior is defined by the SW\_SEL pin (Section 5.3.6.3) which defines the type of switch that is connected to the system; either a slider switch or push-button.

#### 5.3.6.5 Slider Switch Behavior

If a slider switch is connected in the system then the system power state and VLDO output (which powers the internal MSP430) is defined by the state of the slider switch. If the slider is in the *off* position than the SWITCH pin should be connected to the SYS pin. If the slider is in the *on* position than the SWITCH pin should be connected to ground. Figure 5-16 details the system operation using the slider switch configuration.





Figure 5-16. SWITCH, Slider Power On-Off Behavior

#### 5.3.6.6 Push-Button Switch Behavior

The system is powered on or off by a push-button press after a press that is greater than 32 ms. The following figures (Figure 5-17 and Figure 5-18) show the system behavior and the expected VLDO output during the normal push-button operation where the ON and OFF press timings are the same value,  $t_{\text{ON}} = t_{\text{OFF}}$ .



Figure 5-17. SWITCH, Push-button Power On Behavior



Figure 5-18. SWITCH, Push-Button Power Off Behavior

#### 5.4 Device Functional Modes

#### 5.4.1 SLEEP State

If the device is in the SLEEP State or Device IDLE mode, the Sleep control supervisor and the battery charger/power path remain active. The Boost and LDO are disabled.

# 5.4.2 NORMAL Operating Mode

Once the system completes the power up routine, it enters the normal operating mode. The specific system operation is set by the SW\_SEL pin.



#### 5.5 MSP430 CORE

#### 5.5.1 MSP430 Electrical Characteristics

#### 5.5.1.1 MSP430 Recommended Operating Conditions

|                     |                                                                                 |                                                    | MIN | NOM | MAX        | UNIT |
|---------------------|---------------------------------------------------------------------------------|----------------------------------------------------|-----|-----|------------|------|
|                     |                                                                                 | During program execution                           | 1.8 |     | 3.6        |      |
| V <sub>CC</sub>     | Supply voltage                                                                  | During flash programming/erase                     | 2.2 |     | 3.6        | V    |
| $V_{SS}$            | Supply voltage                                                                  |                                                    |     | 0   |            | V    |
|                     |                                                                                 | V <sub>CC</sub> = 1.8 V,<br>Duty cycle = 50% ± 10% | dc  |     | 6          |      |
| f <sub>SYSTEM</sub> | Processor frequency (maximum MCLK frequency using the USART module) $^{(1)(2)}$ | V <sub>CC</sub> = 2.7 V,<br>Duty cycle = 50% ± 10% | dc  |     | 3.6<br>3.6 | MHz  |
|                     |                                                                                 | 16                                                 | •   |     |            |      |

<sup>(1)</sup> The MSP430 CPU is clocked directly with MCLK. Both the high and low phase of MCLK must not exceed the pulse width of the specified maximum frequency.

<sup>(2)</sup> Modules might have a different maximum input clock specification. See the specification of the respective module in this data sheet.



Note: Minimum processor frequency is defined by system clock. Flash program or erase operations require a minimum V<sub>CC</sub> of 2.2 V.

Figure 5-19. Safe Operating Area

#### 5.5.1.2 Active Mode Supply Current Into V<sub>CC</sub> Excluding External Current

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)(1)(2)

| PARAMETER                                              | TEST CONDITIONS                                                                                                                                             | T <sub>A</sub> | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|-----|-----|-----|------|
|                                                        | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 1 \text{ MHz},$                                                                                                           |                | 2.2 V           |     | 230 |     |      |
| I <sub>AM,1MHz</sub> Active mode (AM) current at 1 MHz | f <sub>ACLK</sub> = 0 Hz,<br>Program executes in flash,<br>BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>CPUOFF = 0, SCG0 = 0, SCG1 = 0,<br>OSCOFF = 0 |                | 3 V             |     | 330 | 420 | μΑ   |

<sup>(1)</sup> All inputs are tied to 0 V or to V<sub>CC</sub>. Outputs do not source or sink any current.

<sup>(2)</sup> The currents are characterized with a Micro Crystal CC4V-T1A SMD crystal with a load capacitance of 9 pF. The internal and external load capacitance is chosen to closely match the required 9 pF.

# 5.5.1.3 Typical Characteristics, Active Mode Supply Current (Into V<sub>CC</sub>)



## 5.5.1.4 Low-Power Mode Supply Currents (Into V<sub>CC</sub>) Excluding External Current

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup> (2)

| P                       | ARAMETER                                          | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                      | T <sub>A</sub> | V <sub>CC</sub> | MIN TYP | MAX | UNIT |
|-------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|---------|-----|------|
| I <sub>LPM0,1MHz</sub>  | Low-power mode 0 (LPM0) current <sup>(3)</sup>    | $ \begin{aligned} &f_{\text{MCLK}} = 0 \text{ MHz}, \\ &f_{\text{SMCLK}} = f_{\text{DCO}} = 1 \text{ MHz}, \\ &f_{\text{ACLK}} = 32768 \text{ Hz}, \\ &\text{BCSCTL1} = \text{CALBC1\_1MHZ}, \\ &\text{DCOCTL} = \text{CALDCO\_1MHZ}, \\ &\text{CPUOFF} = 1, \text{SCG0} = 0, \text{SCG1} = 0, \\ &\text{OSCOFF} = 0 \end{aligned} $ | 25°C           | 2.2 V           | 56      |     | μΑ   |
| I <sub>LPM2</sub>       | Low-power mode 2<br>(LPM2) current <sup>(4)</sup> | $\begin{split} f_{MCLK} &= f_{SMCLK} = 0 \text{ MHz}, \\ f_{DCO} &= 1 \text{ MHz}, \\ f_{ACLK} &= 32768 \text{ Hz}, \\ BCSCTL1 &= CALBC1\_1MHZ, \\ DCOCTL &= CALDCO\_1MHZ, \\ CPUOFF &= 1, SCG0 = 0, SCG1 = 1, \\ OSCOFF &= 0 \end{split}$                                                                                           | 25°C           | 2.2 V           | 22      |     | μА   |
| I <sub>LPM3,LFXT1</sub> | Low-power mode 3 (LPM3) current <sup>(4)</sup>    | $ \begin{aligned} f_{DCO} &= f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}, \\ f_{ACLK} &= 32768 \text{ Hz}, \\ CPUOFF &= 1, SCG0 = 1, SCG1 = 1, \\ OSCOFF &= 0 \end{aligned} $                                                                                                                                                               | 25°C           | 2.2 V           | 0.7     | 1.5 | μA   |
| I <sub>LPM3,VLO</sub>   | Low-power mode 3 current, (LPM3) <sup>(4)</sup>   | $ \begin{aligned} f_{DCO} &= f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}, \\ f_{ACLK} & \text{from internal LF oscillator (VLO)}, \\ CPUOFF &= 1, SCG0 = 1, SCG1 = 1, \\ OSCOFF &= 0 \end{aligned} $                                                                                                                                        | 25°C           | 2.2 V           | 0.5     | 0.7 | μA   |
|                         | 1                                                 | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0 \text{ MHz},$                                                                                                                                                                                                                                                                                    | 25°C           |                 | 0.1     | 0.5 |      |
| I <sub>LPM4</sub>       | Low-power mode 4<br>(LPM4) current <sup>(5)</sup> | f <sub>ACLK</sub> = 0 Hz,<br>CPUOFF = 1, SCG0 = 1, SCG1 = 1,<br>OSCOFF = 1                                                                                                                                                                                                                                                           | 85°C           | 2.2 V           | 0.8     | 1.7 | μA   |

<sup>(1)</sup> All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current.

<sup>(2)</sup> The currents are characterized with a Micro Crystal CC4V-T1A SMD crystal with a load capacitance of 9 pF. The internal and external load capacitance is chosen to closely match the required 9 pF.

<sup>(3)</sup> Current for brownout and WDT clocked by SMCLK included.

<sup>(4)</sup> Current for brownout and WDT clocked by ACLK included.

<sup>(5)</sup> Current for brownout included.



#### 5.5.1.5 Typical Characteristics, Low-Power Mode Supply Currents

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)



## 5.5.1.6 Schmitt-Trigger Inputs, Ports Px

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                                                       | TEST CONDITIONS                                                                                    | V <sub>CC</sub> | MIN                  | TYP | MAX                  | UNIT |
|-------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------|----------------------|-----|----------------------|------|
| V                 | Desitive gains input threshold valtage                          |                                                                                                    |                 | 0.45 V <sub>CC</sub> |     | 0.75 V <sub>CC</sub> | V    |
| V <sub>IT+</sub>  | Positive-going input threshold voltage                          |                                                                                                    | 3 V             | 1.35                 |     | 2.25                 | V    |
| V                 | Negative going input threshold valtage                          |                                                                                                    |                 | 0.25 V <sub>CC</sub> |     | 0.55 V <sub>CC</sub> | \/   |
| VIT-              | V <sub>IT</sub> Negative-going input threshold voltage          |                                                                                                    | 3 V             | 0.75                 |     | 1.65                 | V    |
| $V_{hys}$         | Input voltage hysteresis (V <sub>IT+</sub> - V <sub>IT-</sub> ) |                                                                                                    | 3 V             | 0.3                  |     | 1                    | V    |
| R <sub>Pull</sub> | Pull-up/pull-down resistor                                      | For pull-up: V <sub>IN</sub> = V <sub>SS</sub><br>For pull-down: V <sub>IN</sub> = V <sub>CC</sub> | 3 V             | 20                   | 35  | 50                   | kΩ   |
| Cı                | Input capacitance                                               | $V_{IN} = V_{SS}$ or $V_{CC}$                                                                      |                 |                      | 5   |                      | рF   |

#### 5.5.1.7 Leakage Current, Ports Px

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                      | TEST CONDITIONS | V <sub>CC</sub> | MIN MAX | UNIT |
|------------------------|--------------------------------|-----------------|-----------------|---------|------|
| I <sub>lkg(Px.y)</sub> | High-impedance leakage current | (1) (2)         | 3 V             | ±50     | nA   |

<sup>(1)</sup> The leakage current is measured with VSS or VCC applied to the corresponding pin(s), unless otherwise noted.

#### 5.5.1.8 Outputs, Ports Px

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|          | PARAMETER                 | TEST CONDITIONS                     | V <sub>CC</sub> | MIN TYP               | MAX | UNIT |
|----------|---------------------------|-------------------------------------|-----------------|-----------------------|-----|------|
| $V_{OH}$ | High-level output voltage | $I_{(OHmax)} = -6 \text{ mA}^{(1)}$ | 3 V             | V <sub>CC</sub> - 0.3 |     | V    |
| $V_{OL}$ | Low-level output voltage  | $I_{(OLmax)} = 6 \text{ mA}^{(1)}$  | 3 V             | V <sub>SS</sub> + 0.3 |     | V    |

<sup>(1)</sup> The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±48 mA to hold the maximum voltage drop specified.

<sup>(2)</sup> The leakage of the digital port pins is measured individually. The port pin is selected for input and the pull-up/pull-down resistor is disabled.



#### 5.5.1.9 Output Frequency, Ports Px

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                         | TEST CONDITIONS                                                   | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|-----------------------|-----------------------------------|-------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| f <sub>Px.y</sub>     | Port output frequency (with load) | Px.y, $C_L = 20 \text{ pF}$ , $R_L = 1 \text{ k}\Omega^{(1)}$ (2) | 3 V             |     | 12  |     | MHz  |
| f <sub>Port_CLK</sub> | Clock output frequency            | $Px.y, C_L = 20 pF^{(2)}$                                         | 3 V             |     | 16  |     | MHz  |

A resistive divider with two 0.5-kΩ resistors between V<sub>CC</sub> and V<sub>SS</sub> is used as load. The output is connected to the center tap of the divider.

#### 5.5.1.10 Typical Characteristics, Outputs

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)



Figure 5-26. Typical High-Level Output Current vs High-Level Output Voltage

Figure 5-27. Typical High-Level Output Current vs High-Level Output Voltage

<sup>(2)</sup> The output voltage reaches at least 10% and 90% V<sub>CC</sub> at the specified toggle frequency.



over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

#### 5.5.1.11 Pin-Oscillator Frequency - Ports Px

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                      | PARAMETER                         | TEST CONDITIONS                                                            | V <sub>CC</sub> | MIN T | YP MA | X UNIT |
|----------------------|-----------------------------------|----------------------------------------------------------------------------|-----------------|-------|-------|--------|
| fo                   | Port output appillation frequency | P1.y, $C_L = 10 \text{ pF}$ , $R_L = 100 \text{ k}\Omega^{(1)(2)}$         | 3 V             | 14    | 100   | kHz    |
| fo <sub>P1.x</sub>   | Port output oscillation frequency | P1.y, $C_L = 20 \text{ pF}$ , $R_L = 100 \text{ k}\Omega^{(1)(2)}$         | 3 V             | 9     | 900   | KHZ    |
| fo <sub>P2.x</sub>   | Port output oscillation frequency | P2.0 to P2.5, $C_L = 10 \text{ pF}$ , $R_L = 100 \text{ k}\Omega^{(1)(2)}$ |                 | 18    | 300   | kHz    |
|                      |                                   | P2.0 to P2.5, $C_L = 20$ pF, $R_L = 100 \text{ k}\Omega^{(1)(2)}$          | 3 V             | 10    | 000   | KHZ    |
| fo <sub>P2.6/7</sub> | Port output oscillation frequency | P2.6 and P2.7, $C_L$ = 20 pF, $R_L$ = 100 $k\Omega^{(1)(2)}$               | 3 V             | -     | 700   | kHz    |
| fo <sub>P3.x</sub>   | Port output oscillation frequency | P3.y, $C_L = 10 \text{ pF}$ , $R_L = 100 \text{ k}\Omega^{(1)(2)}$         |                 | 18    | 300   | kHz    |
|                      |                                   | P3.y, $C_L = 20 \text{ pF}$ , $R_L = 100 \text{ k}\Omega^{(1)(2)}$         |                 | 10    | 000   | KΠZ    |

A resistive divider with two 0.5-kΩ resistors between V<sub>CC</sub> and V<sub>SS</sub> is used as load. The output is connected to the center tap of the divider.

#### 5.5.1.12 Typical Characteristics, Pin-Oscillator Frequency





One output active at a time. Figure 5-29. Typical Oscillating Frequency vs Load Capacitance

# 5.5.1.13 POR/Brownout Reset (BOR)<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER               |                                                                 | TEST CONDITIONS                | V <sub>CC</sub> | MIN TYP                      | MAX | UNIT |
|-------------------------|-----------------------------------------------------------------|--------------------------------|-----------------|------------------------------|-----|------|
| V <sub>CC(start)</sub>  | See Figure 5-30                                                 | dV <sub>CC</sub> /dt ≤ 3 V/s   |                 | 0.7 ×<br>V <sub>(B_IT)</sub> |     | ٧    |
| $V_{(B\_IT-)}$          | See Figure 5-30 through Figure 5-32                             | $dV_{CC}/dt \le 3 \text{ V/s}$ |                 | 1.35                         |     | V    |
| V <sub>hys(B_IT-)</sub> | See Figure 5-30                                                 | $dV_{CC}/dt \le 3 \text{ V/s}$ |                 | 140                          |     | mV   |
| t <sub>d(BOR)</sub>     | See Figure 5-30                                                 |                                |                 | 2000                         |     | μs   |
| t <sub>(reset)</sub>    | Pulse length needed at RST/NMI pin to accepted reset internally |                                | 2.2 V           | 2                            |     | μs   |

<sup>(1)</sup> The current consumption of the brownout module is already included in the  $I_{CC}$  current consumption data. The voltage level  $V_{(B\_IT-)} + V_{hys(B\_IT-)}$  is  $\leq 1.8 \text{ V}$ .

<sup>(2)</sup> The output voltage reaches at least 10% and 90% V<sub>CC</sub> at the specified toggle frequency.





Figure 5-30. POR/Brownout Reset (BOR) vs Supply Voltage

## 5.5.1.14 Typical Characteristics, POR/Brownout Reset (BOR)



Figure 5-31. V<sub>CC(drop)</sub> Level With a Square Voltage Drop to Generate a POR/Brownout Signal



Figure 5-32. V<sub>CC(drop)</sub> Level With a Triangle Voltage Drop to Generate a POR/Brownout Signal



# 5.5.1.15 DCO Frequency

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                                    | TEST CONDITIONS                                    | V <sub>CC</sub> | MIN  | TYP  | MAX  | UNIT  |
|------------------------|----------------------------------------------|----------------------------------------------------|-----------------|------|------|------|-------|
|                        |                                              | RSELx < 14                                         |                 | 1.8  |      | 3.6  |       |
| V <sub>CC</sub>        | Supply voltage                               | RSELx = 14                                         |                 | 2.2  |      | 3.6  | V     |
|                        |                                              | RSELx = 15                                         |                 | 3    |      | 3.6  | 1     |
| f <sub>DCO(0,0)</sub>  | DCO frequency (0, 0)                         | RSELx = 0, $DCOx = 0$ , $MODx = 0$                 | 3 V             | 0.06 |      | 0.14 | MHz   |
| f <sub>DCO(0,3)</sub>  | DCO frequency (0, 3)                         | RSELx = 0, $DCOx = 3$ , $MODx = 0$                 | 3 V             | 0.07 |      | 0.17 | MHz   |
| f <sub>DCO(1,3)</sub>  | DCO frequency (1, 3)                         | RSELx = 1, $DCOx = 3$ , $MODx = 0$                 | 3 V             |      | 0.15 |      | MHz   |
| f <sub>DCO(2,3)</sub>  | DCO frequency (2, 3)                         | RSELx = 2, $DCOx = 3$ , $MODx = 0$                 | 3 V             |      | 0.21 |      | MHz   |
| f <sub>DCO(3,3)</sub>  | DCO frequency (3, 3)                         | RSELx = 3, $DCOx = 3$ , $MODx = 0$                 | 3 V             |      | 0.30 |      | MHz   |
| f <sub>DCO(4,3)</sub>  | DCO frequency (4, 3)                         | RSELx = 4, $DCOx = 3$ , $MODx = 0$                 | 3 V             |      | 0.41 |      | MHz   |
| f <sub>DCO(5,3)</sub>  | DCO frequency (5, 3)                         | RSELx = 5, $DCOx = 3$ , $MODx = 0$                 | 3 V             |      | 0.58 |      | MHz   |
| f <sub>DCO(6,3)</sub>  | DCO frequency (6, 3)                         | RSELx = 6, $DCOx = 3$ , $MODx = 0$                 | 3 V             | 0.54 |      | 1.06 | MHz   |
| f <sub>DCO(7,3)</sub>  | DCO frequency (7, 3)                         | RSELx = 7, $DCOx = 3$ , $MODx = 0$                 | 3 V             | 0.80 |      | 1.50 | MHz   |
| f <sub>DCO(8,3)</sub>  | DCO frequency (8, 3)                         | RSELx = 8, $DCOx = 3$ , $MODx = 0$                 | 3 V             |      | 1.6  |      | MHz   |
| f <sub>DCO(9,3)</sub>  | DCO frequency (9, 3)                         | RSELx = 9, $DCOx = 3$ , $MODx = 0$                 | 3 V             |      | 2.3  |      | MHz   |
| f <sub>DCO(10,3)</sub> | DCO frequency (10, 3)                        | RSELx = 10, $DCOx = 3$ , $MODx = 0$                | 3 V             |      | 3.4  |      | MHz   |
| f <sub>DCO(11,3)</sub> | DCO frequency (11, 3)                        | RSELx = 11, $DCOx = 3$ , $MODx = 0$                | 3 V             |      | 4.25 |      | MHz   |
| f <sub>DCO(12,3)</sub> | DCO frequency (12, 3)                        | RSELx = 12, DCOx = 3, MODx = 0                     | 3 V             | 4.30 |      | 7.30 | MHz   |
| f <sub>DCO(13,3)</sub> | DCO frequency (13, 3)                        | RSELx = 13, $DCOx = 3$ , $MODx = 0$                | 3 V             | 6.00 | 7.8  | 9.60 | MHz   |
| f <sub>DCO(14,3)</sub> | DCO frequency (14, 3)                        | RSELx = 14, $DCOx = 3$ , $MODx = 0$                | 3 V             | 8.60 |      | 13.9 | MHz   |
| f <sub>DCO(15,3)</sub> | DCO frequency (15, 3)                        | RSELx = 15, $DCOx = 3$ , $MODx = 0$                | 3 V             | 12.0 |      | 18.5 | MHz   |
| f <sub>DCO(15,7)</sub> | DCO frequency (15, 7)                        | RSELx = 15, $DCOx = 7$ , $MODx = 0$                | 3 V             | 16.0 |      | 26.0 | MHz   |
| S <sub>RSEL</sub>      | Frequency step between range RSEL and RSEL+1 | $S_{RSEL} = f_{DCO(RSEL+1,DCO)}/f_{DCO(RSEL,DCO)}$ | 3 V             |      | 1.35 |      | ratio |
| S <sub>DCO</sub>       | Frequency step between tap DCO and DCO+1     | $S_{DCO} = f_{DCO(RSEL,DCO+1)}/f_{DCO(RSEL,DCO)}$  | 3 V             |      | 1.08 |      | ratio |
| Duty cycle             |                                              | Measured at SMCLK output                           | 3 V             |      | 50%  |      | 1     |



# 5.5.1.16 Calibrated DCO Frequencies, Tolerance

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER                                        | TEST CONDITIONS                                                                 | T <sub>A</sub> | V <sub>cc</sub> | MIN | TYP   | MAX | UNIT |
|--------------------------------------------------|---------------------------------------------------------------------------------|----------------|-----------------|-----|-------|-----|------|
| 1-MHz tolerance over temperature <sup>(1)</sup>  | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>calibrated at 30°C and 3 V   | 0°C to 85°C    | 3 V             | -3% | ±0.5% | 3%  |      |
| 1-MHz tolerance over V <sub>CC</sub>             | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>calibrated at 30°C and 3 V   | 30°C           | 1.8 V to 3.6 V  | -3% | ±2%   | 3%  |      |
| 1-MHz tolerance overall                          | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>calibrated at 30°C and 3 V   | -40°C to 85°C  | 1.8 V to 3.6 V  | -6% | ±3%   | 6%  |      |
| 8-MHz tolerance over temperature <sup>(1)</sup>  | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>calibrated at 30°C and 3 V   | 0°C to 85°C    | 3 V             | -3% | ±0.5% | 3%  |      |
| 8-MHz tolerance over V <sub>CC</sub>             | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>calibrated at 30°C and 3 V   | 30°C           | 2.2 V to 3.6 V  | -3% | ±2%   | 3%  |      |
| 8-MHz tolerance overall                          | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>calibrated at 30°C and 3 V   | -40°C to 85°C  | 2.2 V to 3.6 V  | -6% | ±3%   | 6%  |      |
| 12-MHz tolerance over temperature (1)            | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>calibrated at 30°C and 3 V | 0°C to 85°C    | 3 V             | -3% | ±0.5% | 3%  |      |
| 12-MHz tolerance over V <sub>CC</sub>            | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>calibrated at 30°C and 3 V | 30°C           | 2.7 V to 3.6 V  | -3% | ±2%   | 3%  |      |
| 12-MHz tolerance overall                         | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>calibrated at 30°C and 3 V | -40°C to 85°C  | 2.7 V to 3.6 V  | -6% | ±3%   | 6%  |      |
| 16-MHz tolerance over temperature <sup>(1)</sup> | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>calibrated at 30°C and 3 V | 0°C to 85°C    | 3 V             | -3% | ±0.5% | 3%  |      |
| 16-MHz tolerance over V <sub>CC</sub>            | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>calibrated at 30°C and 3 V | 30°C           | 3.3 V to 3.6 V  | -3% | ±2%   | 3%  |      |
| 16-MHz tolerance overall                         | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>calibrated at 30°C and 3 V | -40°C to 85°C  | 3.3 V to 3.6 V  | -6% | ±3%   | 6%  |      |

<sup>(1)</sup> This is the frequency change from the measured frequency at 30°C over temperature.



## 5.5.1.17 Wake-Up From Lower-Power Modes (LPM3/4)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                                         | TEST CONDITIONS                                | V <sub>CC</sub> | MIN                                                | TYP | MAX | UNIT |
|-------------------------|---------------------------------------------------|------------------------------------------------|-----------------|----------------------------------------------------|-----|-----|------|
| t <sub>DCO,LPM3/4</sub> | DCO clock wake-up time from LPM3/4 <sup>(1)</sup> | BCSCTL1 = CALBC1_1MHz,<br>DCOCTL = CALDCO_1MHz | 3 V             | 1.5                                                |     | μs  |      |
| t <sub>CPU,LPM3/4</sub> | CPU wake-up time from LPM3/4 <sup>(2)</sup>       |                                                |                 | 1/f <sub>MCLK</sub> +<br>t <sub>Clock,LPM3/4</sub> |     |     |      |

The DCO clock wake-up time is measured from the edge of an external wake-up signal (e.g., port interrupt) to the first clock edge observable externally on a clock pin (MCLK or SMCLK).

## 5.5.1.18 Typical Characteristics, DCO Clock Wake-Up Time From LPM3/4



Figure 5-33. DCO Wake-Up Time From LPM3 vs DCO Frequency

<sup>(2)</sup> Parameter applicable only if DCOCLK is used for MCLK.



#### 5.5.1.19 Crystal Oscillator, XT1, Low-Frequency Mode

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                             | PARAMETER (1)                                                     | TEST CONDITIONS                                                                      | V <sub>CC</sub> | MIN   | TYP   | MAX   | UNIT |
|-----------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------|-------|-------|-------|------|
| f <sub>LFXT1,LF</sub>       | LFXT1 oscillator crystal frequency, LF mode 0, 1                  | XTS = 0, LFXT1Sx = 0 or 1                                                            | 1.8 V to 3.6 V  |       | 32768 |       | Hz   |
| f <sub>LFXT1,LF,logic</sub> | LFXT1 oscillator logic level square wave input frequency, LF mode | XTS = 0, XCAPx = 0, LFXT1Sx = 3                                                      | 1.8 V to 3.6 V  | 10000 | 32768 | 50000 | Hz   |
| 04                          | Oscillation allowance for                                         | XTS = 0, LFXT1Sx = 0,<br>f <sub>LFXT1,LF</sub> = 32768 Hz, C <sub>L,eff</sub> = 6 pF |                 |       | 500   |       | kΩ   |
| OA <sub>LF</sub>            | LF crystals                                                       | $XTS = 0$ , $LFXT1Sx = 0$ , $f_{LFXT1,LF} = 32768$ Hz, $C_{L,eff} = 12$ pF           |                 |       | 200   |       | K12  |
|                             |                                                                   | XTS = 0, $XCAPx = 0$                                                                 |                 |       | 1     |       |      |
| 0                           | Integrated effective load capacitance, LF mode (2)                | XTS = 0, $XCAPx = 1$                                                                 |                 |       | 5.5   |       | ~F   |
| $C_{L,eff}$                 |                                                                   | XTS = 0, $XCAPx = 2$                                                                 |                 |       | 8.5   |       | pF   |
|                             |                                                                   | XTS = 0, $XCAPx = 3$                                                                 |                 |       | 11    |       |      |
| Duty cycle                  | LF mode                                                           | XTS = 0, Measured at P2.0/ACLK, f <sub>LFXT1,LF</sub> = 32768 Hz                     | 2.2 V           | 30%   | 50%   | 70%   |      |
| f <sub>Fault,LF</sub>       | Oscillator fault frequency,<br>LF mode <sup>(3)</sup>             | XTS = 0, XCAPx = 0, LFXT1Sx = 3 <sup>(4)</sup>                                       | 2.2 V           | 10    |       | 10000 | Hz   |

- (1) To improve EMI on the XT1 oscillator, the following guidelines should be observed.
  - Keep the trace between the device and the crystal as short as possible.
  - Design a good ground plane around the oscillator pins.
  - Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.
  - Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.
  - · Use assembly materials and praxis to avoid any parasitic load on the oscillator XIN and XOUT pins.
  - If conformal coating is used, ensure that it does not induce capacitive/resistive leakage between the oscillator pins.
  - Do not route the XOUT line to the JTAG header to support the serial programming adapter as shown in other documentation. This signal is no longer required for the serial programming adapter.
- (2) Includes parasitic bond and package capacitance (approximately 2 pF per pin). Since the PCB adds additional capacitance, it is recommended to verify the correct load by measuring the ACLK frequency. For a correct setup, the effective load capacitance should always match the specification of the used crystal.
- (3) Frequencies below the MIN specification set the fault flag. Frequencies above the MAX specification do not set the fault flag. Frequencies in between might set the flag.
- (4) Measured with logic-level input frequency but also applies to operation with crystals.

#### 5.5.1.20 Internal Very-Low-Power Low-Frequency Oscillator (VLO)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER                          | T <sub>A</sub> | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|--------------------|------------------------------------|----------------|-----------------|-----|-----|-----|------|
| $f_{VLO}$          | VLO frequency                      | -40°C to 85°C  | 3 V             | 4   | 12  | 20  | kHz  |
| $df_{VLO}\!/d_T$   | VLO frequency temperature drift    | –40°C to 85°C  | 3 V             |     | 0.5 |     | %/°C |
| $df_{VLO}/dV_{CC}$ | VLO frequency supply voltage drift | 25°C           | 1.8 V to 3.6 V  |     | 4   |     | %/V  |



#### 5.5.1.21 Timer A

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                     | TEST CONDITIONS               | $v_{cc}$ | MIN | TYP                 | MAX | UNIT |
|---------------------|-------------------------------|-------------------------------|----------|-----|---------------------|-----|------|
| $f_{TA}$            | Timer_A input clock frequency | SMCLK, duty cycle = 50% ± 10% |          |     | f <sub>SYSTEM</sub> |     | MHz  |
| t <sub>TA,cap</sub> | Timer_A capture timing        | TA0, TA1                      | 3 V      | 20  |                     |     | ns   |

### 5.5.1.22 USCI (UART Mode)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                                                                | TEST CONDITIONS               | V <sub>CC</sub> | MIN | TYP                 | MAX | UNIT |
|-------------------------|--------------------------------------------------------------------------|-------------------------------|-----------------|-----|---------------------|-----|------|
| f <sub>USCI</sub>       | USCI input clock frequency                                               | SMCLK, duty cycle = 50% ± 10% |                 |     | f <sub>SYSTEM</sub> |     | MHz  |
| f <sub>max,BITCLK</sub> | Maximum BITCLK clock frequency (equals baudrate in MBaud) <sup>(1)</sup> |                               | 3 V             | 2   |                     |     | MHz  |
| t <sub>T</sub>          | UART receive deglitch time <sup>(2)</sup>                                |                               | 3 V             | 50  | 100                 | 600 | ns   |

<sup>(1)</sup> The DCO wake-up time must be considered in LPM3/4 for baud rates above 1 MHz.

#### 5.5.1.23 USCI (SPI Master Mode)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 5-34 and Figure 5-35)

|                       | PARAMETER                   | TEST CONDITIONS                                 | V <sub>cc</sub> | MIN | TYP | MAX                 | UNIT |
|-----------------------|-----------------------------|-------------------------------------------------|-----------------|-----|-----|---------------------|------|
| f <sub>USCI</sub>     | USCI input clock frequency  | SMCLK, duty cycle = 50% ± 10%                   |                 |     |     | f <sub>SYSTEM</sub> | MHz  |
| t <sub>SU,MI</sub>    | SOMI input data setup time  |                                                 | 3 V             | 75  |     |                     | ns   |
| t <sub>HD,MI</sub>    | SOMI input data hold time   |                                                 | 3 V             | 0   |     |                     | ns   |
| t <sub>VALID,MO</sub> | SIMO output data valid time | UCLK edge to SIMO valid, C <sub>L</sub> = 20 pF | 3 V             |     |     | 20                  | ns   |



Figure 5-34. SPI Master Mode, CKPH = 0

<sup>(2)</sup> Pulses on the UART receive input (UCxRX) shorter than the UART receive deglitch time are suppressed. To ensure that pulses are correctly recognized, their width should exceed the maximum specification of the deglitch time.



Figure 5-35. SPI Master Mode, CKPH = 1

## 5.5.1.24 USCI (SPI Slave Mode)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 5-36 and Figure 5-37)

|                       | PARAMETER                                         | TEST CONDITIONS                                    | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|-----------------------|---------------------------------------------------|----------------------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>STE,LEAD</sub> | STE lead time, STE low to clock                   |                                                    | 3 V             |     | 50  |     | ns   |
| t <sub>STE,LAG</sub>  | STE lag time, Last clock to STE high              |                                                    | 3 V             | 10  |     |     | ns   |
| t <sub>STE,ACC</sub>  | STE access time, STE low to SOMI data out         |                                                    | 3 V             |     | 50  |     | ns   |
| t <sub>STE,DIS</sub>  | STE disable time, STE high to SOMI high impedance |                                                    | 3 V             |     | 50  |     | ns   |
| t <sub>SU,SI</sub>    | SIMO input data setup time                        |                                                    | 3 V             | 15  |     |     | ns   |
| t <sub>HD,SI</sub>    | SIMO input data hold time                         |                                                    | 3 V             | 10  |     |     | ns   |
| t <sub>VALID,SO</sub> | SOMI output data valid time                       | UCLK edge to SOMI valid,<br>C <sub>L</sub> = 20 pF | 3 V             |     | 50  | 75  | ns   |



Figure 5-36. SPI Slave Mode, CKPH = 0





Figure 5-37. SPI Slave Mode, CKPH = 1

## 5.5.1.25 USCI (I<sup>2</sup>C Mode)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 5-38)

|                     | PARAMETER                                        | TEST CONDITIONS               | V <sub>CC</sub> | MIN | TYP | MAX                 | UNIT |
|---------------------|--------------------------------------------------|-------------------------------|-----------------|-----|-----|---------------------|------|
| f <sub>USCI</sub>   | USCI input clock frequency                       | SMCLK, duty cycle = 50% ± 10% |                 |     |     | f <sub>SYSTEM</sub> | MHz  |
| f <sub>SCL</sub>    | SCL clock frequency                              |                               | 3 V             | 0   |     | 400                 | kHz  |
|                     | Hold time (repeated) START                       | f <sub>SCL</sub> ≤ 100 kHz    | 2.1/            | 4.0 |     |                     |      |
| t <sub>HD,STA</sub> | Hold time (repeated) START                       | f <sub>SCL</sub> > 100 kHz    | 3 V             | 0.6 |     |                     | μs   |
|                     | Catura times for a removated CTART               | f <sub>SCL</sub> ≤ 100 kHz    | 2.1/            | 4.7 |     |                     |      |
| t <sub>SU,STA</sub> | Setup time for a repeated START                  | f <sub>SCL</sub> > 100 kHz    | 3 V             | 0.6 |     |                     | μs   |
| t <sub>HD,DAT</sub> | Data hold time                                   |                               | 3 V             | 0   |     |                     | ns   |
| t <sub>SU,DAT</sub> | Data setup time                                  |                               | 3 V             | 250 |     |                     | ns   |
| t <sub>SU,STO</sub> | Setup time for STOP                              |                               | 3 V             | 4.0 |     |                     | μs   |
| t <sub>SP</sub>     | Pulse width of spikes suppressed by input filter |                               | 3 V             | 50  | 100 | 600                 | ns   |



Figure 5-38. I<sup>2</sup>C Mode Timing



## 5.5.1.26 Comparator\_A+

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                       | PARAMETER                                                | TEST CONDITIONS                                                       | V <sub>CC</sub> | MIN | TYP  | MAX                | UNIT |
|---------------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------|-----------------|-----|------|--------------------|------|
| I <sub>(DD)</sub> <sup>(1)</sup>      |                                                          | CAON = 1, CARSEL = 0, CAREF = 0                                       | 3 V             |     | 45   |                    | μA   |
| I <sub>(Refladder/</sub><br>RefDiode) |                                                          | CAON = 1, CARSEL = 0, CAREF = 1/2/3,<br>No load at CA0 and CA1        | 3 V             |     | 45   |                    | μΑ   |
| V <sub>(IC)</sub>                     | Common-mode input voltage                                | CAON = 1                                                              | 3 V             | 0   |      | V <sub>CC</sub> -1 | V    |
| V <sub>(Ref025)</sub>                 | (Voltage at 0.25 V <sub>CC</sub> node) / V <sub>CC</sub> | PCA0 = 1, CARSEL = 1, CAREF = 1,<br>No load at CA0 and CA1            | 3 V             |     | 0.24 |                    |      |
| V <sub>(Ref050)</sub>                 | (Voltage at 0.5 V <sub>CC</sub> node) / V <sub>CC</sub>  | PCA0 = 1, CARSEL = 1, CAREF = 2,<br>No load at CA0 and CA1            | 3 V             |     | 0.48 |                    |      |
| V <sub>(RefVT)</sub>                  | See Figure 5-39 and Figure 5-40                          | PCA0 = 1, CARSEL = 1, CAREF = 3,<br>No load at CA0 and CA1, TA = 85°C | 3 V             |     | 490  |                    | mV   |
| V <sub>(offset)</sub>                 | Offset voltage (2)                                       |                                                                       | 3 V             |     | ±10  |                    | mV   |
| V <sub>hys</sub>                      | Input hysteresis                                         | CAON = 1                                                              | 3 V             |     | 0.7  |                    | mV   |
|                                       | Response time                                            | T <sub>A</sub> = 25°C, Overdrive 10 mV,<br>Without filter: CAF = 0    | 3 V             |     | 120  |                    | ns   |
| t(response)                           | (low-high and high-low)                                  | T <sub>A</sub> = 25°C, Overdrive 10 mV,<br>With filter: CAF = 1       | 3 V             |     | 1.5  |                    | μs   |

(1) The leakage current for the Comparator\_A+ terminals is identical to  $I_{lkg(Px,y)}$  specification.

(2) The input offset voltage can be cancelled by using the CAEX bit to invert the Comparator\_A+ inputs on successive measurements. The two successive measurements are then summed together.

## 5.5.1.27 Typical Characteristics - Comparator\_A+









## 5.5.1.28 10-Bit ADC, Power Supply and Input Range Conditions

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)(1)

|                     | PARAMETER                                                       | TEST CONDITIONS                                                                                                                              | $T_A$ | V <sub>CC</sub> | MIN | TYP  | MAX      | UNIT |
|---------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------|-----|------|----------|------|
| $V_{CC}$            | Analog supply voltage                                           | V <sub>SS</sub> = 0 V                                                                                                                        |       |                 | 2.2 |      | 3.6      | V    |
| $V_{Ax}$            | Analog input voltage <sup>(2)</sup>                             | All Ax terminals, Analog inputs selected in ADC10AE register                                                                                 |       | 3 V             | 0   |      | $V_{CC}$ | ٧    |
| I <sub>ADC10</sub>  | ADC10 supply current <sup>(3)</sup>                             | f <sub>ADC10CLK</sub> = 5.0 MHz,<br>ADC10ON = 1, REFON = 0,<br>ADC10SHT0 = 1, ADC10SHT1 = 0,<br>ADC10DIV = 0                                 | 25°C  | 3 V             |     | 0.6  |          | mA   |
|                     | Reference supply current,                                       | $\begin{split} f_{ADC10CLK} &= 5.0 \text{ MHz}, \\ ADC10ON &= 0, \text{ REF2\_5V} = 0, \\ \text{REFON} &= 1, \text{ REFOUT} = 0 \end{split}$ | 0500  | 3 V             |     | 0.25 |          | A    |
| I <sub>REF+</sub>   | reference buffer disabled <sup>(4)</sup>                        | f <sub>ADC10CLK</sub> = 5.0 MHz,<br>ADC10ON = 0, REF2_5V = 1,<br>REFON = 1, REFOUT = 0                                                       | 25°C  | 3 V             |     | 0.25 |          | mA   |
| I <sub>REFB,0</sub> | Reference buffer supply current with ADC10SR = 0 <sup>(4)</sup> | f <sub>ADC10CLK</sub> = 5.0 MHz,<br>ADC10ON = 0, REFON = 1,<br>REF2_5V = 0, REFOUT = 1,<br>ADC10SR = 0                                       | 25°C  | 3 V             |     | 1.1  |          | mA   |
| I <sub>REFB,1</sub> | Reference buffer supply current with ADC10SR = 1 <sup>(4)</sup> | f <sub>ADC10CLK</sub> = 5.0 MHz,<br>ADC10ON = 0, REFON = 1,<br>REF2_5V = 0, REFOUT = 1,<br>ADC10SR = 1                                       | 25°C  | 3 V             |     | 0.5  |          | mA   |
| Cı                  | Input capacitance                                               | Only one terminal Ax can be selected at one time                                                                                             | 25°C  | 3 V             |     |      | 27       | pF   |
| R <sub>I</sub>      | Input MUX ON resistance                                         | $0 \text{ V} \leq \text{V}_{Ax} \leq \text{V}_{CC}$                                                                                          | 25°C  | 3 V             |     | 1000 |          | Ω    |

- (1) The leakage current is defined in the leakage current table with Px.y/Ax parameter.
- (2) The analog input voltage range must be within the selected reference voltage range V<sub>R+</sub> to V<sub>R-</sub> for valid conversion results.
- (3) The internal reference supply current is not included in current consumption parameter I<sub>ADC10</sub>.
- (4) The internal reference current is supplied via terminal V<sub>CC</sub>. Consumption is independent of the ADC10ON control bit, unless a conversion is active. The REFON bit enables the built-in reference to settle before starting an A/D conversion.



### 5.5.1.29 10-Bit ADC, Built-In Voltage Reference

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                                 | TEST CONDITIONS                                                                                                             | V <sub>CC</sub> | MIN  | TYP | MAX  | UNIT       |
|-----------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------|------|-----|------|------------|
| V                     | Positive built-in reference                               | I <sub>VREF+</sub> ≤ 1 mA, REF2_5V = 0                                                                                      |                 | 2.2  |     |      | V          |
| V <sub>CC,REF+</sub>  | analog supply voltage range                               | I <sub>VREF+</sub> ≤ 1 mA, REF2_5V = 1                                                                                      |                 | 2.9  |     |      | V          |
| V <sub>REF+</sub>     | Positive built-in reference                               | $I_{VREF+} \le I_{VREF+} max$ , REF2_5V = 0                                                                                 | 3 V             | 1.41 | 1.5 | 1.59 | V          |
| VREF+                 | voltage                                                   | $I_{VREF+} \le I_{VREF+}$ max, REF2_5V = 1                                                                                  | 3 V             | 2.35 | 2.5 | 2.65 | v          |
| I <sub>LD,VREF+</sub> | Maximum VREF+ load current                                |                                                                                                                             | 3 V             |      |     | ±1   | mA         |
|                       | VDEE , load regulation                                    | $I_{VREF+}$ = 500 μA ± 100 μA,<br>Analog input voltage $V_{Ax}$ ≉ 0.75 V,<br>REF2_5V = 0                                    | - 3 V           |      |     | ±2   | LSB        |
|                       | VREF+ load regulation                                     | $I_{VREF+}$ = 500 μA ± 100 μA,<br>Analog input voltage $V_{Ax}$ $\neq$ 1.25 V,<br>REF2_5V = 1                               | 3 V             |      |     | ±2   | LOD        |
|                       | V <sub>REF+</sub> load regulation response time           | $I_{VREF+}$ = 100 μA $\rightarrow$ 900 μA,<br>$V_{AX}$ # 0.5 × VREF+,<br>Error of conversion result ≤ 1 LSB,<br>ADC10SR = 0 | 3 V             |      |     | 400  | ns         |
| C <sub>VREF+</sub>    | Maximum capacitance at pin VREF+                          | I <sub>VREF+</sub> ≤ ±1 mA, REFON = 1, REFOUT = 1                                                                           | 3 V             |      |     | 100  | pF         |
| TC <sub>REF+</sub>    | Temperature coefficient                                   | I <sub>VREF+</sub> = const with 0 mA ≤ I <sub>VREF+</sub> ≤ 1 mA                                                            | 3 V             |      |     | ±100 | ppm/<br>°C |
| t <sub>REFON</sub>    | Settling time of internal reference voltage to 99.9% VREF | $I_{VREF+} = 0.5$ mA, REF2_5V = 0, REFON = 0 $\rightarrow$ 1                                                                | 3.6 V           |      |     | 30   | μs         |
| t <sub>REFBURST</sub> | Settling time of reference<br>buffer to 99.9% VREF        | I <sub>VREF+</sub> = 0.5 mA,<br>REF2_5V = 1, REFON = 1,<br>REFBURST = 1, ADC10SR = 0                                        | 3 V             |      |     | 2    | μs         |

### 5.5.1.30 10-Bit ADC, External Reference

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)(1)

|                     | PARAMETER                                                                     | TEST CONDITIONS                                                                                                                   | V <sub>CC</sub> | MIN | TYP MAX  | UNIT |
|---------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|----------|------|
| VEREF+              | Positive external reference input                                             | VEREF+ > VEREF-,<br>SREF1 = 1, SREF0 = 0                                                                                          |                 | 1.4 | $V_{CC}$ | V    |
| VEREF+              | voltage range (2)                                                             | VEREF- $\leq$ VEREF+ $\leq$ V <sub>CC</sub> - 0.15 V,<br>SREF1 = 1, SREF0 = 1 (3)                                                 |                 | 1.4 | 3        | V    |
| VEREF-              | Negative external reference input voltage range <sup>(4)</sup>                | VEREF+ > VEREF-                                                                                                                   |                 | 0   | 1.2      | V    |
| ΔVEREF              | Differential external reference input voltage range, ΔVEREF = VEREF+ – VEREF- | VEREF+ > VEREF- (5)                                                                                                               |                 | 1.4 | $V_{CC}$ | V    |
|                     | Static input current into VEDEE                                               | $0 \text{ V} \leq \text{VEREF+} \leq \text{V}_{CC},$<br>SREF1 = 1, SREF0 = 0                                                      | 3 V             |     | ±1       |      |
| I <sub>VEREF+</sub> | Static input current into VEREF+                                              | $0 \text{ V} \le \text{VEREF+} \le \text{V}_{\text{CC}} - 0.15 \text{ V} \le 3 \text{ V},$<br>SREF1 = 1, SREF0 = 1 <sup>(3)</sup> | 3 V             |     | 0        | μΑ   |
| I <sub>VEREF</sub>  | Static input current into VEREF-                                              | 0 V ≤ VEREF- ≤ V <sub>CC</sub>                                                                                                    | 3 V             |     | ±1       | μA   |

<sup>(1)</sup> The external reference is used during conversion to charge and discharge the capacitance array. The input capacitance, C<sub>I</sub>, is also the dynamic load for an external reference during conversion. The dynamic impedance of the reference supply should follow the recommendations on analog-source impedance to allow the charge to settle for 10-bit accuracy.

- (4) The accuracy limits the maximum negative external reference voltage. Higher reference voltage levels may be applied with reduced accuracy requirements.
- (5) The accuracy limits the minimum external differential reference voltage. Lower differential reference voltage levels may be applied with reduced accuracy requirements.

Detailed Description

<sup>(2)</sup> The accuracy limits the minimum positive external reference voltage. Lower reference voltage levels may be applied with reduced accuracy requirements.

<sup>(3)</sup> Under this condition the external reference is internally buffered. The reference buffer is active and requires the reference buffer supply current I<sub>REFB</sub>. The current consumption can be limited to the sample and conversion period with REBURST = 1.



## 5.5.1.31 10-Bit ADC, Timing Parameters

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                            | TEST CONDITION                                                    | ONS                                                       | V <sub>CC</sub> | MIN  | TYP                          | MAX  | UNIT  |
|-----------------------|------------------------------------------------------|-------------------------------------------------------------------|-----------------------------------------------------------|-----------------|------|------------------------------|------|-------|
| 4                     | ADC10 input clock                                    | For specified performance of                                      | ADC10SR = 0                                               | 3 V             | 0.45 |                              | 6.3  | MHz   |
| †ADC10CLK             | frequency                                            | ADC10 linearity parameters                                        | ADC10SR = 1                                               | 3 V             | 0.45 |                              | 1.5  | IVITZ |
| f <sub>ADC10OSC</sub> | ADC10 built-in oscillator frequency                  | ADC10DIV $x = 0$ , ADC10SSEL $x$<br>$f_{ADC10CLK} = f_{ADC10OSC}$ | DC10DIVx = 0, ADC10SSELx = 0,<br>DC10CLK = $f_{ADC10OSC}$ |                 | 3.7  |                              | 6.3  | MHz   |
|                       | ADC10 built-in oscillator, ADC fADC10CLK = fADC10OSC |                                                                   | 0SSELx = 0,                                               | 3 V             | 2.06 |                              | 3.51 |       |
| t <sub>CONVERT</sub>  | Conversion time                                      | f <sub>ADC10CLK</sub> from ACLK, MCLK, o<br>ADC10SSELx ≠ 0        | DC10CLK from ACLK, MCLK, or SMCLK:<br>DC10SSELx ≠ 0       |                 |      | 13 ×<br>C10DIV ×<br>ADC10CLK |      | μs    |
| t <sub>ADC10ON</sub>  | Turn-on settling time of the ADC                     | (1)                                                               |                                                           |                 |      |                              | 100  | ns    |

<sup>(1)</sup> The condition is that the error in a conversion started after t<sub>ADC10ON</sub> is less than ±0.5 LSB. The reference and input signal are already settled.

### 5.5.1.32 10-Bit ADC, Linearity Parameters

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                | PARAMETER                    | TEST CONDITIONS                     | V <sub>CC</sub> | MIN | TYP  | MAX | UNIT |
|----------------|------------------------------|-------------------------------------|-----------------|-----|------|-----|------|
| E <sub>I</sub> | Integral linearity error     |                                     | 3 V             |     |      | ±1  | LSB  |
| $E_D$          | Differential linearity error |                                     | 3 V             |     |      | ±1  | LSB  |
| Eo             | Offset error                 | Source impedance $R_S < 100 \Omega$ | 3 V             |     |      | ±1  | LSB  |
| $E_G$          | Gain error                   |                                     | 3 V             |     | ±1.1 | ±2  | LSB  |
| E <sub>T</sub> | Total unadjusted error       |                                     | 3 V             |     | ±2   | ±5  | LSB  |

## 5.5.1.33 10-Bit ADC, Temperature Sensor and Built-In V<sub>MID</sub>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                             | PARAMETER                                          | TEST CONDITIONS                                                 | V <sub>CC</sub> | MIN  | TYP  | MAX | UNIT  |
|-----------------------------|----------------------------------------------------|-----------------------------------------------------------------|-----------------|------|------|-----|-------|
| I <sub>SENSOR</sub>         | Temperature sensor supply current <sup>(1)</sup>   | REFON = 0, INCHx = 0Ah,<br>$T_A = 25$ °C                        | 3 V             |      | 60   |     | μΑ    |
| TC <sub>SENSOR</sub>        |                                                    | ADC10ON = 1, INCHx = 0Ah (2)                                    | 3 V             |      | 3.55 |     | mV/°C |
| t <sub>Sensor(sample)</sub> | Sample time required if channel 10 is selected (3) | ADC10ON = 1, INCHx = 0Ah,<br>Error of conversion result ≤ 1 LSB | 3 V             | 30   |      |     | μs    |
| $I_{VMID}$                  | Current into divider at channel 11                 | ADC10ON = 1, INCHx = 0Bh                                        | 3 V             |      |      | (4) | μΑ    |
| V <sub>MID</sub>            | V <sub>CC</sub> divider at channel 11              | ADC10ON = 1, INCHx = 0Bh,<br>$V_{MID} \neq 0.5 \times V_{CC}$   | 3 V             |      | 1.5  |     | ٧     |
| t <sub>VMID(sample)</sub>   | Sample time required if channel 11 is selected (5) | ADC10ON = 1, INCHx = 0Bh,<br>Error of conversion result ≤ 1 LSB | 3 V             | 1220 |      |     | ns    |

The sensor current  $I_{SENSOR}$  is consumed if (ADC10ON = 1 and REFON = 1) or (ADC10ON = 1 and INCH = 0Ah and sample signal is high). When REFON = 1,  $I_{SENSOR}$  is included in  $I_{REF+}$ . When REFON = 0,  $I_{SENSOR}$  applies during conversion of the temperature sensor input (INCH = 0Ah).

The following formula can be used to calculate the temperature sensor output voltage:  $V_{Sensor,typ} = TC_{Sensor} (273 + T [^{\circ}C]) + V_{Offset,sensor} [mV]$  or  $V_{Sensor,typ} = TC_{Sensor} T [^{\circ}C] + V_{Sensor} (T_{A} = 0^{\circ}C) [mV]$  The typical equivalent impedance of the sensor is 51 k $\Omega$ . The sample time required includes the sensor-on time  $t_{SENSOR(on)}$ . No additional current is needed. The  $V_{MID}$  is used during sampling.

<sup>(5)</sup> The on-time t<sub>VMID(on)</sub> is included in the sampling time t<sub>VMID(sample)</sub>; no additional on time is needed.



#### 5.5.1.34 Flash Memory

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                            | PARAMETER                                           | TEST<br>CONDITIONS  | V <sub>cc</sub> | MIN             | TYP             | MAX | UNIT             |
|----------------------------|-----------------------------------------------------|---------------------|-----------------|-----------------|-----------------|-----|------------------|
| V <sub>CC(PGM/ERASE)</sub> | Program and erase supply voltage                    |                     |                 | 2.2             |                 | 3.6 | V                |
| f <sub>FTG</sub>           | Flash timing generator frequency                    |                     |                 | 257             |                 | 476 | kHz              |
| I <sub>PGM</sub>           | Supply current from V <sub>CC</sub> during program  |                     | 2.2 V/3.6 V     |                 | 1               | 5   | mA               |
| I <sub>ERASE</sub>         | Supply current from V <sub>CC</sub> during erase    |                     | 2.2 V/3.6 V     |                 | 1               | 7   | mA               |
| t <sub>CPT</sub>           | Cumulative program time <sup>(1)</sup>              |                     | 2.2 V/3.6 V     |                 |                 | 10  | ms               |
| t <sub>CMErase</sub>       | Cumulative mass erase time                          |                     | 2.2 V/3.6 V     | 20              |                 |     | ms               |
|                            | Program/erase endurance                             |                     |                 | 10 <sup>4</sup> | 10 <sup>5</sup> |     | cycles           |
| t <sub>Retention</sub>     | Data retention duration                             | $T_J = 25^{\circ}C$ |                 | 100             |                 |     | years            |
| t <sub>Word</sub>          | Word or byte program time                           | (2)                 |                 |                 | 30              |     | t <sub>FTG</sub> |
| t <sub>Block, 0</sub>      | Block program time for first byte or word           | (2)                 |                 |                 | 25              |     | t <sub>FTG</sub> |
| t <sub>Block, 1-63</sub>   | Block program time for each additional byte or word | (2)                 |                 |                 | 18              |     | t <sub>FTG</sub> |
| t <sub>Block, End</sub>    | Block program end-sequence wait time                | (2)                 |                 |                 | 6               |     | t <sub>FTG</sub> |
| t <sub>Mass Erase</sub>    | Mass erase time                                     | (2)                 |                 |                 | 10593           |     | t <sub>FTG</sub> |
| t <sub>Seg Erase</sub>     | Segment erase time                                  | (2)                 |                 |                 | 4819            |     | t <sub>FTG</sub> |

<sup>(1)</sup> The cumulative program time must not be exceeded when writing to a 64-byte flash block. This parameter applies to all programming methods: individual word/byte write and block write modes.

#### 5.5.1.35 RAM

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                        | TEST CONDITIONS | MIN MAX | UNIT |
|---------------------|----------------------------------|-----------------|---------|------|
| V <sub>(RAMh)</sub> | RAM retention supply voltage (1) | CPU halted      | 1.6     | V    |

<sup>(1)</sup> This parameter defines the minimum supply voltage V<sub>CC</sub> when the data in RAM remains unchanged. No program execution should happen during this supply voltage condition.

## 5.5.1.36 JTAG and Spy-Bi-Wire Interface

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                                                 | TEST CONDITIONS | V <sub>cc</sub> | MIN   | TYP | MAX | UNIT |
|-----------------------|---------------------------------------------------------------------------|-----------------|-----------------|-------|-----|-----|------|
| $f_{SBW}$             | Spy-Bi-Wire input frequency                                               |                 | 2.2 V           | 0     |     | 20  | MHz  |
| t <sub>SBW,Low</sub>  | Spy-Bi-Wire low clock pulse length                                        |                 | 2.2 V           | 0.025 |     | 15  | μs   |
| t <sub>SBW,En</sub>   | Spy-Bi-Wire enable time (TEST high to acceptance of first clock edge (1)) |                 | 2.2 V           |       |     | 1   | μs   |
| t <sub>SBW,Ret</sub>  | Spy-Bi-Wire return to normal operation time                               |                 | 2.2 V           | 15    |     | 100 | μs   |
| $f_{TCK}$             | TCK input frequency <sup>(2)</sup>                                        |                 | 2.2 V           | 0     |     | 5   | MHz  |
| R <sub>Internal</sub> | Internal pulldown resistance on TEST                                      |                 | 2.2 V           | 25    | 60  | 90  | kΩ   |

<sup>(1)</sup> Tools accessing the Spy-Bi-Wire interface need to wait for the maximum t<sub>SBW,En</sub> time after pulling the TEST/SBWCLK pin high before applying the first SBWCLK clock edge.

## 5.5.1.37 JTAG Fuse

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)(1)

|                     | PARAMETER                                 | TEST CONDITIONS       | MIN | MAX | UNIT |
|---------------------|-------------------------------------------|-----------------------|-----|-----|------|
| V <sub>CC(FB)</sub> | Supply voltage during fuse-blow condition | T <sub>A</sub> = 25°C | 2.5 |     | V    |
| $V_{FB}$            | Voltage level on TEST for fuse blow       |                       | 6   | 7   | V    |
| I <sub>FB</sub>     | Supply current into TEST during fuse blow |                       |     | 100 | mA   |
| t <sub>FB</sub>     | Time to blow fuse                         |                       |     | 1   | ms   |

<sup>(1)</sup> Once the fuse is blown, no further access to the JTAG/Test, Spy-Bi-Wire, and emulation feature is possible, and JTAG is switched to bypass mode.

Detailed Description

<sup>(2)</sup> These values are hardwired into the Flash Controller's state machine ( $t_{FTG} = 1/f_{FTG}$ ).

<sup>(2)</sup> f<sub>TCK</sub> may be restricted to meet the timing requirements of the module selected.



#### 5.5.2 MSP430 Core Operation

#### NOTE

For support and specific questions related to the MSP430 in the TPS65835 device, please refer to TI's E2E PMU forum and post relevant questions to the forum at the following link: TI E2E PMU Forum.

Please format your posting as follows:

- Title: TPS65835 "specific topic"
- Body: Question, with supporting code and oscilloscope screen captures if applicable.

#### 5.5.2.1 Description

The MSP430 integrated into the TPS65835 is from the MSP430x2xx family of ultralow-power microcontrollers. The architecture, combined with five low-power modes is optimized to achieve extended battery life in portable applications. The device features a powerful 16-bit RISC CPU, 16-bit registers, and constant generators that contribute to maximum code efficiency. The digitally controlled oscillator (DCO) allows wake-up from low-power modes to active mode in less than 1\_s. The list of the peripherals and modules included in this MSP430 are as follows:

- Up to 16 MHz CPU
- 16 kB Flash Memory
- 512 B RAM
- Basic Clock Module
  - Internal Frequencies up to 16 MHz with one Calibrated Frequency
  - Internal Very-Low-Power Low-Frequency (LF) Oscillator
  - 32 kHz Crystal Support
  - External Digital Clock Source
- 10-Bit ADC
  - 200-ksps Analog-to-Digital (A/D) Converter with Internal Reference, Sample-and-Hold, and Autoscan
- Comparator A+ (Comp A+)
  - For Analog Signal Compare Function or Slope Analog-to-Digital (A/D) Conversion
- Timer0 A3 and Timer1 A3
  - Up to Two 16-Bit Timer\_A with Three Capture/Compare Registers
- Watchdog WDT+
- USCI A0, Universal Serial Communication Interface
  - Enhanced UART Supporting Auto Baudrate Detection (LIN)
  - IrDA Encoder and Decoder
  - Synchronous SPI
  - $-1^{2}C$
- USCI B0, Universal Serial Communication Interface
  - Synchronous SPI
  - $I^2C$
- JTAG / Spy-By-Wire



Figure 5-42. MSP430 Functional Block Diagram

#### 5.5.2.2 Accessible MSP430 Pins

There are a number of internal pins connected between the MSP430 core and the power management core as well as external pins on the MSP430. Internal pins are not available externally but can be controlled by the MSP430 core in various ways. A table describing all available MSP430 pin functions (Table 5-7) along with a block diagram detailing the MSP430 core and the pin connectivity (see Figure 5-42) has been made available.

Table 5-7. Internally Connected Pins: MSP430 to Power Management Core

| POWER MANAGEMENT CORE PIN | MSP430 CORE PIN | FUNCTIONALITY                                                                                                                                                                                                                                                                                                                    |
|---------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VLDO                      | AVCC / DVCC     | Voltage supplied by LDO on power management core, connected to MSP430 power management module<br>Enabled by SWITCH pin input                                                                                                                                                                                                     |
| СОМР                      | P1.0 / A0 / CA0 | Scaled down voltage of the BAT pin. Connected to Comparator_A+ channel CA0 or ADC channel A0 of the MSP430  To use COMP and Comp_A+ module function of the MSP430, the pin must be configured properly  DO NOT CONFIGURE THIS PIN AS A GPIO AND PULL THIS PIN UP OR DOWN, THIS WILL INCREASE THE OPERATING CURRENT OF THE DEVICE |
| BST_EN                    | P3.2            | Enable pin for the boost on the power management core, ACTIVE HIGH                                                                                                                                                                                                                                                               |
| CHG_EN                    | P3.1            | Enable pin for the charger on the power management core, ACTIVE HIGH                                                                                                                                                                                                                                                             |
| SLEEP                     | P3.0            | Can put entire device into SLEEP state dependent upon system events, e.g., extended loss of IR or RF synchronization <sup>(1)</sup>                                                                                                                                                                                              |
| HBL1                      | P2.0            | Control pin 1 for left frame of active shutter glasses                                                                                                                                                                                                                                                                           |
| HBL2                      | P2.3            | Control pin 2 for left frame of active shutter glasses                                                                                                                                                                                                                                                                           |
| HBR1                      | P2.4            | Control pin 1 for right frame of active shutter glasses                                                                                                                                                                                                                                                                          |
| HBR2                      | P2.5            | Control pin 2 for right frame of active shutter glasses                                                                                                                                                                                                                                                                          |

<sup>(1)</sup> Note that the SLEEP signal can not be used to wake the system if it is already in the SLEEP state since the LDO used to power the MSP430 would be disabled in this state.



## Table 5-8. Externally Available MSP430 Pins

| PIN NAME                                                                    | I/O | FUNCTIONALITY                                                                                                                                                                                                                                                              |
|-----------------------------------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P1.1/<br>TA0.0/<br>UCA0RXD/<br>UCA0SOMI/<br>A1/<br>CA1                      | I/O | General-purpose digital I/O pin Timero_A, capture: CCI0A input, compare: Out0 output USCI_A0 receive data input in UART mode USCI_A0 slave data out/master in SPI mode ADC10 analog input A1 Comparator_A+, CA1 input                                                      |
| P1.2/<br>TA0.1/<br>UCA0TXD/<br>UCA0SIMO/<br>A2/<br>CA2                      | I/O | General-purpose digital I/O pin Timer0_A, capture: CCl1A input, compare: Out1 output USCl_A0 transmit data output in UART mode USCl_A0 slave data in/master out in SPI mode ADC10 analog input A2 Comparator_A+, CA2 input                                                 |
| P1.3/<br>ADC10CLK/<br>A3<br>VREF-/VEREF-/<br>CA3/<br>CAOUT                  | I/O | General-purpose digital I/O pin ADC10, conversion clock output ADC10 analog input A3 ADC10 negative reference voltage Comparator_A+, CA3 input Comparator_A+, output                                                                                                       |
| P1.4/<br>SMCLK/<br>UCB0STE<br>UCA0CLK/<br>A4<br>VREF+/VEREF+/<br>CA4<br>TCK | I/O | General-purpose digital I/O pin SMCLK signal output USCI_B0 slave transmit enable USCI_A0 clock input/output ADC10 analog input A4 ADC10 positive reference voltage Comparator_A+, CA4 input JTAG test clock, input terminal for device programming and test               |
| P1.5/<br>TA0.0/<br>UCB0CLK/<br>UCA0STE/<br>A5/<br>CA5/<br>TMS               | I/O | General-purpose digital I/O pin Timer0_A, compare: Out0 output USCI_B0 clock input/output USCI_A0 slave transmit enable ADC10 analog input A5 Comparator_A+, CA5 input JTAG test mode select, input terminal for device programming and test                               |
| P1.6/<br>TA0.1/<br>A6/<br>CA6/<br>UCB0SOMI/<br>UCB0SCL/<br>TDI/TCLK         | I/O | General-purpose digital I/O pin Timer0_A, compare: Out1 output ADC10 analog input A6 Comparator_A+, CA6 input USCI_B0 slave out/master in SPI mode USCI_B0 SCL I2C clock in I2C mode JTAG test data input or test clock input during programming and test                  |
| P1.7/<br>A7/<br>CA7/<br>CAOUT/<br>UCB0SIMO/<br>UCB0SDA/<br>TDO/TDI          | I/O | General-purpose digital I/O pin ADC10 analog input A7 Comparator_A+, CA7 input Comparator_A+, output USCI_B0 slave in/master out in SPI mode USCI_B0 SDA I2C data in I2C mode JTAG test data output terminal or test data input during programming and test <sup>(1)</sup> |
| P2.1/<br>TA1.1                                                              | I/O | General-purpose digital I/O pin Timer1_A, capture: CCI1A input, compare: Out1 output                                                                                                                                                                                       |
| P2.2/<br>TA1.1                                                              | I/O | General-purpose digital I/O pin Timer1_A, capture: CCI1B input, compare: Out1 output                                                                                                                                                                                       |
| P2.6/<br>XIN/<br>TA0.1                                                      | I/O | General-purpose digital I/O pin XIN, Input terminal of crystal oscillator TA0.1, Timer0_A, compare: Out1 output                                                                                                                                                            |
| P2.7/<br>XOUT                                                               | I/O | General-purpose digital I/O pin<br>Output terminal of crystal oscillator (2))                                                                                                                                                                                              |
| P3.3/<br>TA1.2                                                              | I/O | General-purpose digital I/O pin<br>Timer1_A, compare: Out2 output                                                                                                                                                                                                          |
| P3.5/<br>TA0.1                                                              | I/O | General-purpose digital I/O pin<br>Timer0_A, compare: Out0 output                                                                                                                                                                                                          |

<sup>(1)</sup> TDO or TDI is selected via JTAG instruction.

<sup>(2)</sup> If P2.7 is used as an input, excess current will flow until P2SEL.7 is cleared. This is due to the oscillator output driver connection to this pad after reset.

Table 5-8. Externally Available MSP430 Pins (continued)

| PIN NAME                 | I/O | FUNCTIONALITY                                                                                                                                        |
|--------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------|
| nRST/<br>NMI/<br>SBWTDIO | I   | Reset Nonmaskable interrupt input Spy-Bi-Wire test data input/output during programming and test                                                     |
| TEST/<br>SBWTCK          | I   | Selects test mode for JTAG pins on Port 1. The device protection fuse is connected to TEST. Spy-Bi-Wire test clock input during programming and test |
| DVSS                     | N/A | MSP430 ground reference                                                                                                                              |

### 5.5.2.3 MSP430 Port Functions and Programming Options

This section details the programming options that are available for each of the pins that are accessible on the MSP430.

Table 5-9. Internal MSP430 Pin Functions and Programming Options

| DIN 1 1 4 1 4 E                 |   |                                           | MSP430 CONTROL BITS / SIGNALS (2) |         |          |                       |           |  |  |
|---------------------------------|---|-------------------------------------------|-----------------------------------|---------|----------|-----------------------|-----------|--|--|
| PIN NAME<br>(Px) <sup>(1)</sup> | x | FUNCTION                                  | P_DIR.x                           | P_SEL.x | P_SEL2.x | ADC10AE.x<br>INCH.x=1 | CAPD.y    |  |  |
| P1.0/                           |   | P1.x (I/O)                                | I: 0; O: 1                        | 0       | 0        | 0                     | 0         |  |  |
| A0/                             | 0 | A0                                        | X                                 | X       | X        | 1 (y = 0)             | 0         |  |  |
| CA0                             |   | CA0                                       | X                                 | X       | X        | 0                     | 1 (y = 0) |  |  |
| P2.0/                           | 0 | P2.x (I/O), HBL1 internal signal          | I: 0; O: 1                        | 0       | 0        | _                     | _         |  |  |
| TA1.0                           |   | Timer1_A3.TA0                             | 1                                 | 1       | 0        | _                     | _         |  |  |
| P2.3/                           | 3 | P2.x (I/O), HBL2 internal signal          | I: 0; O: 1                        | 0       | 0        | _                     | _         |  |  |
| TA1.0                           |   | Timer1_A3.TA0                             | 1                                 | 1       | 0        | _                     | _         |  |  |
| P2.4/                           | 4 | P2.x (I/O), HBR1 internal signal          | I: 0; O: 1                        | 0       | 0        | _                     | _         |  |  |
| TA1.2                           |   | Timer1_A3.TA2                             | 1                                 | 1       | 0        | _                     | _         |  |  |
| P2.5/                           | 5 | P2.x (I/O), HBR2 internal signal          | I: 0; O: 1                        | 0       | 0        | _                     | _         |  |  |
| TA1.2                           |   | Timer1_A3.TA2                             | 1                                 | 1       | 0        | _                     | _         |  |  |
| P3.0/                           | 0 | P3.x (I/O), SLEEP signal                  | I: 0; O: 1                        | 0       | 0        | _                     | _         |  |  |
| TA0.2                           | U | Timer0_A3.TA2                             | 1                                 | 1       | 0        | _                     | _         |  |  |
| P3.1/                           | 1 | P3.x (I/O), CHG_EN signal,<br>ACTIVE HIGH | I: 0; O: 1                        | 0       | 0        | _                     | _         |  |  |
| TA1.2                           |   | Timer1_A3.TA2                             | 1                                 | 1       | 0        | _                     | _         |  |  |
| P3.2/                           | 2 | P3.x (I/O), BST_EN signal,<br>ACTIVE HIGH | I: 0; O: 1                        | 0       | 0        | _                     | _         |  |  |
| TA1.2                           |   | Timer1_A3.TA2                             | 1                                 | 1       | 0        | _                     | _         |  |  |

<sup>(1)</sup> Example: To program port P2.0, the appropriate control bits and MSP430 signals would need to be referenced as *P2DIR.0*, *P2SEL.0*, and *P2SEL2.0*.

<sup>(2)</sup> X = don't care, — = not applicable



Table 5-10. External MSP430 Port 1 Functions and Programming Options

| DIN MARKE                         |   |                     |            | MSP430 CO | NTROL BITS / SIG | NALS (2)              |           |
|-----------------------------------|---|---------------------|------------|-----------|------------------|-----------------------|-----------|
| PIN NAME<br>(P1.x) <sup>(1)</sup> | x | FUNCTION            | P1DIR.x    | P1SEL.x   | P1SEL2.x         | ADC10AE.x<br>INCH.x=1 | CAPD.y    |
| P1.1/                             |   | P1.x (I/O)          | I: 0; O: 1 | 0         | 0                | 0                     | 0         |
| TA0.0/                            |   | TA0.0               | 1          | 1         | 0                | 0                     | 0         |
|                                   |   | TA0.CCI0A           | 0          | 1         | 0                | 0                     | 0         |
| UCA0RXD/                          | 4 | UCA0RXD             | from USCI  | 1         | 1                | 0                     | 0         |
| UCA0SOMI/                         | 1 | UCA0SOMI            | from USCI  | 1         | 1                | 0                     | 0         |
| A1/                               |   | A1                  | Х          | Х         | Х                | 1 (y = 1)             | 0         |
| CA1/                              |   | CA1                 | Х          | Х         | Х                | 0                     | 1 (y = 1) |
| Pin Osc                           |   | Capacitive sensing  | Х          | 0         | 1                | 0                     | 0         |
| P1.2/                             |   | P1.x (I/O)          | I: 0; O: 1 | 0         | 0                | 0                     | 0         |
| TA0.1/                            |   | TA0.1               | 1          | 1         | 0                | 0                     | 0         |
|                                   |   | TA0.CCI1A           | 0          | 1         | 0                | 0                     | 0         |
| UCA0TXD/                          | _ | UCA0TXD             | from USCI  | 1         | 1                | 0                     | 0         |
| UCA0SIMO/                         | 2 | UCA0SIMO            | from USCI  | 1         | 1                | 0                     | 0         |
| A2/                               |   | A2                  | X          | Х         | Х                | 1 (y = 2)             | 0         |
| CA2/                              |   | CA2                 | X          | Х         | Х                | 0                     | 1 (y = 2) |
| Pin Osc                           |   | Capacitive sensing  | X          | 0         | 1                | 0                     | 0         |
| P1.3/                             |   | P1.x (I/O)          | I: 0; O: 1 | 0         | 0                | 0                     | 0         |
| ADC10CLK/                         |   | ADC10CLK            | 1          | 1         | 0                | 0                     | 0         |
| A3/                               |   | A3                  | X          | Х         | Х                | 1 (y = 3)             | 0         |
| VREF-/                            | 3 | VREF-               | X          | Х         | Х                | 1                     | 0         |
| VEREF-/                           |   | VEREF-              | X          | Х         | Х                | 1                     | 0         |
| CA3                               |   | CA3                 | X          | Х         | Х                | 0                     | 1 (y = 3) |
| Pin Osc                           |   | Capacitive sensing  | X          | 0         | 1                | 0                     | 0         |
| P1.4/                             |   | P1.x (I/O)          | I: 0; O: 1 | 0         | 0                | 0                     | 0         |
| SMCLK/                            |   | SMCLK               | 1          | 1         | 0                | 0                     | 0         |
| UCB0STE/                          |   | UCB0STE             | from USCI  | 1         | 1                | 1 (y = 4)             | 0         |
| UCA0CLK/                          |   | UCA0CLK             | from USCI  | 1         | 1                | 1 (y = 4)             | 0         |
| VREF+/                            |   | VREF+               | X          | Х         | Х                | 1                     | 0         |
| VEREF+/                           | 4 | VEREF+              | X          | Х         | Х                | 1                     | 0         |
| A4/                               |   | A4                  | X          | Х         | X                | 1 (y = 4)             | 0         |
| CA4/                              |   | CA4                 | X          | Х         | Х                | 0                     | 1 (y = 4) |
| TCK/                              |   | TCK (JTAG Mode = 1) | X          | Х         | Х                | 0                     | 0         |
| Pin Osc                           |   | Capacitive sensing  | X          | 0         | 1                | 0                     | 0         |
| P1.5/                             |   | P1.x (I/O)          | I: 0; O: 1 | 0         | 0                | 0                     | 0         |
| TA0.0/                            |   | TA0.0               | 1          | 1         | 0                | 0                     | 0         |
| UCB0CLK/                          |   | UCB0CLK             | from USCI  | 1         | 1                | 0                     | 0         |
| UCA0STE/                          | _ | UCA0STE             | from USCI  | 1         | 1                | 0                     | 0         |
| A5/                               | 5 | A5                  | X          | Х         | X                | 1 (y = 5)             | 0         |
| CA5/                              |   | CA5                 | X          | Х         | X                | 0                     | 1 (y = 5) |
| TMS/                              |   | TMS (JTAG Mode = 1) | X          | Х         | X                | 0                     | 0         |
| Pin Osc                           |   | Capacitive sensing  | X          | 0         | 1                | 0                     | 0         |

<sup>(1)</sup> Example: To program port P1.1, the appropriate control bits and MSP430 signals would need to be referenced as P1DIR.1, P1SEL.1, and P1SEL2.1.

<sup>(2)</sup> X = don't care



Table 5-10. External MSP430 Port 1 Functions and Programming Options (continued)

| DININIAME                         |   |                          |            | MSP430 CON | ITROL BITS / SIG | NALS (2)              |           |
|-----------------------------------|---|--------------------------|------------|------------|------------------|-----------------------|-----------|
| PIN NAME<br>(P1.x) <sup>(1)</sup> | X | FUNCTION                 | P1DIR.x    | P1SEL.x    | P1SEL2.x         | ADC10AE.x<br>INCH.x=1 | CAPD.y    |
| P1.6/                             |   | P1.x (I/O)               | I: 0; O: 1 | 0          | 0                | 0                     | 0         |
| TA0.1/                            |   | TA0.1                    | 1          | 1          | 0                | 0                     | 0         |
| UCB0SOMI/                         |   | UCB0SOMI                 | from USCI  | 1          | 1                | 0                     | 0         |
| UCB0SCL/                          | 6 | UCB0SCL                  | from USCI  | 1          | 1                | 0                     | 0         |
| A6/                               | О | A6                       | Χ          | Х          | X                | 1 (y = 6)             | 0         |
| CA6/                              |   | CA6                      | Х          | Х          | Х                | 0                     | 1 (y = 6) |
| TDI/TCLK/                         |   | TDI/TCLK (JTAG Mode = 1) | Х          | Х          | Х                | 0                     | 0         |
| Pin Osc                           |   | Capacitive sensing       | Х          | 0          | 1                | 0                     | 0         |
| P1.7/                             |   | P1.x (I/O)               | I: 0; O: 1 | 0          | 0                | 0                     | 0         |
| UCB0SIMO/                         |   | UCB0SIMO                 | from USCI  | 1          | 1                | 0                     | 0         |
| UCB0SDA/                          |   | UCB0SDA                  | from USCI  | 1          | 1                | 0                     | 0         |
| A7/                               | 7 | A7                       | Х          | Х          | Х                | 1 (y = 7)             | 0         |
| CA7/                              | ′ | CA7                      | Х          | Х          | Х                | 0                     | 1 (y = 7) |
| CAOUT/                            |   | CAOUT                    | 1          | 1          | 0                | 0                     | 0         |
| TDO/TDI/                          |   | TDO/TDI (JTAG Mode = 1)  | Х          | Х          | Х                | 0                     | 0         |
| Pin Osc                           |   | Capacitive sensing       | Х          | 0          | 1                | 0                     | 0         |

Table 5-11. External MSP430 Port 2 Functions and Programming Options

| PIN NAME              | FUNCTION |                                  | MSP430 CONTROL BITS / SIGNALS (2) |         |          |  |  |  |
|-----------------------|----------|----------------------------------|-----------------------------------|---------|----------|--|--|--|
| (P2.x) <sup>(1)</sup> | X        | FUNCTION                         | P2DIR.x                           | P2SEL.x | P2SEL2.x |  |  |  |
| P2.1/                 |          | P2.x (I/O)                       | I: 0; O: 1                        | 0       | 0        |  |  |  |
| TA1.1/                | ,        | Timer1_A3.CCI1A                  | 0                                 | 1       | 0        |  |  |  |
|                       | 1        | Timer1_A3.TA1                    | 1                                 | 1       | 0        |  |  |  |
| Pin Osc               |          | Capacitive sensing               | X                                 | 0       | 1        |  |  |  |
| P2.2/                 |          | P2.x (I/O)                       | I: 0; O: 1                        | 0       | 0        |  |  |  |
| TA1.1/                | 2        | Timer1_A3.CCI1B                  | 0                                 | 1       | 0        |  |  |  |
|                       | 2        | Timer1_A3.TA1                    | 1                                 | 1       | 0        |  |  |  |
| Pin Osc               |          | Capacitive sensing               | X                                 | 0       | 1        |  |  |  |
| P2.6/                 |          | P2.x (I/O)                       | I: 0; O: 1                        | 0       | 0        |  |  |  |
| XIN/                  | 6        | XIN, LFXT1 Oscillator Input      | 0                                 | 1       | 0        |  |  |  |
| TA0.1/                | ь        | Timer0_A3.TA1                    | 1                                 | 1       | 0        |  |  |  |
| Pin Osc               |          | Capacitive sensing               | Х                                 | 0       | 1        |  |  |  |
| P2.7/                 |          | P2.x (I/O)                       | I: 0; O: 1                        | 0       | 0        |  |  |  |
| XOUT/                 | 7        | XOUT, LFXT1 Oscillator<br>Output | 1                                 | 1       | 0        |  |  |  |
| Pin Osc               |          | Capacitive sensing               | Х                                 | 0       | 1        |  |  |  |

<sup>(1)</sup> Example: To program port P2.1, the appropriate control bits and MSP430 signals would need to be referenced as *P2DIR.*1, *P2SEL.*1, and *P2SEL2.*1.

<sup>(2)</sup> X = don't care

| Table 5-12. External MSP430 Port 3 Functi | ions and Programming Options |
|-------------------------------------------|------------------------------|
|-------------------------------------------|------------------------------|

| PIN NAME              |   | FUNCTION           | MSP430 CONTROL BITS / SIGNALS (2) |         |          |  |  |  |  |
|-----------------------|---|--------------------|-----------------------------------|---------|----------|--|--|--|--|
| (P3.x) <sup>(1)</sup> | X | FUNCTION           | P3DIR.x                           | P3SEL.x | P3SEL2.x |  |  |  |  |
| P3.3/                 |   | P3.x (I/O)         | I: 0; O: 1                        | 0       | 0        |  |  |  |  |
| TA1.1/                | 3 | Timer1_A3.TA2      | 1                                 | 1       | 0        |  |  |  |  |
| Pin Osc               |   | Capacitive sensing | X                                 | 0       | 1        |  |  |  |  |
| P3.5/                 |   | P3.x (I/O)         | I: 0; O: 1                        | 0       | 0        |  |  |  |  |
| TA1.1/                | 5 | Timer0_A3.TA2      | 1                                 | 1       | 0        |  |  |  |  |
| Pin Osc               |   | Capacitive sensing | Х                                 | 0       | 1        |  |  |  |  |

<sup>(1)</sup> Example: To program port P3.3, the appropriate control bits and MSP430 signals would need to be referenced as *P3DIR.3*, *P3SEL.3*, and *P3SEL2.3*.

## 5.5.2.4 Operating Modes

The MSP430 has one active mode and five software-selectable low-power modes of operation. An interrupt event can wake up the device from any of the five low-power modes, service the request, and restore back to the low-power mode on return from the interrupt program.

The following six operating modes can be configured by software:

- Active mode (AM)
  - All clocks are active
- Low-power mode 0 (LPM0)
  - CPU is disabled
  - ACLK and SMCLK remain active, MCLK is disabled
- Low-power mode 1 (LPM1)
  - CPU is disabled
  - ACLK and SMCLK remain active, MCLK is disabled
  - DCO's dc-generator is disabled if DCO not used in active mode

- Low-power mode 2 (LPM2)
  - CPU is disabled
  - MCLK and SMCLK are disabled
  - DCO's dc-generator remains enabled
  - ACLK remains active
- Low-power mode 3 (LPM3)
  - CPU is disabled
  - MCLK and SMCLK are disabled
  - DCO's dc-generator is disabled
  - ACLK remains active
- Low-power mode 4 (LPM4)
  - CPU is disabled
  - ACLK is disabled
  - MCLK and SMCLK are disabled
  - DCO's dc-generator is disabled
  - Crystal oscillator is stopped

#### 5.5.2.5 MSP430x2xx User's Guide

To view the user's guide for the MSP430 integrated into this device, see MSP430x2xx Family User's Guide. The list of peripherals found in this MSP430 is listed in the section: Section 5.5.2.1.

<sup>(2)</sup> X = don't care

## 6 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 6.1 Application Information

This PMIC is designed specifically for active shutter 3D glasses.

## 6.2 Typical Application

### 6.2.1 Active Shutter 3D Glasses



Figure 6-1. TPS65835 Applications Schematic

## 6.2.1.1 Design Requirements

The design parameters are located in Table 6-1.



| Table 6-1. Design Paramet | ters |
|---------------------------|------|
|---------------------------|------|

| PARAMETER                                                                     | EXAMPLE                    |
|-------------------------------------------------------------------------------|----------------------------|
| Input Voltage, V <sub>IN</sub>                                                | 3.7 to 6.4 V               |
| Input Voltage, Vbat BAT                                                       | 2.5 to 6.4 V               |
| Output Voltage, LDO VLDO                                                      | 2.2 (default) or 3.0 V     |
| Output Voltage Boost, BST_OUT                                                 | 8 to 16 V, 10 V default    |
| Charge Current Ichg=Kiset/Riset                                               | 5 to 100 mA, 70 mA default |
| Input Voltage Low V <sub>IL</sub> (BST_EN, CHG_EN, SW_SEL, VLDO, HBRx, HBLx)  | 0.4 V                      |
| Input Voltage High V <sub>IH</sub> (BST_EN, CHG_EN, SW_SEL, VLDO, HBRx, HBLx) | 1.2 V                      |

#### 6.2.1.2 Detailed Design Procedure

#### 6.2.1.2.1 Boost Converter Application Information

#### 6.2.1.2.1.1 Setting Boost Output Voltage

To set the boost converter output voltage of this device, two external resistors that form a feedback network are required. The values recommended below (in Table 6-2) are given for a desired quiescent current of 5  $\mu$ A when the boost is enabled and switching. See Figure 6-2 for the detail of the applications schematic that shows the boost feedback network and the resistor names used in the table below.



Figure 6-2. Boost Feedback Network Schematic

Table 6-2. Recommended  $R_{FB1}$  and  $R_{FB2}$  Values (for  $I_{Q(FB)} = 5 \mu A$ )

| TARGETED V <sub>BST_OUT</sub> | R <sub>FB1</sub> <sup>(1)</sup> | R <sub>FB2</sub> <sup>(1)</sup> |
|-------------------------------|---------------------------------|---------------------------------|
| 8 V                           | 1.3 ΜΩ                          | 240 kΩ                          |
| 10 V                          | 1.8 ΜΩ                          | 240 kΩ                          |
| 12 V                          | 2.2 ΜΩ                          | 240 kΩ                          |
| 14 V                          | 2.4 ΜΩ                          | 240 kΩ                          |
| 16 V                          | 3.0 ΜΩ                          | 240 kΩ                          |

<sup>(1)</sup> Resistance values given in closest standard value (5% tolerance, E24 grouping).

These resistance values can also be calculated using the following information. To start, it is helpful to target a quiescent current through the boost feedback network while the device is operating ( $I_{Q(FB)}$ ). When the boost output voltage and this targeted quiescent current is known, the total feedback network resistance can be found.

The value for  $R_{FB2}$  can be found by using the boost feedback pin voltage ( $V_{FB} = 1.2 \text{ V}$ , see Section 4.6) and  $I_{O(FB)}$  using Equation 1:

$$R_{FB1} + R_{FB2} = V_{BST\_OUT} / I_{Q(FB)}$$

$$\tag{1}$$



$$R_{FB2} = (1.2 \text{ V}) / I_{Q(FB)}$$
 (2)

To find  $R_{FB1}$ , simply subtract the  $R_{FB2}$  from  $R_{FB(TOT)}$  as shown in Equation 3.

$$R_{FB1} = R_{FB(TOT)} - R_{FB2} \tag{3}$$

#### 6.2.1.2.1.2 Boost Inductor Selection

The selection of the boost inductor and output capacitor is very important to the performance of the boost converter. The boost has been designed for optimized operation when a 10  $\mu$ H inductor is used. Smaller inductors, down to 4.7  $\mu$ H, may be used but there will be a slight loss in overall operating efficiency. A few inductors that have been tested and found to give good performance can be found in the following list.

#### Recommended 10-µH inductors:

- TDK VLS201612ET-100M (10  $\mu$ H,  $I_{MAX} = 0.53$  A,  $R_{DC} = 0.85 \Omega$ )
- Taiyo Yuden CBC2016B100M (10  $\mu$ H,  $I_{MAX} = 0.41$  A,  $R_{DC} = 0.82 \Omega$ )

#### 6.2.1.2.1.3 Boost Capacitor Selection

The recommended minimum value for the capacitor on the boost output, BST\_OUT pin, is  $4.7 \,\mu\text{F}$ . Values that are larger can be used with the measurable impact being a slight reduction in the boost converter output voltage ripple while values smaller than this will result in an increased boost output voltage ripple. Note that the voltage rating of the capacitor should be sized for the maximum expected voltage at the BST\_OUT pin.

#### 6.2.1.2.2 Bypassing Default Push-Button SWITCH Functionality

If the SWITCH pin functionality is not required to power on and off the device because of different system requirements (SWITCH timing requirements of system will be controlled by the internal MSP430), then the feature can be bypassed. The following diagram shows the connections required for this configuration.



Figure 6-3. Bypassing Default TPS65835 Push Button SWITCH Timing

In a system where a different push-button SWITCH off timing is required, the SLEEP pin is used to control the power off of the device. After system power up, the MCU must force the SLEEP pin to a high state ( $V_{SLEEP} > V_{IH(PMIC)}$ ). Once the SWITCH push-button is pressed to shut the system down, a timer in the MCU should be active and counting the desired  $t_{OFF}$  time of the device. Once this  $t_{OFF}$  time is detected, the MCU can assert the SLEEP signal to a logic low level ( $V_{SLEEP} < V_{IL(PMIC)}$ ). It is on the falling edge of the SLEEP signal where the system will be powered off (see Figure 6-4).





Figure 6-4. SWITCH Press and SLEEP Signal to Control System Power Off

www.ti.com

#### 6.2.1.2.3 MSP430 Programming

In order to program the integrated MSP430 in the TPS65835 device, ensure that the programming environment supports the TPS65835 device.

#### 6.2.1.2.3.1 Code To Setup Power Functions

This section will detail a basic code to control the MSP430 in the TPS65835 and how to configure the power functions and control the power die. Please reference Table 5-9 for the details on configuring the MSP430 pins. Note that "//" is a comment and this code was written using Code Composer Studio in C.

The previous code setup the power pins for outputs, now they must be controlled with MSP430 code. Refer to the following code to perform initial setup and to control the power functions (SLEEP, CHG\_EN, and BST\_EN):

The H-Bridge pins can be controlled in a similar manner (see Section 5.3.5.1). The following code is only meant to cover each H-Bridge mode of operation and the appropriate code needed to put it in that state:

```
// BOTH SIDES IN OPEN STATE
P2OUT &= ~(BIT3 + BIT0);
                                   // HBL2 = 0, HBL1 = 0
P2OUT &= ~(BIT5 + BIT4);
                                   // HBR2 = 0, HBR1 = 0
// BOTH SIDES IN GROUNDED STATE
P2OUT |= BIT3 + BIT0;
                                   // HBL2 = 1, HBL1 = 1
P2OUT |= BIT5 + BIT4;
                                   // HBR2 = 1, HBR1 = 1
// LEFT SIDE IN CHARGE+ STATE
P2OUT &= ~BIT3; P2OUT |= BIT0;
                                  // HBL2 = 0, HBL1 = 1
// LEFT SIDE IN CHARGE- STATE
P2OUT |= BIT3; P2OUT &= ~BIT0;
                                   // HBL2 = 1, HBL1 = 0
// RIGHT SIDE IN CHARGE+ STATE
P2OUT &= ~BIT5; P2OUT |= BIT4;
                                   // HBR2 = 0, HBR1 = 1
// RIGHT SIDE IN CHARGE- STATE
                                 // HBR2 = 1, HBR1 = 0
P2OUT |= BIT5; P2OUT &= ~BIT4;
```



## 6.2.1.3 Application Curves





## **Power Supply Recommendations**

An DC Input Voltage range of 3.7 to 6.4 V is required on V<sub>IN</sub> and a range of 2.5 V to 6.4 V is required on BAT.

V<sub>IN</sub> requires a 2.2-μF capacitor.

SYS requires a 4.7-µF capacitor.

BAT requires a 10-µF capacitor.

VLDO requires a 2.2-µF capacitor.

## 8 Layout

#### 8.1 **Layout Guidelines**

The layout is an important step in the design process. Proper function of the device demands careful attention to the PCB layout. Care must be taken in board layout to get the specified performance. If the layout is not carefully done, the regulators may show poor performance including stability issues as well as EMI problems. It is critical to provide a low impedance ground path. Therefore, use wide and short traces for the main current paths. The input capacitors must be placed as close as possible to the IC pins as well as the inductor and output capacitor.

Keep the common path to the ground pins which return the small signal components and the high current of the output capacitors as short as possible in order to avoid ground noise.

#### 8.2 **Layout Example**



Figure 8-1. Boost Layout

58



## 9 Device and Documentation Support

## 9.1 Device Support

#### 9.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

### 9.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 9.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 9.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 9.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 10 Mechanical, Packaging, and Orderable Information

#### 10.1 Packaging Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       | (-/    | (=)           |                 |                       | (-)  | (4)                           | (5)                        |              | (-)              |
| TPS65835RKPR          | Active | Production    | VQFN (RKP)   40 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TPS<br>65835     |
| TPS65835RKPR.A        | Active | Production    | VQFN (RKP)   40 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TPS<br>65835     |
| TPS65835RKPR.B        | Active | Production    | VQFN (RKP)   40 | 3000   LARGE T&R      | -    | Call TI                       | Call TI                    | -40 to 85    |                  |
| TPS65835RKPT          | Active | Production    | VQFN (RKP)   40 | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TPS<br>65835     |
| TPS65835RKPT.A        | Active | Production    | VQFN (RKP)   40 | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TPS<br>65835     |
| TPS65835RKPT.B        | Active | Production    | VQFN (RKP)   40 | 250   SMALL T&R       | -    | Call TI                       | Call TI                    | -40 to 85    |                  |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



## PACKAGE OPTION ADDENDUM

www.ti.com 10-Nov-2025

and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS65835RKPR | VQFN            | RKP                | 40 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |
| TPS65835RKPT | VQFN            | RKP                | 40 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Jul-2025



## \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS65835RKPR | VQFN         | RKP             | 40   | 3000 | 353.0       | 353.0      | 32.0        |
| TPS65835RKPT | VQFN         | RKP             | 40   | 250  | 213.0       | 191.0      | 35.0        |

5 x 5, 0.4 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



**Instruments** www.ti.com



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
  - B. This drawing is subject to change without notice.
  - C. QFN (Quad Flatpack No-Lead) Package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
  - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.



## RKP (S-PVQFN-N40)

PLASTIC QUAD FLATPACK NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4211176-3/H 06/12

NOTE: All linear dimensions are in millimeters



# RKP (S-PVQFN-N40)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025