**TPS65994AD** # TPS65994AD Dual Port USB Type-C® and USB PD Controller with Integrated Source **Power Switches Supporting USB4 and Alternate Mode** ### 1 Features - This device is certified by the USB-IF for PD3.0 - PD3.0 silicon is required for certification of new USB PD designs - TID#: 3495 - Article on PD2.0 vs. PD3.0 - TPS65994AD is fully configurable dual port USB4 and Thunderbolt 4 (TBT4) PD3.0 controller - This device can be used for USB4 host and device designs - Supports extended industrial temperature range - GUI tool to easily configure TPS65994AD for various applications - Support for DisplayPort Source, Thunderbolt and user configurable alternate modes - For a more extensive selection guide and getting started information, please refer to www.ti.com/usb-c and E2E guide - Integrated fully managed power paths: - Integrated two 5-V, 3-A, 38-mΩ sourcing switches - UL2367 cert #: E169910 - IEC62368-1 cert #: US-34737-M3-UL - Integrated robust power path protection - Integrated overvoltage protection, under voltage protection, reverse current protection, and adjustable current limiting for source path - Integrated overvoltage protection, under voltage protection and reverse current protection for sink path - USB Type-C® Power Delivery (PD) controller - 10 configurable GPIOs - USB PD 3.0 certified - USB Type-C specification certified - Cable attach and orientation detection - Integrated VCONN switch - Integrated dead battery Rd - Physical laver and policy engine - 3.3-V LDO output for dead battery support - Power supply from 3.3 V or VBUS source - 1 I2C primary port - 2 I2C secondary ports # 2 Applications - PC and notebooks - Rugged PC and laptop - Single board computer - **Docking station** - Flat panel monitor # 3 Description The TPS65994AD is a highly integrated stand-alone Dual Port USB Type-C and Power Delivery (PD) controller for PC and notebooks applications. The TPS65994AD integrates fully managed source paths with robust protection for a complete USB-C PD solution. TPS65994AD is featured on Intel and AMD's Reference Design for PC and notebook end equipment ensuring the PD controller has proper system level interaction in these types of designs. This feature greatly reduces system design complexity and results in reduced time to market. #### **Device Information** | PART NUMBER <sup>(1)</sup> | PACKAGE | BODY SIZE (NOM) | |----------------------------|-----------|-----------------| | TPS65994AD | QFN (RSL) | 6.0 mm x 6.0 mm | For all available packages, see the orderable addendum at the end of the data sheet. # **Table of Contents** | 1 Features1 | 8.2 Functional Block Diagram | 19 | |---------------------------------------------|---------------------------------------------|-----------------| | 2 Applications1 | 8.3 Feature Description | | | 3 Description1 | 8.4 Device Functional Modes | 40 | | 4 Revision History2 | 9 Application and Implementation | 42 | | 5 Pin Configuration and Functions3 | 9.1 Application Information | 42 | | 6 Specifications5 | 9.2 Typical Application | 42 | | 6.1 Absolute Maximum Ratings5 | 10 Power Supply Recommendations | 49 | | 6.2 ESD Ratings 5 | 10.1 3.3-V Power | 49 | | 6.3 Recommended Operating Conditions6 | 10.2 1.5-V Power | 49 | | 6.4 Recommended Capacitance6 | 10.3 Recommended Supply Load Capacitance | 49 | | 6.5 Thermal Information6 | 11 Layout | 50 | | 6.6 Power Supply Characteristics7 | 11.1 Layout Guidelines | <mark>50</mark> | | 6.7 Power Consumption7 | 11.2 Layout Example | <mark>50</mark> | | 6.8 PP_5V Power Switch Characteristics8 | 11.3 Component Placement | 50 | | 6.9 PP_EXT Power Switch Characteristics9 | 11.4 Routing PP_5V, VBUS, VIN_3V3, LDO_3V3, | | | 6.10 Power Path Supervisory10 | LDO_1V5 | 52 | | 6.11 CC Cable Detection Parameters10 | 11.5 Routing CC and GPIO | 54 | | 6.12 CC VCONN Parameters12 | 12 Device and Documentation Support | 56 | | 6.13 CC PHY Parameters12 | 12.1 Device Support | | | 6.14 Thermal Shutdown Characteristics13 | 12.2 Documentation Support | 56 | | 6.15 ADC Characteristics13 | 12.3 Support Resources | 56 | | 6.16 Input/Output (I/O) Characteristics | 12.4 Trademarks | | | 6.17 I2C Requirements and Characteristics14 | 12.5 Electrostatic Discharge Caution | | | 6.18 Typical Characteristics16 | 12.6 Glossary | 56 | | 7 Parameter Measurement Information17 | 13 Mechanical, Packaging, and Orderable | | | 8 Detailed Description18 | Information | | | 8.1 Overview | 13.1 Package Option Addendum | 57 | | | | | # **4 Revision History** | С | hanges from Revision * (August 2020) to Revision A (July 2021) | Page | |---|----------------------------------------------------------------|------| | • | Updated the Features list | 1 | | | Updated the document title | | | • | Updated the Applications section | 1 | | | Updated the Description section | | # **5 Pin Configuration and Functions** Figure 5-1. RSL Package 48-pin QFN Top View **Table 5-1. Pin Functions** | PIN | PIN | | RESET | Description | |--------|-----|------|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------| | NAME | NO. | TYPE | KESEI | Description | | ADCIN1 | 33 | I | Hi-Z | Configuration input. Connect to a resistor divider to LDO_3V3. | | ADCIN2 | 35 | I | Hi-Z Configuration input. Connect to a resistor divider to LDO_3V3. | | | GND | 36 | _ | Ground. Connect to ground plane. | | | GPIO0 | 45 | I/O | Hi-Z General purpose digital I/O. Tie to PP5V or ground when unused. May be used as DisplayPort HPD signal for Port B. | | | GPIO1 | 38 | I/O | General purpose digital I/O. Tie to PP5V or ground when unused. May be used as DisplayPort HPD signal for Port A. | | | GPIO2 | 9 | I/O | Hi-Z | General purpose digital I/O. Tie to PP5V or ground when unused. | | GPIO3 | 28 | I/O | Hi-Z | General purpose digital I/O. Tie to PP5V or ground when unused. | | GPIO4 | 2 | I/O | Hi-Z | General purpose digital I/O. May be used as an ADC input. Tie to PP5V or ground when unused. | | GPIO5 | 46 | I/O | Hi-Z | General purpose digital I/O. May be used as an ADC input. Tie to PP5V or ground when unused. | | GPIO6 | 29 | I/O | /O Hi-Z General purpose digital I/O. Tie to PP5V or ground when unused. | | | GPIO7 | 27 | I/O | Hi-Z | General purpose digital I/O. Tie to PP5V or ground when unused. | | GPIO8 | 10 | I/O | Hi-Z | General purpose digital I/O. Tie to PP5V or ground when unused. | # **Table 5-1. Pin Functions (continued)** | PIN | | | | The Functions (continued) | |--------------|-----------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | TYPE | RESET | Description | | GPIO9 | 8 | 0 | Hi-Z | General purpose digital output. Tie to PP5V or ground when unused. | | I2C_EC_SCL | 42 | I | Hi-Z | I2C slave serial clock input. Tie to pullup voltage through a resistor. May be grounded if unused. Connect to Embedded Controller (EC). | | I2C_EC_SDA | 40 | I/O | Hi-Z | I2C slave serial data. Open-drain input/output. Tie to pullup voltage through a resistor. May be grounded if unused. Connect to Embedded Controller (EC). | | I2C_EC_IRQ | 43 | 0 | Hi-Z | I2C slave interrupt. Active low. Connect to external voltage through a pull-up resistor. Connect to Embedded Controller (EC). This can be re-configured to GPIO10. May be grounded if unused. | | I2C2s_SCL | 41 | I | Hi-Z | I2C slave serial clock input. Tie to pull-up voltage through a resistor. May be grounded if unused. | | I2C2s_SDA | 44 | I/O | Hi-Z | I2C slave serial data. Open-drain input/output. Tie to pullup voltage through a resistor. May be grounded if unused. | | I2C2s_IRQ | 39 | 0 | Hi-Z | I2C slave interrupt. Active low. Connect to external voltage through a pull-up resistor. Tie to PP5V or ground when unused. This can be re-configured to GPIO11. | | I2C3m_SCL | 1 | 0 | Hi-Z | I2C master serial clock. Open-drain output. Tie to pullup voltage through a resistor when used or unused. | | I2C3m_SDA | 48 | I/O | Hi-Z | I2C master serial data. Open-drain input/output. Tie to pullup voltage through a resistor when used or unused. | | I2C3m_IRQ | 47 | I | Hi-Z | I2C master interrupt. Active low. Connect to external voltage through a pull-up resistor. Tie to PP5V or ground when unused. This can be re-configured to GPIO12. | | LDO_1V5 | 37 | 0 | _ | Output of the CORE LDO. Bypass with capacitance $C_{LDO\_1V5}$ to GND. This pin cannot source current to external circuits. | | LDO_3V3 | 34 | 0 | _ | Output of supply switched from VIN_3V3 or VBUS LDO. Bypass with capacitance C <sub>LDO_3V3</sub> to GND. | | PA_CC1 | 31 | I/O | Hi-Z | I/O for USB Type-C and USB PD. Filter noise with recommended capacitor to GND ( $C_{Px\_CCy}$ ). | | PA_CC2 | 30 | I/O | Hi-Z | I/O for USB Type-C and USB PD. Filter noise with recommended capacitor to GND ( $C_{Px\_CCy}$ ). | | PA_GATE_VSYS | 5 | 0 | Hi-Z | Connect to the PortA N-ch MOSFET that has source tied to VSYS. | | PA_GATE_VBUS | 19 | 0 | Hi-Z | Connect to the N-ch MOSFET that has source tied to PA_VBUS. | | PA_VBUS | 21,22,23,24 | I/O | _ | 5-V to 20-V input or 5-V output from PP5V. Bypass with capacitance $C_{\text{VBUS}}$ to GND. | | PB_CC1 | 6 | I/O | Hi-Z | I/O for USB Type-C and USB PD. Filter noise with recommended capacitor to GND ( $C_{Px\_CCy}$ ). | | PB_CC2 | 7 | I/O | Hi-Z | I/O for USB Type-C and USB PD. Filter noise with recommended capacitor to GND ( $C_{Px\_CCy}$ ). | | PB_GATE_VSYS | 4 | 0 | Hi-Z | Connect to the Port B N-ch MOSFET that has source tied to VSYS. | | PB_GATE_VBUS | 18 | 0 | Hi-Z | Connect to the N-ch MOSFET that has source tied to PB_VBUS. | | PB_VBUS | 13,14,15,16 | I/O | _ | 5-V to 20-V input or 5-V output from PP5V. Bypass with capacitance $C_{\text{VBUS}}$ to GND. | | PP5V | 11,12,17,20,25,<br>26 | I | _ | 5-V System Supply to VBUS, supply for Px_CCy pins as VCONN. | | VSYS | 3 | I | _ | High-voltage sinking node in the system. It is used to implement reverse-<br>current-protection (RCP) for the external sinking paths controlled by<br>PA_GATE_VSYS and PB_GATE_VSYS. | | VIN_3V3 | 32 | I | _ | Supply for core circuitry and I/O. Bypass with capacitance C <sub>VIN_3V3</sub> to GND. | # **6 Specifications** ### **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | | |-----------------------------------------|-----------------------------------------------------------------------------------------------------|--------------------|----------------|------|--| | | PP5V | -0.3 | 6 | | | | | VIN_3V3 | -0.3 | 4 | V | | | | ADCIN1, ADCIN2 | -0.3 | 4 | | | | | VSYS, PA_VBUS, PB_VBUS (4) | -0.3 | 28 | | | | Input voltage range <sup>(2)</sup> | PA_CC1, PA_CC2, PB_CC1, PB_CC2 | -0.5 | 6 | | | | | GPIO0-GPIO9, IZC_EC_IRQ, IZC2s_IRQ, IZC3m_IRQ | -0.3 | 6 | V | | | | I2C_EC_SDA, I2C_EC_SCL,I2C2s_SDA, I2C2s_SCL, I2C3m_SDA, I2C3m_SCL | -0.3 | 4 | | | | 2 | LDO_1V5 <sup>(3)</sup> | -0.3 | 2 | | | | Output voltage range <sup>(2)</sup> | LDO_3V3 <sup>(3)</sup> | -0.3 | 4 | V | | | Output voltage range <sup>(2)</sup> | PA_GATE_VBUS, PA_GATE_VSYS,<br>PB_GATE_VBUS, PB_GATE_VSYS (3) | -0.3 | 40 | V | | | $V_{GS}$ | V <sub>Px_GATE_VBUS</sub> - V <sub>Px_VBUS</sub> , V <sub>Px_GATE_SYS</sub> - V <sub>VSYS</sub> | -0.5 | 12 | V | | | | Source or sink current PA_VBUS, PB_VBUS | inte | rnally limited | | | | | Positive source current on PA_CC1, PA_CC2, PB_CC1, PB_CC2 | | 1 | | | | Source current | Positive sink current on PA_CC1, PA_CC2, PB_CC1, PB_CC2 while VCONN switch is enabled | 1 | | A | | | | GPIO0-GPIO9 | | 0.005 | | | | | positive sink current for I2C_EC_SDA,<br>I2C_EC_SCL, I2C2s_SDA, I2C2s_SCL,<br>I2C3m_SDA, I2C3m_SCL, | internally limited | | | | | | positive source current for LDO_3V3, LDO_1V5 | inte | rnally limited | | | | T <sub>J</sub> Operating junction tempe | rature | -40 | 175 | °C | | | T <sub>STG</sub> Storage temperature | | -55 | 150 | °C | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) All voltage values are with respect to network GND. Connect the GND pin directly to the GND plane of the board. - (3) Do not apply voltage to these pins. - (4) For Px\_VBUS a TVS with a break down voltage falling between the Recommended max and the Abs max value is recommended such as TVS2200. For Px\_VBUS a Schottky diode is recommended to ensure the MIN voltage is not violated. ### 6.2 ESD Ratings | | PARAMETER | TEST CONDITIONS | VALUE | UNIT | |--------------------|-------------------------|-----------------------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/<br>ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±1000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per<br>JEDEC specificationJESD22-C101, all<br>pins <sup>(2)</sup> | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |---------------------------------|--------------------------------|----------------------------------------------------------------------------------------------|-----|-----|------| | | | VIN_3V3 | 3.0 | 3.6 | | | VI | Input voltage range (1) | PP5V <sup>(2)</sup> | 4.9 | 5.5 | V | | | | PA_VBUS, PB_VBUS (3) | 4 | 22 | | | VI | Input voltage range (1) | VSYS | 0 | 22 | V | | | | I2Cx_SDA, I2Cx_SCL, ADCIN1,<br>ADCIN2 | 0 | 3.6 | | | V <sub>IO</sub> | I/O voltage range (1) | GPIOx, IZC_EC_IRQ, IZC2s_IRQ, IZC3m_IRQ | 0 | 5.5 | ٧ | | | | PA_CC1, PA_CC2, PB_CC1,<br>PB_CC2 | 0 | 5.5 | | | | | PA_VBUS, PB_VBUS | | 3 | А | | Io | Output current (from PP5V) | PA_CC1, PA_CC2, PB_CC1,<br>PB_CC2 | | 315 | mA | | Io | Output current (from LDO_3V3) | GPIOx | | 1 | mA | | Io | Output current (from VBUS LDO) | sum of current from LDO_3V3 and GPIO0-9. | | 5 | mA | | T Ambient energting temperature | Ambient operating temperature | I <sub>PP_5Vx</sub> ≤ 1.5 A, I <sub>PP_5Vy</sub> ≤ 3.0 A,<br>I <sub>PP_CABLEx</sub> ≤ 315 mA | -40 | 105 | °C | | T <sub>A</sub> | | I <sub>PP_5Vx</sub> ≤ 3.0 A, I <sub>PP_CABLEx</sub> ≤ 315 mA | -40 | 85 | | | TJ | Operating junction temperature | | -40 | 125 | °C | - (1) All voltage values are with respect to network GND. All GND pins must be connected directly to the GND plane of the board. - (2) Maximum current sourced from PP5V to PA\_VBUS or PB\_VBUS. Resistance from Px\_VBUS to Type-C connector less than or equal 30 mΩ. Short all PP5V bumps together. - (3) All PA\_VBUS bumps should be shorted together. All PB\_VBUS bumps should be shorted together. ### 6.4 Recommended Capacitance over operating free-air temperature range (unless otherwise noted) | | PARAMETER <sup>(1)</sup> | VOLTAGE RATING | MIN | NOM | MAX | UNIT | |----------------------|-------------------------------------------|----------------|--------------------|-----|-----|------| | C <sub>VIN_3V3</sub> | Capacitance on VIN_3V3 | 6.3 V | 5 | 10 | | μF | | C <sub>LDO_3V3</sub> | Capacitance on LDO_3V3 | 6.3 V | 5 | 10 | 25 | μF | | C <sub>LDO_1V5</sub> | Capacitance on LDO_1V5 | 4 V | 4.5 | | 12 | μF | | C <sub>Px_VBUS</sub> | Capacitance on VBUS <sup>(4)</sup> | 25 V | 1 | 4.7 | 10 | μF | | C <sub>PP5V</sub> | Capacitance on PP5V | 10 V | 120 <sup>(2)</sup> | | | μF | | C <sub>VSYS</sub> | Capacitance on VSYS Sink from VBUS | 25 V | | 47 | 100 | μF | | C <sub>Px_CCy</sub> | Capacitance on Px_CCy pins <sup>(3)</sup> | 6.3 V | 200 | 320 | 480 | pF | - (1) Capacitance values do not include any derating factors. For example, if 5.0 μF is required and the external capacitor value reduces by 50% at the required operating voltage, then the required external capacitor value would be 10 μF. - (2) This is a requirement from USB PD (cSrcBulkShared). Keep at least 10 µF tied directly to PP5V. - (3) This includes all capacitance to the Type-C receptacle. - (4) The device can be configured to quickly disable PP\_EXT upon certain events. When such a configuration is used, a capacitance on the higher side of this range is recommended. # 6.5 Thermal Information | | | DEVICE | | |------------------------|-------------------------------------------|-----------|------| | | THERMAL METRIC | QFN (RSL) | UNIT | | | | 48 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 26.8 | °C/W | | R <sub>θJC</sub> (top) | Junction-to-case (top) thermal resistance | 15.4 | °C/W | Submit Document Feedback # 6.5 Thermal Information (continued) | | | DEVICE | | |---------------------------|------------------------------------------------------|-----------|------| | | THERMAL METRIC | QFN (RSL) | UNIT | | | | 48 PINS | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 8.5 | °C/W | | ΨЈΤ | Junction-to-top characterization parameter | 0.2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 8.5 | °C/W | | R <sub>θJC</sub> (bottom) | Junction-to-case (bottom GND pad) thermal resistance | 1.8 | °C/W | # **6.6 Power Supply Characteristics** Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------|------------------------------------------|---------------------------------------------------------------------------------------------------|------|------|----------|------| | VIN_3V3, Px_VBUS | | 1 | | | <u> </u> | | | | | rising, V <sub>Px_VBUS</sub> =0 | 2.56 | 2.66 | 2.76 | | | V <sub>VIN3V3_UVLO</sub> | voltage required on VIN_3V3 for power on | falling, V <sub>Px_VBUS</sub> =0 | 2.44 | 2.54 | 2.64 | V | | - | power on | hysteresis | | 0.12 | | | | | rising | rising | 3.6 | | 3.9 | | | V <sub>VBUS_UVLO</sub> UVLO compa | UVLO comparator for Px_VBUS | falling | 3.5 | | 3.8 | V | | | _ | hysteresis | | 0.1 | | | | LDO_3V3, LDO_1V5 | · | | | | | | | V <sub>LDO_3V3</sub> | voltage on LDO_3V3 | $V_{VIN\_3V3} = 0V$ , $I_{LDO\_3V3} \le 5$ mA, $V_{PA\_VBUS} \ge 3.9V$ or $V_{PB\_VBUS} \ge 3.9V$ | 2.7 | 3.4 | 3.6 | V | | R <sub>LDO_3V3</sub> | Rdson of VIN_3V3 to LDO_3V3 | I <sub>LDO_3V3</sub> =50mA | | | 1.5 | Ω | | V <sub>LDO_1V5</sub> | Output voltage of LDO_1V5 | up to maximum internal loading condition. | | 1.55 | | V | # **6.7 Power Consumption** Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN\_3V3</sub> $\leq$ 3.6 V, no loading on GPIO pins | PA | RAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | I <sub>VIN_3V3,ActSrc</sub> | current into VIN_3V3 | Active Source mode: V <sub>PP5V</sub> =5.0V, V <sub>VIN_3V3</sub> =3.3V | | 4.5 | 12 | mA | | I <sub>VIN_3V3,ActSnk</sub> | current into VIN_3V3 | Active Sink mode: $22V \ge V_{PA\_VBUS} \ge 4.0V$ , $22V \ge V_{PB\_VBUS} \ge 4.0V$ , $V_{VIN\_3V3} = 3.3V$ | | 4.8 | 12 | mA | | I <sub>VSYS</sub> | current into VSYS | | | 10 | | μΑ | | I <sub>VIN_3V3,IdlSrc</sub> | current into VIN_3V3 | Idle Source mode: V <sub>PA_VBUS</sub> =5.0V, V <sub>PB_VBUS</sub> =5.0V, V <sub>VIN_3V3</sub> =3.3V | | 1.1 | | mA | | I <sub>VIN_3V3,IdlSnk</sub> | current into VIN_3V3 | Idle Sink mode: $22V \ge V_{PA\_VBUS} \ge 4.0V$ , $22V \ge V_{PB\_VBUS} \ge 4.0V$ , $V_{VIN\_3V3} = 3.3V$ | | 1.1 | | mA | | P <sub>MstbySnk</sub> | Power drawn into PP5V<br>and VIN_3V3 in Modern<br>Standby Sink Mode | Modern Standby Sink Mode: V <sub>PP5V</sub> = 5V, V <sub>VIN_3V3</sub> =3.3V, V <sub>PA_VBUS</sub> =5.0V, V <sub>PB_VBUS</sub> =0V | | 3.7 | | mW | | P <sub>MstbySrc</sub> | Power drawn into PP5V<br>and VIN_3V3 in Modern<br>Standby Source Mode | Modern Standby Source Mode: V <sub>PP5V</sub> = 5V, V <sub>VIN_3V3</sub> =3.3V, I <sub>Px_VBUS</sub> =0 | | 4.5 | | mW | | I <sub>VIN_3V3,Sleep</sub> | current into VIN_3V3 | Sleep mode: $V_{PA\_VBUS}$ =0V, $V_{PB\_VBUS}$ =0V, $V_{VIN\_3V3}$ =3.3V, $T_J$ $\leq$ 25 °C | | 67 | | μΑ | # 6.8 PP\_5V Power Switch Characteristics Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | D. | Decistor of from DD5V4+ Dec VD10 | I <sub>LOAD</sub> = 3 A, T <sub>J</sub> ≤25°C | | 37.7 | 41.5 | 0 | | R <sub>PP_5V</sub> | Resistance from PP5V to Px_VBUS | I <sub>LOAD</sub> = 3 A, T <sub>J</sub> ≤125°C | | 37.7 | 57 | mΩ | | I <sub>PP5V_REV</sub> | Px_VBUS to PP5V leakage current | V <sub>PP5V</sub> = 0V, V <sub>Px_VBUS</sub><br>= 5.5V, PP_5V disabled,<br>T <sub>J</sub> ≤85°C, measure I <sub>PP5V</sub> | | 0 | 3 | μА | | I <sub>PP5V_FWD</sub> | PP5V to Px_VBUS leakage current | V <sub>PP5V</sub> = 5.5V, V <sub>Px_VBUS</sub><br>= 0V, PP_5V disabled,<br>T <sub>J</sub> ≤85°C, measure I <sub>Px_VBUS</sub> | | 0 | 15 | μΑ | | I <sub>LIM5V</sub> | Current limit setting | Configure to setting 0 | 1.15 | | 1.36 | Α | | I <sub>LIM5V</sub> | Current limit setting | configure to setting 1 | 1.61 | | 1.90 | Α | | I <sub>LIM5V</sub> | Current limit setting | configure to setting 2 | 2.3 | | 2.70 | Α | | I <sub>LIM5V</sub> | Current limit setting | configure to setting 3 | 3.04 | | 3.58 | Α | | I <sub>LIM5V</sub> | Current limit setting | configure to setting 4 | 3.22 | | 3.78 | Α | | I <sub>Px_VBUS</sub> | PP5V to Px_VBUS current sense accuracy | $3.0A \ge I_{Px\_VBUS} \ge 1A,$<br>$V_{VIN\_3V3} = 3.3V$ | 2.8 | 3.4 | 4.1 | A/V | | V <sub>PP_5V_RCP</sub> | RCP clears and PP_5Vx starts turning on when V <sub>Px_VBUS</sub> – V <sub>PP5V</sub> < V <sub>PP_5V_RCP</sub> . Measure V <sub>Px_VBUS</sub> – V <sub>PP5V</sub> | | 10 | 15 | 20 | mV | | t <sub>iOS_PP_5V</sub> | response time to VBUS short circuit | Px_VBUS to GND through 10mΩ, C <sub>Px_VBUS</sub> =0 | | 1.15 | | μs | | t <sub>PP_5V_ovp</sub> | response time to V <sub>Px_VBUS</sub> > V <sub>OVP4RCP</sub> | Enable PP_5Vx, ramp<br>V <sub>Px_VBUS</sub> from 4V to 20V at<br>100 V/ms | | 4.5 | | μs | | t <sub>PP_5V_uvlo</sub> | response time to $V_{PP5V}$ < $V_{PP5V\_UVLO}$ , $PP\_VBUS$ is deemed off when $V_{Px\_VBUS}$ < 0.8V | R <sub>L</sub> = 100 Ω, no external capacitance on Px_VBUS | | 4 | | μs | | t <sub>PP_5V_rcp</sub> | response time to V <sub>PP5V</sub> < V <sub>Px_VBUS</sub> +V <sub>PP_5V_RCP</sub> | V <sub>PP5V</sub> =5.5V,enable<br>PP_5Vx, ramp V <sub>Px_VBUS</sub><br>from 4V to 21.5V at 10 V/μs | | 0.7 | | μs | | t <sub>FRS_on</sub> | Time allowed to enable the pass FET in PP_5Vx with 3A current limit. | $\begin{aligned} & \text{Initial V}_{Px\_VBUS} = 0\text{V}, 2\mu\text{F} \\ & \leq C_{Px\_VBUS} \leq 20\mu\text{F}, 0 \leq \\ & I_{Px\_VBUS} \leq 0.5 \text{A, FET} \\ & \text{is deemed enabled when} \\ & V_{Px\_VBUS} > 4.75\text{V}. \end{aligned}$ | | 54 | 150 | µs | | t <sub>ILIM</sub> | Current clamping deglitch time | | | 5 | | ms | | t <sub>ON</sub> | from enable signal to Px_VBUS at 90% of final value | $R_L = 100\Omega$ , $V_{PP5V} = 5V$ , $C_L=0$ | 2.6 | 3.5 | 4.4 | ms | | t <sub>OFF</sub> | from disable signal to Px_VBUS at 10% of final value | $R_L = 100\Omega, V_{PP5V} = 5V,$<br>$C_L = 0$ | 0.30 | 0.45 | 0.6 | ms | | t <sub>RISE</sub> | Px_VBUS from 10% to 90% of final value | $R_L = 100\Omega, V_{PP5V} = 5V,$<br>$C_L = 0$ | 1.2 | 1.7 | 2.2 | ms | | t <sub>FALL</sub> | Px_VBUS from 90% to 10% of initial value | $R_L = 100\Omega$ , $V_{PP5V} = 5V$ , $C_L=0$ | 0.06 | 0.1 | 0.14 | ms | Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # 6.9 PP\_EXT Power Switch Characteristics Operating under these conditions unless otherwise noted: $3.0 \text{ V} \leq V_{VIN-3V3} \leq 3.6 \text{ V}$ | • | e conditions unless otherwise noted: ( PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------|---------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|--------| | | Gate driver sourcing current | $\begin{array}{l} 0 \leq V_{Px\_GATE\_VSYS}\text{-}V_{VSYS} \leq \\ 6 \text{ V, } 0 \text{ V} \leq V_{VSYS} \leq 22 \text{ V,} \\ V_{Px\_VBUS} > 4 \text{ V, measure} \\ I_{Px\_GATE\_VSYS} \end{array}$ | 8.5 | 10 | 11.5 | μA | | Px_gate_on | | $\begin{array}{l} 0 \leq V_{Px\_GATE\_VBUS^-} \\ V_{Px\_VBUS} \leq 6 \text{ V, 4 V} \leq \\ V_{Px\_VBUS} \leq 22 \text{ V, measure} \\ I_{Px\_GATE\_VBUS} \end{array}$ | 8.5 | 10 | 11.5 | μΑ | | V <sub>Px_</sub> gate_on | sourcing voltage (ON) | $\begin{array}{l} 0 \leq V_{VSYS} \leq 22 \text{ V,} \\ I_{Px\_GATE\_VSYS} < 4 \mu\text{A,} \\ \text{measure } V_{Px\_GATE\_VSYS} - \\ V_{VSYS}, V_{Px\_VBUS} > 4 \text{ V.} \end{array}$ | 6 | | 12 | V | | VPX_GATE_ON | Sourcing voltage (ON) | $ \begin{array}{l} 4 \ V \leq V_{PX\_VBUS} \leq 22 \\ V, \ I_{PX\_GATE\_VBUS} < 4 \ \mu A, \\ measure \ V_{PX\_GATE\_VBUS} - \\ V_{Px\_VBUS}. \end{array} $ | 6 | | 12 | ٧ | | V <sub>RCP</sub> | | setting 0, 4 V ≤ V <sub>Px_VBUS</sub> ≤ 22 V, V <sub>VIN_3V3</sub> ≤ 3.63 V | 2 | 6 | 10 | mV | | | comparator mode RCP threshold, | setting 1, 4 V ≤ V <sub>Px_VBUS</sub> ≤ 22 V, V <sub>VIN_3V3</sub> ≤ 3.63 V | 4 | 8 | 12 | mV | | | V <sub>VSYS</sub> - V <sub>PX_VBUS</sub> . | setting 2, 4 V ≤ V <sub>Px_VBUS</sub> ≤ 22 V, V <sub>VIN_3V3</sub> ≤ 3.63 V | 6 | 10 | 14 | mV | | | | setting 3, 4 V ≤ V <sub>Px_VBUS</sub> ≤ 22 V, V <sub>VIN_3V3</sub> ≤ 3.63 V | 8 | 12 | 16 | mV | | | Sinking strength | normal turnoff: V <sub>VSYS</sub> = 5V,<br>V <sub>Px_GATE_VSYS</sub> =6V | 13 | | | μΑ | | I <sub>Px_GATE_OFF</sub> | | normal turnoff: $V_{PX\_VBUS}$<br>= 5V, $V_{PX\_GATE\_VBUS}$ =6V,<br>$V_{VSYS}$ = 5 V | 13 | | | μΑ | | | | fast turnoff: V <sub>VSYS</sub> = 5V,<br>V <sub>Px_GATE_VSYS</sub> =6V, | | | 85 | Ω | | R <sub>PX_GATE_FSD</sub> | Sinking strength | fast turnoff: $V_{Px\_VBUS} = 5V$ , $V_{Px\_GATE\_VBUS} = 6V$ , $V_{VSYS} = 5V$ | | | 85 | Ω | | R <sub>Px_GATE_OFF_UVLO</sub> | Sinking strength in UVLO (safety) | V <sub>VIN_3V3</sub> =0V,<br>V <sub>Px_VBUS</sub> =3.0V,<br>V <sub>Px_GATE_VSYS</sub> =0.1V | | | 1.5 | МΩ | | | soft start slew rate for Px_GATE_VSYS, setting 0 | | 0.35 | | 0.47 | | | SS | soft start slew rate for Px_GATE_VSYS, setting 1 | $4 \text{ V} \le \text{V}_{\text{Px\_VBUS}} \le 22$<br>V, $500 \text{pF} < \text{C}_{\text{Px\_GATE\_VSYS}}$<br>< 16 nF, measure slope | 0.67 | | 0.91 | \//m a | | 55 | soft start slew rate for Px_GATE_VSYS, setting 2 | from 10% to 90% of final Px_GATE_VSYS value, | 1.33 | | 1.83 | V/ms | | | soft start slew rate for Px_GATE_VSYS, setting 3 | | 2.88 | | 3.90 | | | t <sub>Px_GATE_VBUS_OFF</sub> | Time allowed to disable the external FET via Px_GATE_VBUS in normal shutdown mode. <sup>(1)</sup> | V <sub>Px_VBUS</sub> =20V, Gate is off when V <sub>GS</sub> < 1 V | | 260 | | μs | | t <sub>Px_GATE_VBUS_OVP</sub> | Time allowed to disable the external FET via Px_GATE_VBUS in fast shutdown mode (V <sub>OVP4RCP</sub> exceeded). <sup>(1)</sup> | OVP: $V_{OVP4RCP}$ = setting 57, $V_{Px\_VBUS}$ =20V initially, then raised to 23V in 50ns, Gate is off when $V_{GS}$ < 1 V | | 3 | | μs | # **6.9 PP\_EXT Power Switch Characteristics (continued)** Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | F | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------| | t <sub>Px_GATE_VBUS_RCP</sub> | Time allowed to disable the external FET via Px_GATE_VBUS in fast shutdown mode (V <sub>RCP</sub> exceeded). <sup>(1)</sup> | RCP: $V_{RCP}$ = setting 0,<br>$V_{PX\_VBUS}$ =5V, $V_{VSYS}$ =5V<br>initially, then raised to 5.5V<br>in 50ns, Gate is off when<br>$V_{GS}$ < 1 V | | 1.2 | | μs | | t <sub>Px_GATE_VSYS_OFF</sub> | Time allowed to disable the external FET via Px_GATE_VSYS in normal shutdown mode <sup>(1)</sup> | V <sub>VSYS</sub> =20V, Gate is off when V <sub>GS</sub> < 1 V | | 0.25 | | ms | | t <sub>Px_GATE_VSYS_FSD</sub> | Time allowed to disable the external FET via Px_GATE_VSYS in fast shutdown mode (OVP or FRS) <sup>(1)</sup> | $\begin{aligned} &V_{VSYS} \text{=} V_{VBUS} \text{=} 20V \text{ initially,} \\ &\text{then } V_{VBUS} \text{ raised to } 23V \\ &\text{in } 50\text{ns, } \text{Gate is off when} \\ &V_{GS} \text{<} 1 \text{ V} \end{aligned}$ | | 0.25 | | μs | | t <sub>Px_</sub> GATE_VBUS_ON | time to enable Px_GATE_VBUS (1) | measure time from when V <sub>GS</sub> =0V until V <sub>GS</sub> >3V | | 0.25 | | ms | <sup>(1)</sup> These values depend upon the characteristics of the external N-ch MOSFET. The typical values were measured when Px\_GATE\_VSYS and Px\_GATE\_VBUS were used to drive two CSD17571Q2 in common drain back-to-back configuration. # 6.10 Power Path Supervisory Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-------|-------|-------|------| | V <sub>OVP4RCP</sub> | VBUS over voltage protection typical threshold for RCP programmable range (setting 0 to setting 63). | OVP detected when V <sub>Px_VBUS</sub> > V <sub>OVP4RCP</sub> | 5.25 | | 22.9 | V | | | Tolernance of V <sub>OVP4RCP</sub> threshold | | -5 | | 5 | % | | V <sub>OVPLSB</sub> | VBUS over voltage protection range for RCP | | | 280 | | mV | | V <sub>OVP4RCPH</sub> | hysteresis | | 1.75 | 2 | 2.25 | % | | | | setting 0 | 1 | 1 | 1 | V/V | | _ | Configurable ratio of OVP comparator | setting 1 | 0.925 | 0.95 | 0.975 | V/V | | thresholds. r <sub>OVP</sub> *V <sub>OVP4VSYS</sub> = V <sub>OVP4RCP</sub> | setting 2 | 0.875 | 0.90 | 0.925 | V/V | | | | | setting 3 | 0.85 | 0.875 | 0.9 | V/V | | V <sub>OVP4VSYS</sub> | VBUS over voltage protection range for VSYS protection | OVP detected when rovp*VPx_VBUS > VOVP4RCP | 5 | | 27.5 | V | | V <sub>OVP4VSYS</sub> | hysteresis | VBUS falling, % of V <sub>OVP4VSYS</sub> | | 2 | | % | | | | rising | 3.9 | 4.1 | 4.3 | | | V <sub>PP5V_UVLO</sub> | Voltage required on PP5V | falling | 3.8 | 4.0 | 4.2 | V | | | | hysteresis | | 0.1 | | | | I <sub>DSCH</sub> | VBUS discharge current <sup>(1)</sup> | V <sub>Px_VBUS</sub> = 22V, measure<br>I <sub>Px_VBUS</sub> | 4 | | 13 | mA | <sup>(1)</sup> The discharge is enabled automatically when needed to meet USB specifications. It is not always enabled. ### **6.11 CC Cable Detection Parameters** Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | P/ | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------|------|-----|-----|------| | Type-C Source (Rp pull-up) | | | | | | | | V <sub>OC_3.3</sub> | Unattached Px_CCy open circuit voltage while Rp enabled, no load | $V_{LDO\_3V3\_UVLO} < V_{LDO\_3V3} < 3.6 \text{ V},$<br>$R_{CC} = 47 \text{ k}\Omega$ | 1.85 | | | V | | V <sub>OC_5</sub> | Attached Px_CCy open circuit voltage while Rp enabled, no load | $V_{PP5V\_UVLO} < V_{PP5V} < 5.5 \text{ V, R}_{CC} = 47 \text{ k}\Omega$ | 2.95 | | | V | Product Folder Links: TPS65994AD # **6.11 CC Cable Detection Parameters (continued)** Operating under these conditions unless otherwise noted: 3.0 V ≤ V<sub>VIN 3V3</sub> ≤ 3.6 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | I_ | Unattached reverse current on | $\begin{split} &V_{Px\_CCy} = 5.5 \text{V}, V_{Px\_CCx} = 0 \text{V}, \\ &V_{\text{LDO}} _{3\text{V3}} _{\text{UVLO}} < V_{\text{LDO}} _{3\text{V3}} < 3.6 \\ &\text{V}, V_{\text{PP5V}} = 3.8 \text{V} , \text{measure current} \\ &\text{into} Px\_CCy \end{split}$ | | | 10 | μA | | Rev | Px_CCy | V <sub>Px_CCy</sub> = 5.5V, V <sub>Px_CCx</sub> = 0V,<br>V <sub>LDO_3V3_UVLO</sub> < V <sub>LDO_3V3</sub> < 3.6<br>V, V <sub>PP5V</sub> = 0, -10°C≤T <sub>J</sub> ≤85°C,<br>measure current into Px_CCy | | | 10 | μΑ | | I <sub>RpDef</sub> | current source - USB Default | $0 < V_{Px\_CCy} < 1.0 \text{ V}$ , measure $I_{Px\_CCy}$ | 64 | 80 | 96 | μΑ | | Rp1.5 | current source - 1.5A | 4.75 V < V <sub>PP5V</sub> < 5.5 V, 0 < V <sub>Px_CCy</sub> < 1.5 V, measure I <sub>Px_CCy</sub> | 166 | 180 | 194 | μΑ | | Rp3.0 | current source - 3.0A | 4.75 V < V <sub>PP5V</sub> < 5.5 V, 0 < V <sub>Px_CCy</sub> < 2.45 V, measure I <sub>Px_CCy</sub> | 304 | 330 | 356 | μΑ | | Гуре-С Sink (Rd p | ull-down) | | | | | | | | Open/Default detection threshold when Rd applied to Px_CCy | rising | 0.2 | | 0.24 | V | | V <sub>SNK1</sub> | Open/Default detection threshold when Rd applied to Px_CCy | falling | 0.16 | | 0.20 | V | | | hysteresis | | | 0.04 | | V | | | Default/1.5A detection threshold | falling | 0.62 | | 0.68 | V | | V <sub>SNK2</sub> | Default/1.5A detection threshold | rising | 0.63 | 0.66 | 0.69 | V | | | hysteresis | | | 0.01 | | V | | | 1.5A/3.0A detection threshold when Rd applied to Px_CCy | falling | 1.17 | | 1.25 | V | | V <sub>SNK3</sub> | 1.5A/3.0A detection threshold when Rd applied to Px_CCy | rising | 1.22 | | 1.3 | V | | | hysteresis | | | 0.05 | | V | | Rsnk | Rd pulldown resistance | 0.25 V ≤ V <sub>Px_CCy</sub> ≤ 2.1 V, measure resistance on Px_CCy | 4.1 | | 6.1 | kΩ | | R <sub>VCONN_DIS</sub> | VCONN discharge resistance | 0V ≤ V <sub>Px_CCy</sub> ≤ 5.5 V, measure resistance on Px_CCy | 4.1 | | 6.1 | kΩ | | | | V <sub>VIN_3V3</sub> =0V, 64 μA < I <sub>Px_CCy</sub> <96<br>μA | 0.25 | | 1.32 | | | $V_{CLAMP}$ | Dead battery Rd clamp | V <sub>VIN_3V3</sub> =0V, 166 μA <<br>I <sub>Px_CCy</sub> <194 μA | 0.65 | | 1.32 | V | | | | V <sub>VIN_3V3</sub> =0V, 304 μA < I <sub>Px_CCy</sub> <<br>356 μA | 1.20 | · | 2.18 | | | 30 | resistance from Px_CCy to GND | V <sub>Px_VBUS</sub> = 0, V <sub>VIN_3V3</sub> =3.3V,<br>V <sub>Px_CCy</sub> =5 V, measure resistance<br>on Px_CCy | 500 | | | kΩ | | R <sub>Open</sub> | when configured as open. | V <sub>Px_VBUS</sub> = 5V, V <sub>VIN_3V3</sub> = 0,<br>V <sub>Px_CCy</sub> =5 V, measure resistance<br>on Px_CCy | 500 | | | kΩ | | $V_{FRS}$ | Fast Role swap request voltage detection threshold on Px_CCy (falling) | | 495 | 515 | 535 | mV | | / <sub>FRS</sub> | hysteresis | | | 0.01 | | V | | FRS_DET | Fast role swap signal detection time | V <sub>Px_CCy</sub> must be below V <sub>FRS</sub> for at least this long before the FRS signal is detected | 30 | | 35 | μs | | FRS_Resp | response time of the Fast role swap comparator (rising) | V <sub>Px_CCy</sub> rises from 0.24V to 0.64V | | | 0.6 | μs | # **6.11 CC Cable Detection Parameters (continued)** Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|-----------------------------------------|-----------------|-----|-----|-----|------| | Common (Source and Sink) | | | | | | | | t <sub>CC</sub> | deglitch time for comparators on Px_CCy | | | 3.2 | | ms | ## **6.12 CC VCONN Parameters** Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | PARAM | IETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------| | R <sub>PP_CABLE</sub> | Rdson of the VCONN path | V <sub>PP5V</sub> =5V, I <sub>L</sub> = 250 mA,<br>measure resistance from PP5V<br>to Px_CCy | | 0.4 | 0.7 | Ω | | I <sub>LIMVC</sub> | short circuit current limit | setting 0, $V_{PP5V}$ =5V, $R_L$ =10m $\Omega$ , measure $I_{Px\_CCy}$ | 350 | 410 | 470 | mA | | I <sub>LIMVC</sub> | short circuit current limit | setting 1, $V_{PP5V}$ =5V, $R_L$ =10m $\Omega$ , measure $I_{Px\_CCy}$ | 540 | 605 | 670 | mA | | I <sub>CC2PP5V</sub> | Reverse leakage current through VCONN FET | VCONN disabled, $T_J \le 85$ °C, $V_{Px\_CCy} = 5.5$ V, $V_{PP5V} = 0$ V, $V_{Px\_VBUS} = 5$ V, LDO forced to draw from VBUS, measure $I_{Px\_CCy}$ | | 0 | 10 | μΑ | | t <sub>VCILIM</sub> | Current clamp deglitch time | | | 1.28 | | ms | | t <sub>PP_CABLE_off</sub> | from disable signal to Px_CCy at 10% of final value | I <sub>L</sub> = 250 mA, V <sub>PP5V</sub> = 5V, C <sub>L</sub> =0 | 100 | 171 | 300 | μs | | t <sub>iOS_PP_CABLE</sub> | response time to short circuit | $V_{PP5V}$ =5V, for short circuit R <sub>L</sub> = 10m $\Omega$ . | | 2 | | μs | # 6.13 CC PHY Parameters Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V or V<sub>Px VBUS</sub> $\geq$ 3.9 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|------|-------|-----|------| | Transmitter | | | | | | | | $V_{TXHI}$ | Transmit high voltage on Px_CCy | Standard External load | 1.05 | 1.125 | 1.2 | V | | $V_{TXLO}$ | Transmit low voltage on Px_CCy | Standard External load | -75 | | 75 | mV | | Z <sub>DRIVER</sub> | Transmit output impedance while driving the CC line using Px_CCy | measured at 750 kHz | 33 | | 75 | Ω | | t <sub>Rise</sub> | Rise time. 10 % to 90 % amplitude points on Px_CCy, minimum is under an unloaded condition. Maximum set by TX mask | C <sub>Px_CCy</sub> = 520 pF | 300 | | | ns | | t <sub>Fall</sub> | Fall time. 90 % to 10 % amplitude points on Px_CCy, minimum is under an unloaded condition. Maximum set by TX mask | C <sub>Px_CCy</sub> = 520 pF | 300 | | | ns | | Receiver | · | | | | | | | Z <sub>BMCRX</sub> | receiver input impedance on Px_CCy | Does not include pull-up or pulldown resistance from cable detect. Transmitter is Hi-Z. | 1 | | | МΩ | | C <sub>CC</sub> | Receiver capacitance on Px_CCy <sup>(1)</sup> | Capacitance looking into the CC pin when in receiver mode | | | 120 | pF | | V <sub>RX_SNK_R</sub> | Rising threshold on Px_CCy for receiver comparator | sink mode (rising) | 499 | 525 | 551 | mV | | V <sub>RX_SRC_R</sub> | Rising threshold on Px_CCy for receiver comparator | source mode (rising) | 784 | 825 | 866 | mV | Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # **6.13 CC PHY Parameters (continued)** Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V or V<sub>Px VBUS</sub> $\geq$ 3.9 V | PA | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------------------------------|-----------------------|-----|-----|-----|------| | V <sub>RX_SNK_F</sub> | Falling threshold on Px_CCy for receiver comparator | sink mode (falling) | 230 | 250 | 270 | mV | | V <sub>RX_SRC_F</sub> | Falling threshold on Px_CCy for receiver comparator | source mode (falling) | 523 | 550 | 578 | mV | <sup>(1)</sup> C<sub>CC</sub> includes only the internal capacitance on a Px\_CCy pin when the pin is configured to be receiving BMC data. External capacitance is needed to meet the required minimum capacitance per the USB-PD Specifications (cReceiver). Therefore, TI recommends adding C<sub>Px CCy</sub> externally. ### 6.14 Thermal Shutdown Characteristics over operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-----|-----|------| | T <sub>SD_MAIN</sub> | Tamparatura abutdayın throchold | Temperature rising | 145 | 160 | 175 | °C | | | Temperature shutdown threshold | hysteresis | | 15 | | °C | | · · | Temperature rising | 135 | 150 | 165 | °C | | | T <sub>SD_PP5V</sub> | threshold. The power paths for each port sourcing from PP5V have local sensors that disables them when this temperature is exceeded. | hysteresis | | 5 | | °C | ### 6.15 ADC Characteristics Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------|-----------------------------|------------------------------------------------------------------|--------------|------|-----|------| | | | 3.6V max scaling, voltage divider of 3 | | 14 | | mV | | LSB | least significant bit | 25.2V max scaling, voltage divider of 21 | | 98 | | mV | | | | 4.07A max scaling | | 16.5 | | mA | | GAIN_ERR | | $0.05V \le V_{ADCINx} \le 3.6V, V_{ADCINx}$<br>$\le V_{LDO_3V3}$ | -2.7 | | 2.7 | % | | | Gain error | $0.05V \le V_{GPIOx} \le 3.6V, V_{GPIOx}$<br>$\le V_{LDO_3V3}$ | -2.1 | | | | | | | $2.7V \le V_{LDO\_3V3} \le 3.6V$ | -2.4 | | 2.4 | | | | | $0.6V \le V_{Px\_VBUS} \le 22V$ | -2.1 | | 2.1 | | | VOS_ERR | | $0.05V \le V_{ADCINx} \le 3.6V, V_{ADCINx}$<br>$\le V_{LDO_3V3}$ | -4.1<br>-4.1 | | 4.1 | | | | Offset error <sup>(1)</sup> | $0.05V \le V_{GPIOX} \le 3.6V, V_{GPIOX}$<br>$\le V_{LDO_3V3}$ | | | | mV | | | | $2.7V \le V_{LDO_3V3} \le 3.6V$ | | | 4.1 | | | | | $0.6V \le V_{Px\_VBUS} \le 22V$ | -4.1 | | 4.1 | | <sup>(1)</sup> The offset error is specified after the voltage divider. # 6.16 Input/Output (I/O) Characteristics Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | PARA | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |------------------|--------------------------------|-----------------------------|------|-----|------|---| | GPIO0-8 (Inputs) | | | | | | | | GPIO_VIH | GPIOx high-Level input voltage | V <sub>LDO_3V3</sub> = 3.3V | 1.3 | | | V | | GPIO_VIL | GPIOx low-level input voltage | V <sub>LDO_3V3</sub> = 3.3V | | , | 0.54 | V | | GPIO_HYS | GPIOx input hysteresis voltage | V <sub>LDO_3V3</sub> = 3.3V | 0.09 | | | V | Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback # 6.16 Input/Output (I/O) Characteristics (continued) Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------------------------------------------|-----------------------------------|--------------------------------------------|-----|-----|-----|------| | GPIO_ILKG | GPIOx leakage current | V <sub>GPIOx</sub> = 3.45 V | -1 | | 1 | μA | | GPIO_RPU | GPIOx internal pull-up | pull-up enabled | 50 | 100 | 150 | kΩ | | GPIO_RPD | GPIOx internal pull-down | pull-down enabled | 50 | 100 | 150 | kΩ | | GPIO_DG GPIOx input deglitch | | | | 20 | | ns | | GPIO0-9 (Outputs) | | | | | | | | GPIO_VOH | PIO_VOH GPIOx output high voltage | | 2.9 | | | V | | GPIO_VOL GPIOx output low voltage | | $V_{LDO\_3V3}$ = 3.3V, $I_{GPIOx}$ =2mA | | | 0.4 | V | | ADCIN1, ADCIN2 | · | | | | | | | ADCIN_ILKG | ADCINx leakage current | V <sub>ADCINx</sub> ≤ V <sub>LDO_3V3</sub> | -1 | | 1 | μA | | time from LDO_3V3 going high until ADCINx is read for configuration | | | | 10 | | ms | # **6.17 I2C Requirements and Characteristics** Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V <sup>(2)</sup> | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |-----------------------|-----------------------------------------------------------|-------------------------------------------------------------------------|-------|---------|------| | I2C_EC_IRQ , I2C2s_IF | RQ | | | | | | OD_VOL_IRQ | Low level output voltage | I <sub>OL</sub> = 2 mA | | 0.4 | V | | OD_LKG_IRQ | Leakage Current | Output is Hi-Z, V <sub>I2Cx_IRQ</sub> = 3.45 V | -1 | 1 | μA | | I2C3m_IRQ | | | | | | | IRQ_VIH | High-Level input voltage | V <sub>LDO_3V3</sub> = 3.3V | 1.3 | | V | | IRQ_VIH_THRESH | High-Level input voltage threshold | V <sub>LDO_3V3</sub> = 3.3V | 0.72 | 1.3 | V | | IRQ_VIL | low-level input voltage | V <sub>LDO_3V3</sub> = 3.3V | | 0.54 | V | | IRQ_VIL_THRESH | low-level input voltage threshold | V <sub>LDO_3V3</sub> = 3.3V | 0.54 | 1.08 | V | | IRQ_HYS | input hysteresis voltage | V <sub>LDO_3V3</sub> = 3.3V | 0.09 | | V | | IRQ_DEG | input deglitch | | | 20 | ns | | IRQ_ILKG | I2C3m_IRQ leakage current | V <sub>I2C3m_IRQ</sub> = 3.45 V | -1 | 1 | μΑ | | SDA and SCL Commo | n Characteristics (Master, Slave) | | | | | | V <sub>IL</sub> | Input low signal | V <sub>LDO_3V3</sub> =3.3V, | | 0.54 | V | | V <sub>IH</sub> | Input high signal | V <sub>LDO_3V3</sub> =3.3V, | 1.3 | | V | | V <sub>HYS</sub> | Input hysteresis | V <sub>LDO_3V3</sub> =3.3V | 0.165 | | V | | V <sub>OL</sub> | Output low voltage | I <sub>OL</sub> =3 mA | | 0.36 | V | | I <sub>LEAK</sub> | Input leakage current | Voltage on pin = V <sub>LDO_3V3</sub> | -3 | 3 | μΑ | | I <sub>OL</sub> | Max output low current | V <sub>OL</sub> =0.4 V | 15 | | mA | | I <sub>OL</sub> | Max output low current | V <sub>OL</sub> =0.6 V | 20 | | mA | | • | Fall time from 0.7*V <sub>DD</sub> to 0.3*V <sub>DD</sub> | $V_{DD} = 1.8V, 10 \text{ pF} \le C_b \le 400 \text{ pF}$ | 12 | 80 | ns | | t <sub>f</sub> | rail time from 0.7 V <sub>DD</sub> to 0.3 V <sub>DD</sub> | $V_{DD} = 3.3V$ , 10 pF $\leq C_b \leq 400$ pF | 12 | 150 | ns | | t <sub>SP</sub> | I2C pulse width surpressed | | | 50 | ns | | C <sub>I</sub> | pin capacitance (internal) | | | 10 | pF | | C <sub>b</sub> | Capacitive load for each bus line (external) | | | 400 | pF | | t <sub>HD;DAT</sub> | Serial data hold time | V <sub>DD</sub> = 1.8V or 3.3V | 0 | | ns | | SDA and SCL Standar | d Mode Characteristics (Slave) | | | | | | f <sub>SCLS</sub> | Clock frequency | V <sub>DD</sub> = 1.8V or 3.3V | | 100 | kHz | | $t_{VD;DAT}$ | Valid data time | Transmitting Data, $V_{DD}$ = 1.8V or 3.3V, SCL low to SDA output valid | | 3.45 | μs | Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # 6.17 I2C Requirements and Characteristics (continued) Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V $^{(2)}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |---------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|--| | $t_{VD;ACK}$ | Valid data time of ACK condition | Transmitting Data, V <sub>DD</sub> = 1.8V or 3.3V, ACK signal from SCL low to SDA (out) low | | | 3.45 | μs | | | SDA and SCL Fa | st Mode Characteristics (Slave) | | | | ' | | | | f <sub>SCLS</sub> | Clock frequency | V <sub>DD</sub> = 1.8V or 3.3V | 100 | | 400 | kHz | | | t <sub>VD;DAT</sub> | Valid data time Transmitting data, V <sub>DD</sub> = 1.8V, SCL low to SDA output valid | | 0.9 | μs | | | | | t <sub>VD;ACK</sub> | Valid data time of ACK condition | Transmitting data, V <sub>DD</sub> = 1.8V or 3.3V, ACK signal from SCL low to SDA (out) low | | | 0.9 | μs | | | SDA and SCL Fa | st Mode Plus Characteristics (Slave) | | | | | | | | f <sub>SCLS</sub> | Clock frequency (1) | $V_{DD}$ = 1.8V or 3.3V, master controls SCL frequency such that: $t_{LOW}$ > $t_{VD;ACK}$ + $t_{SU;DAT}$ , $T_J \le 65^{\circ}C$ | 400 | | 1000 | kHz | | | t <sub>VD;DAT</sub> | Valid data time | Transmitting data, $V_{DD}$ = 1.8V or 3.3V, SCL low to SDA output valid, $T_J \le 65$ °C | | | 0.55 | μs | | | t <sub>VD;ACK</sub> | Valid data time of ACK condition | Transmitting data, $V_{DD}$ = 1.8V or 3.3V, ACK signal from SCL low to SDA (out) low, $T_J \le 65$ °C | | | 0.55 | μs | | | SDA and SCL Fa | st Mode Characteristics (Master) | | | | ' | | | | | Clash francisco su far recentor(3) | $V_{DD} = 3.3V^{(4)}$ | | 400 | 410 | kHz | | | f <sub>SCLM</sub> | Clock frequency for master <sup>(3)</sup> | V <sub>DD</sub> = 1.8V | | 390 | 400 | | | | t <sub>HD;STA</sub> | Start or repeated start condition hold time | V <sub>DD</sub> = 3.3V | 0.6 | | | μs | | | t <sub>LOW</sub> | Clock low time | V <sub>DD</sub> = 3.3V | 1.3 | | | μs | | | t <sub>HIGH</sub> | Clock high time | V <sub>DD</sub> = 3.3V | 0.6 | | | μs | | | t <sub>SU;STA</sub> | Start or repeated start condition setup time | V <sub>DD</sub> = 3.3V | 0.6 | | | μs | | | t <sub>SU;DAT</sub> | Serial data setup time | Transmitting data, V <sub>DD</sub> = 3.3V | 100 | , | | ns | | | t <sub>su;sто</sub> | Stop condition setup time | V <sub>DD</sub> = 3.3V | 0.6 | | | μs | | | t <sub>BUF</sub> | Bus free time between stop and start | V <sub>DD</sub> = 3.3V | 1.3 | | | μs | | | t <sub>VD;DAT</sub> | Valid data time | Transmitting data, V <sub>DD</sub> = 3.3V,<br>SCL low to SDA output valid | | | 0.9 | μs | | | t <sub>VD;ACK</sub> | Valid data time of ACK condition | Transmitting data, V <sub>DD</sub> = 3.3V,<br>ACK signal from SCL low to SDA<br>(out) low | | | 0.9 | μs | | <sup>1)</sup> Fast Mode Plus is only recommended during boot when the device is in PTCH mode. <sup>(2)</sup> The master or slave connected to the device follows I<sup>2</sup>C specifications. <sup>(3)</sup> Actual frequency is dependent upon bus capacitance and pull-up resistance. <sup>(4)</sup> Measured at 400kHz with Rp=1kΩ and Cb=145pF ### 6.18 Typical Characteristics # 7 Parameter Measurement Information Figure 7-1. I<sup>2</sup>C Slave Interface Timing Figure 7-2. Short-Circuit Response Time for Internal Power Paths PP\_5Vx and PP\_CABLEx # 8 Detailed Description ### 8.1 Overview The TPS65994AD is a fully-integrated USB Power Delivery (USB-PD) management device providing cable plug and orientation detection for two USB Type-C and PD receptacles. The TPS65994AD communicates with the cable and another USB Type-C and PD device at the opposite end of the cable, enables integrated port power switch for sourcing, controls a high current port power switch for sinking and negotiates alternate modes for each port. The TPS65994AD may also control an attached super-speed multiplexer to simultaneously support USB data and DisplayPort video. Each Type-C port controlled by the TPS65994AD is functionally identical and supports the full range of the USB Type-C and PD standards. The TPS65994AD is divided into several main sections: the USB-PD controller, the cable plug and orientation detection circuitry, the port power switches, the power management circuitry and the digital core. The USB-PD controller provides the physical layer (PHY) functionality of the USB-PD protocol. The USB-PD data is output through either the Px\_CC1 pin or the Px\_CC2 pin, depending on the orientation of the reversible USB Type-C cable. For a high-level block diagram of the USB-PD physical layer, a description of its features and more detailed circuitry, see the *USB-PD Physical Layer* section. The cable plug and orientation detection analog circuitry automatically detects a USB Type-C cable plug insertion and also automatically detects the cable orientation. For a high-level block diagram of cable plug and orientation detection, a description of its features and more detailed circuitry, see the *Cable Plug and Orientation Detection*. The port power switches provide power to the Px\_VBUS pin and also to the Px\_CC1 or Px\_CC2 pins based on the detected plug orientation. For a high-level block diagram of the port power switches, a description of its features and more detailed circuitry, see the *Power Paths*. The power management circuitry receives and provides power to the TPS65994AD internal circuitry and to the LDO 3V3 output. See the *Power Management* section for more information. The digital core provides the engine for receiving, processing and sending all USB-PD packets as well as handling control of all other TPS65994AD functionality. A portion of the digital core contains ROM memory which contains all the necessary firmware required to execute Type-C and PD applications. In addition, a section of the ROM, called boot code, is capable of initializing the TPS65994AD, loading of device configuration information and loading any code patches into volatile memory in the digital core. For a high-level block diagram of the digital core, a description of its features and more detailed circuitry, see the *Digital Core* section. The digital core of the TPS65994AD also interprets and uses information provided by the analog-to-digital converter ADC (see the ADC), is configurable to read the status of general purpose inputs and trigger events accordingly, and controls general outputs which are configurable as push-pull or open-drain types with integrated pull-up or pull-down resistors. The TPS65994AD has two $I^2C$ slave ports to be controlled by host processors, and one $I^2C$ master to write to and read from external slave devices such as multiplexor, retimer, or an optional external EEPROM memory (see the $I^2C$ Interface). The TPS65994AD also integrates a thermal shutdown mechanism and runs off of accurate clocks provided by the integrated oscillator. # 8.2 Functional Block Diagram ### 8.3 Feature Description ### 8.3.1 USB-PD Physical Layer Figure 8-1 shows the USB PD physical layer block surrounded by a simplified version of the analog plug and orientation detection block. This block is duplicated for the second TPS65994AD port. Figure 8-1. USB-PD Physical Layer and Simplified Plug and Orientation Detection Circuitry USB-PD messages are transmitted in a USB Type-C system using a BMC signaling. The BMC signal is output on the same pin (Px CC1 or Px CC2) that is DC biased due to the Rp (or Rd) cable attach mechanism. ## 8.3.1.1 USB-PD Encoding and Signaling Figure 8-2 illustrates the high-level block diagram of the baseband USB-PD transmitter. Figure 8-3 illustrates the high-level block diagram of the baseband USB-PD receiver. Figure 8-2. USB-PD Baseband Transmitter Block Diagram Figure 8-3. USB-PD Baseband Receiver Block Diagram ### 8.3.1.2 USB-PD Bi-Phase Marked Coding The USB-PD physical layer implemented in the TPS65994AD is compliant to the *USB-PD Specifications*. The encoding scheme used for the baseband PD signal is a version of Manchester coding called Biphase Mark Coding (BMC). In this code, there is a transition at the start of every bit time and there is a second transition in the middle of the bit cell when a 1 is transmitted. This coding scheme is nearly DC balanced with limited disparity (limited to 1/2 bit over an arbitrary packet, so a very low DC level). Figure 8-4 illustrates Biphase Mark Coding. Figure 8-4. Biphase Mark Coding Example The USB PD baseband signal is driven onto the Px\_CC1 or Px\_CC2 pin with a tri-state driver. The tri-state driver is slew rate to limit coupling to D+/D- and to other signal lines in the Type-C fully featured cables. When sending the USB-PD preamble, the transmitter starts by transmitting a low level. The receiver at the other end tolerates the loss of the first edge. The transmitter terminates the final bit by an edge to ensure the receiver clocks the final bit of EOP. #### 8.3.1.3 USB-PD Transmit (TX) and Receive (Rx) Masks The USB-PD driver meets the defined USB-PD BMC TX masks. Since a BMC coded "1" contains a signal edge at the beginning and middle of the UI, and the BMC coded "0" contains only an edge at the beginning, the masks are different for each. The USB-PD receiver meets the defined USB-PD BMC Rx masks. The boundaries of the Rx outer mask are specified to accommodate a change in signal amplitude due to the ground offset through the cable. The Rx masks are therefore larger than the boundaries of the TX outer mask. Similarly, the boundaries of the Rx inner mask are smaller than the boundaries of the TX inner mask. Triangular time masks are superimposed on the TX outer masks and defined at the signal transitions to require a minimum edge rate that has minimal impact on adjacent higher speed lanes. The TX inner mask enforces the maximum limits on the rise and fall times. Refer to the *USB-PD Specifications* for more details. #### 8.3.1.4 USB-PD BMC Transmitter The TPS65994AD transmits and receives USB-PD data over one of the Px\_CCy pins for a given CC pin pair (one pair per USB Type-C port). The Px\_CCy pins are also used to determine the cable orientation and maintain the cable/device attach detection. Thus, a DC bias exists on the Px\_CCy pins. The transmitter driver overdrives the Px\_CCy DC bias while transmitting, but returns to a Hi-Z state allowing the DC voltage to return to the Px\_CCy pin when not transmitting. While either Px\_CC1 or Px\_CC2 may be used for transmitting and receiving, during a given connection only the one that mates with the CC pin of the plug is used; so there is no dynamic switching between Px\_CC1 and Px\_CC2. Figure 8-5 shows the USB-PD BMC TX and RX driver block diagram. Figure 8-5. USB-PD BMC TX/Rx Block Diagram Figure 8-6 shows the transmission of the BMC data on top of the DC bias. Note, The DC bias can be anywhere between the minimum and maximum threshold for detecting a Sink attach. This means that the DC bias can be above or below the VOH of the transmitter driver. Figure 8-6. TX Driver Transmission with DC Bias The transmitter drives a digital signal onto the Px\_CCy lines. The signal peak, V<sub>TXHI</sub>, is set to meet the TX masks defined in the *USB-PD Specifications*. Note that the TX mask is measured at the far-end of the cable. When driving the line, the transmitter driver has an output impedance of $Z_{DRIVER}$ . $Z_{DRIVER}$ is determined by the driver resistance and the shunt capacitance of the source and is frequency dependent. $Z_{DRIVER}$ impacts the noise ingression in the cable. Figure 8-7 shows the simplified circuit determining $Z_{DRIVER}$ . It is specified such that noise at the receiver is bounded. Figure 8-7. ZDRIVER Circuit #### 8.3.1.5 USB-PD BMC Receiver The receiver block of the TPS65994AD receives a signal that follows the allowed Rx masks defined in the USB PD specification. The receive thresholds and hysteresis come from this mask. Figure 8-8 shows an example of a multi-drop USB-PD connection (only the CC wire). This connection has the typical Sink (device) to Source (host) connection, but also includes cable USB-PD Tx/Rx blocks. Only one system can be transmitting at a time. All other systems are Hi-Z (Z<sub>BMCRX</sub>). The *USB-PD Specification* also specifies the capacitance that can exist on the wire as well as a typical DC bias setting circuit for attach detection. Figure 8-8. Example USB-PD Multi-Drop Configuration #### 8.3.1.6 Squelch Receiver The TPS65994AD has a squelch receiver to monitor for the bus idle condition as defined by the USB PD specification. ### 8.3.2 Power Management The TPS65994AD power management block receives power and generates voltages to provide power to the TPS65994AD internal circuitry. These generated power rails are LDO\_3V3 and LDO\_1V5. LDO\_3V3 may also be used as a low power output for external EEPROM memory. The power supply path is shown in Figure 8-9. Figure 8-9. Power Supplies The TPS65994AD is powered from either VIN\_3V3, PA\_VBUS, or PB\_VBUS. The normal power supply input is VIN\_3V3. When powering from VIN\_3V3, current flows from VIN\_3V3 to LDO\_3V3 to power the core 3.3-V circuitry and I/Os. A second LDO steps the voltage down from LDO\_3V3 to LDO\_1V5 to power the 1.5-V core digital circuitry. When VIN\_3V3 power is unavailable and power is available on PA\_VBUS, or PB\_VBUS it is referred to as the dead-battery startup condition. In a dead-battery startup condition, the TPS65994AD opens the VIN\_3V3 switch until the host clears the dead-battery flag via I²C. Therefore, the TPS65994AD is powered from the VBUS input with the higher voltage during the dead-battery startup condition and until the dead-battery flag is cleared. When powering from a VBUS input, the voltage on PA\_VBUS, or PB\_VBUS is stepped down through an LDO to LDO 3V3. ### 8.3.2.1 Power-On And Supervisory Functions A power-on reset (POR) circuit monitors each supply. This POR allows active circuitry to turn on only when a good supply is present. #### 8.3.2.2 VBUS LDO The TPS65994AD contains an internal high-voltage LDO which is capable of converting Px\_VBUS to 3.3 V for powering internal device circuitry. The VBUS LDO is only used when VIN\_3V3 is low (the dead-battery condition). The VBUS LDO is powered from either PA VBUS, or PB VBUS; the one with the highest voltage. ### 8.3.3 Power Paths The TPS65994AD has internal sourcing power paths: PP\_5V1, PP\_5V2, PP\_CABLE1, and PP\_CABLE2. It also has control for external power paths: PP\_EXT1, and PP\_EXT2. Each power path is described in detail in this section. #### 8.3.3.1 Internal Sourcing Power Paths Figure 8-10 shows the TPS65994AD internal sourcing power paths. The TPS65994AD features four internal 5-V sourcing power paths. The path from PP5V to PA\_VBUS is called PP\_5V1, and the path from PP5V to PB\_VBUS is called PP\_5V2. The path from PP5V to PA\_CCx is called PP\_CABLE1, and the path from PP5V to PB\_CCy is called PP\_CABLE2. Each path contains current clamping protection, overvoltage protection, UVLO protection and temperature sensing circuitry. PP\_5V1 and PP\_5V2 may each conduct up to 3 A continuously, while PP\_CABLE1 and PP\_CABLE2 may conduct up to 315 mA continuously. When disabled, the blocking FET protects the PP5V rail from high-voltage that may appear on Px\_VBUS. Figure 8-10. Port Power Switches ## 8.3.3.1.1 PP\_5Vx Current Clamping The current through the internal PP\_5Vx paths are current limited to $I_{LIM5V}$ . The $I_{LIM5V}$ value is configured by application firmware. When the current through the switch exceeds $I_{LIM5V}$ , the current limiting circuit activates within $t_{IOS\_PP\_5V}$ and the path behaves as a constant current source. If the duration of the overcurrent event exceeds $t_{ILIM}$ , the PP\_5V switch is disabled. #### 8.3.3.1.2 PP 5Vx Local Overtemperature Shut Down (OTSD) When PP\_5Vx clamps the current, the temperature of the switch will begin to increase. When the local temperature sensors of PP\_5Vx or PP\_CABLEx detect that $T_J > T_{SD\_PP5V}$ the PP\_5Vx switch is disabled and the affected port enters the USB Type-C ErrorRecovery state. #### 8.3.3.1.3 PP\_5Vx Current Sense The current from PP5V to Px\_VBUS is sensed through the switch and passed to the internal ADC. ### 8.3.3.1.4 PP\_5Vx OVP The overvoltage protection level is automatically configured based on the expected maximum $V_{BUS}$ voltage, which depends upon the USB PD contract. When the voltage on a port's Px\_VBUS pin exceeds the configured value ( $V_{OVP4RCP}$ ) while PP\_5Vx is enabled, then PP\_5Vx is disabled within $t_{PP_5V_ovp}$ and the affected port enters into the Type-C ErrorRecovery state. #### 8.3.3.1.5 PP\_5Vx UVLO If the PP5V pin voltage falls below its undervoltage lock out threshold ( $V_{PP5V\_UVLO}$ ) while PP\_5Vx is enabled, then PP\_5Vx is disabled within $t_{PP\_5V\_uvlo}$ and the port that had PP\_5Vx enabled enters into the Type-C ErrorRecovery state. ### 8.3.3.1.6 PP\_5Vx Reverse Current Protection If $V_{Px\_VBUS}$ - $V_{PP_5V}$ > $V_{PP_5V\_rcp}$ , then the PP\_5Vx path is automatically disabled within $t_{PP_5V\_rcp}$ . If the RCP condition clears, then the PP\_5Vx path is automatically enabled within $t_{ON}$ . #### 8.3.3.1.7 Fast Role Swap The TPS65994AD supports Fast Role Swap as defined by USB PD. The PP\_5Vx path has a fast turn-on mode that application firmware selectively enables to support Fast Role Swap. When enabled it is engaged when $V_{Px\_VBUS}$ - $V_{PP_5V}$ < $V_{PP\_5V\_RCP}$ , and turns on the switch within $t_{FRS\_on}$ . ### 8.3.3.1.8 PP\_CABLE Current Clamp When enabled and providing VCONN power the TPS65994AD PP\_CABLE power switches clamp the current to $I_{VCON}$ . When the current through the PP\_CABLEx switch exceeds $I_{VCON}$ , the current clamping circuit activates within $t_{iOS\_PP\_CABLE}$ and the switch behaves as a constant current source. The switches do not have reverse current blocking when the switch is enabled and current is flowing to either Px\_CC1 or Px\_CC2. ### 8.3.3.1.9 PP\_CABLE Local Overtemperature Shut Down (OTSD) When PP\_CABLEx clamps the current, the temperature of the switch will begin to increase. When the local temperature sensors of PP\_5Vx or PP\_CABLEx detect that $T_J > T_{SD\_PP5V}$ the PP\_CABLEx switch is disabled and latched off within $t_{PP\_CABLE\_off}$ . The port then enters the USB Type-C ErrorRecovery state. ### 8.3.3.1.10 PP\_CABLE UVLO If the PP5V pin voltage falls below its undervoltage lock out threshold ( $V_{PP5V\_UVLO}$ ), then both PP\_CABLE1 and PP\_CABLE2 switches are automatically disabled within $t_{PP\_CABLE\_off}$ . #### 8.3.3.2 Sink Path Control The sink-path control includes overvoltage protection (OVP), and reverse current protection (RCP). Figure 8-11. Sink Path Control The following figure shows the Px\_GATE\_VSYS gate driver in more detail. Figure 8-12. Details of the Px GATE VSYS gate driver. ### 8.3.3.2.1 Overvoltage Protection (OVP) The application firmware enables the OVP and configures it based on the expected Px\_VBUS voltage. If the voltage on Px\_VBUS surpasses the configured threshold $V_{OVP4VSYS} = V_{OVP4RCP}/r_{OVP}$ , then Px\_GATE\_VSYS is automatically disabled within $t_{Px\_GATE\_VSYS\_FSD}$ to protect the system. If the voltage on Px\_VBUS surpasses the configured threshold $V_{OVP4RCP}$ then Px\_GATE\_VBUS is automatically disabled within $t_{Px\_GATE\_VBUS\_OVP}$ . When $V_{Px\_VBUS}$ falls below $V_{OVP4RCP} - V_{OVP4RCPH}Px\_GATE\_VBUS$ is automatically re-enabled within $t_{Px\_GATE\_VBUS\_ON}$ since the OVP condition has cleared. This allows two sinking power paths to be enabled simultaneously and Px\_GATE\_VBUS will be disabled when necessary to ensure that $V_{Px\_VBUS}$ remains below $V_{OVP4RCP}$ . While the TPS65994AD is in the BOOT mode in a dead-battery scenario (that is VIN\_3V3 is low) it handles an OVP condition slightly differently. As long as the OVP condition is present Px\_GATE\_VBUS and Px\_GATE\_VSYS are disabled. Once the OVP condition clears, both Px\_GATE\_VBUS and Px\_GATE\_VSYS are re-enabled (unless ADCINx are configured in SafeMode). Since this is a dead-battery condition, the TPS65994AD will be drawing approximately $I_{VIN_3V3,ActSnk}$ from PA\_VBUS or PB\_VBUS during this time to help discharge it. Figure 8-13. Diagram for OVP Comparators #### 8.3.3.2.2 Reverse-Current Protection (RCP) The VSYS gate control circuit monitors the VSYS and Px\_VBUS voltages and detects reverse current when the V<sub>VSYS</sub> surpasses $V_{Px\_VBUS}$ by more than $V_{RCP}$ . When the reverse current condition is detected, Px\_GATE\_VBUS is disabled within $t_{Px\_GATE\_VBUS\_RCP}$ . When the reverse current condition is cleared, Px\_GATE\_VBUS is reenabled within $t_{Px\_GATE\_VBUS\_ON}$ . This limits the amount of reverse current that may flow from VSYS to Px\_VBUS through the external N-ch MOSFETs. In reverse current protection mode, the power switch controlled by $Px\_GATE\_VBUS$ is allowed to behave resistively until the current reaches $V_{RCP}/R_{ON}$ and then blocks reverse current from VSYS to $Px\_VBUS$ , where $R_{ON}$ is the resistance of the external back-to-back N-ch MOSFET. Figure 8-14 shows the behavior of the switch. Figure 8-14. Switch I-V Curve for RCP on External Switches #### 8.3.3.2.3 VBUS UVLO The TPS65994AD monitors Px\_VBUS voltage and detects when it falls below $V_{VBUS\_UVLO}$ . When the UVLO condition is detected, Px\_GATE\_VBUS is disabled within $t_{Px\_GATE\_VBUS\_RCP}$ . When the UVLO condition is cleared, Px\_GATE\_VBUS is re-enabled within $t_{Px\_GATE\_VBUS\_ON}$ . #### 8.3.3.2.4 Discharging VBUS to Safe Voltage The TPS65994AD has an integrated active pull-down (I<sub>DSCH</sub>) on Px\_VBUS for discharging from high voltage to VSAFE0V (0.8 V). This discharge is applied when it is in an Unattached Type-C state. ## 8.3.4 Cable Plug and Orientation Detection Figure 8-15 shows the plug and orientation detection block at each Px\_CCy pin (PA\_CC1, PA\_CC2, PB\_CC1, PB\_CC2). Each pin has identical detection circuitry. Figure 8-15. Plug and Orientation Detection Block ## 8.3.4.1 Configured as a Source When configured as a source, the TPS65994AD detects when a cable or a Sink is attached using the Px\_CC1 and Px\_CC2 pins. When in a disconnected state, the TPS65994AD monitors the voltages on these pins to determine what, if anything, is connected. See *USB Type-C Specification* for more information. Table 8-1 shows the Cable Detect States for a Source. Table 8-1. Cable Detect States for a Source | Px_CC1 | Px_CC2 | CONNECTION STATE | RESULTING ACTION | |--------|--------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------| | Open | Open | Nothing attached | Continue monitoring both Px_CCy pins for attach. Power is not applied to Px_VBUS or VCONN. | | Rd | Open | Sink attached | Monitor Px_CC1 for detach. Power is applied to Px_VBUS but not to VCONN (Px_CC2). | | Open | Rd | Sink attached | Monitor Px_CC2 for detach. Power is applied to Px_VBUS but not to VCONN (Px_CC1). | | Ra | Open | Powered Cable-No UFP attached | Monitor Px_CC2 for a Sink attach and Px_CC1 for cable detach. Power is not applied to Px_VBUS or VCONN (Px_CC1). | | Open | Ra | Powered Cable-No UFP attached | Monitor Px_CC1 for a Sink attach and Px_CC2 for cable detach. Power is not applied to Px_VBUS or VCONN (Px_CC1). | | Ra | Rd | Powered Cable-UFP Attached | Provide power on Px_VBUS and VCONN (Px_CC1) then monitor Px_CC2 for a Sink detach. Px_CC1 is not monitored for a detach. | | Rd | Ra | Powered Cable-UFP attached | Provide power on Px_VBUS and VCONN (Px_CC2) then monitor Px_CC1 for a Sink detach. Px_CC2 is not monitored for a detach. | | Rd | Rd | Debug Accessory Mode attached | Sense either Px_CCy pin for detach. | | Px_CC1 | Px_CC2 | CONNECTION STATE | RESULTING ACTION | |--------|--------|------------------------------------------|-------------------------------------| | Ra | Ra | Audio Adapter Accessory<br>Mode attached | Sense either Px_CCy pin for detach. | When a TPS65994AD port is configured as a Source, a current $I_{RpDef}$ is driven out each Px\_CCy pin and each pin is monitored for different states. When a Sink is attached to the pin a pull-down resistance of Rd to GND exists. The current $I_{RpDef}$ is then forced across the resistance Rd generating a voltage at the Px\_CCy pin. The TPS65994AD applies $I_{RpDef}$ until it closes the switch from PP5V to Px\_VBUS, at which time application firmware may change to $I_{Rp1.5A}$ or $I_{Rp3.0A}$ . When the Px\_CCy pin is connected to an active cable VCONN input, the pull-down resistance is different (Ra). In this case the voltage on the Px\_CCy pin will be lower and the TPS65994AD recognizes it as an active cable. The voltage on Px\_CCy is monitored to detect a disconnection depending upon which Rp current source is active. When a connection has been recognized and the voltage on Px\_CCy subsequently rises above the disconnect threshold for t<sub>CC</sub>, the system registers a disconnection. ### 8.3.4.2 Configured as a Sink When a TPS65994AD port is configured as a Sink, the TPS65994AD presents a pull-down resistance $R_{SNK}$ on each $Px\_CCy$ pin and waits for a Source to attach and pull-up the voltage on the pin. The Sink detects an attachment by the presence of VBUS. The Sink determines the advertised current from the Source based on the voltage on the $Px\_CCy$ pin. ### 8.3.4.3 Configured as a DRP When a TPS65994AD port is configured as a DRP, the TPS65994AD alternates the port's Px\_CCy pins between the pull-down resistance, $R_{SNK}$ , and pull-up current source, $I_{Rp}$ . ### 8.3.4.4 Fast Role Swap Signal Detection The TPS65994AD cable plug block contains additional circuitry that may be used to support the Fast Role Swap (FRS) behavior defined in the *USB Power Delivery Specification*. The circuitry provided for this functionality is detailed in Figure 8-16. Figure 8-16. Fast Role Swap Detection and Signaling When a TPS65994AD port is operating as a sink with FRS enabled, the TPS65994AD monitors the CC pin voltage. If the CC voltage falls below $V_{FRS}$ for $t_{FRS\_DET}$ a fast role swap signal is detected and indicated to the digital core. When this signal is detected the TPS65994AD ceases operating as a sink (disables Px\_GATE\_VSYS and Px\_GATE\_VBUS) and begins operating as a source. ### 8.3.4.5 Dead Battery Advertisement The TPS65994AD supports booting from no-battery or dead-battery conditions by receiving power from Px\_VBUS. Type-C USB ports require a sink to present Rd on the CC pin before a USB Type-C source provides a voltage on VBUS. TPS65994AD hardware is configured to present this Rd during a dead-battery or no-battery condition. Additional circuitry provides a mechanism to turn off this Rd once the device no longer requires power from VBUS. #### 8.3.5 Default Behavior Configuration (ADCIN1, ADCIN2) #### Note This functionality is firmware controlled and subject to change. The ADCINx inputs to the internal ADC control the behavior of the TPS65994AD in response to PA\_VBUS or PB VBUS being supplied when VIN 3V3 is low (that is the dead-battery scenario). The ADCINx pins must be externally tied to the LDO 3V3 pin via a resistive divider as shown in the following figure. At power-up the ADC converts the ADCINx voltage and the digital core uses these two values to determine start-up behavior. The available start-up configurations include options for I<sup>2</sup>C slave address of I2C EC SCL/SDA, sink path control in dead-battery, and default configuration. Figure 8-17. ADCINx Resistor Divider The device behavior is determined in several ways depending upon the decoded value of the ADCIN1 and ADCIN2 pins. The following table shows the decoded values for different resistor divider ratios. See Pin Strapping to Configure Default Behavior for details on how the ADCINx configurations determine default device behavior. See I<sup>2</sup>C Address Setting for details on how ADCINx decoded values affects default I<sup>2</sup>C slave address. Table 8-2. Decoding of ADCIN1 and ADCIN2 Pins | $DIV = R_{DOWN} / (R_{UP} + R_{DOWN})^{(1)}$ | | | Without using R <sub>UP</sub> | ADCINx decoded value | |----------------------------------------------|--------|--------|-------------------------------|-----------------------| | MIN | Target | MAX | or R <sub>DOWN</sub> | Abolita decoded value | | 0 | 0.0114 | 0.0228 | tie to GND | 0 | | 0.0229 | 0.0475 | 0.0722 | N/A | 1 | | 0.0723 | 0.1074 | 0.1425 | N/A | 2 | | 0.1425 | 0.1899 | 0.2372 | N/A | 3 | | 0.2373 | 0.3022 | 0.3671 | N/A | 4 | | 0.3672 | 0.5368 | 0.7064 | tie to LDO_1V5 | 5 | | 0.7065 | 0.8062 | 0.9060 | N/A | 6 | Submit Document Feedback | Table 8-2. Decoding | of ADCIN1 | and ADCIN2 Pi | ns (continued) | |---------------------|-----------|---------------|----------------| | | | | | | DIV | $DIV = R_{DOWN} / (R_{UP} + R_{DOWN})^{(1)}$ Without using $R_{UP}$ | | | ADCINx decoded value | |--------|---------------------------------------------------------------------|-----|----------------------|----------------------| | MIN | Target | MAX | or R <sub>DOWN</sub> | ADCINX decoded value | | 0.9061 | 0.9530 | 1.0 | tie to LDO_3V3 | 7 | <sup>(1)</sup> External resistor tolerance of 1% is recommended. Resistor values must be chosen to yield a DIV value centered nominally between listed MIN and MAX values. For convenience, the Target column shows this value. ### 8.3.6 ADC The TPS65994AD ADC is shown in Figure 8-18. The ADC is an 8-bit successive approximation ADC. The input to the ADC is an analog input mux that supports multiple inputs from various voltages and currents in the device. The output from the ADC is available to be read and used by application firmware. Figure 8-18. SAR ADC ### 8.3.7 DisplayPort Hot-Plug Detect (HPD) The TPS65994AD supports the DisplayPort alternate mode as a DP source. It is recommended to use the virtual HPD functionality through I<sup>2</sup>C. However, the TPS65994AD also supports the HPD converter functions on GPIO pins (See Table 8-3). The core will translate PD messaging events onto the HPD pin. Figure 8-19. Illustration of how a PD-to-HPD Converter Passes the HPD Signal Along in a DisplayPort System ### 8.3.8 Digital Interfaces The TPS65994AD contains several different digital interfaces which may be used for communicating with other devices. The available interfaces include two I<sup>2</sup>C Slaves and one I<sup>2</sup>C Master, and additional GPIOs. #### 8.3.8.1 General GPIO GPIOn pins can be mapped to USB Type-C, USB PD, and application-specific events to control other ICs, interrupt a host processor, or receive input from another IC. This buffer is configurable to be a push-pull output, a weak push-pull, or open drain output. When configured as an input, the signal can be a de-glitched digital input or an analog input to the ADC (only a subset of the GPIO's are ADC inputs see table below). The push-pull output is a simple CMOS output with independent pull-down control allowing open-drain connections. The weak push-pull is also a CMOS output, but with GPIO\_RPU resistance in series with the drain. The supply voltage to the output buffer is LDO\_3V3 and LDO\_1V5 to the input buffer. When interfacing with non 3.3-V I/O devices the output buffer may be configured as an open drain output and an external pull-up resistor attached to the GPIO pin. The pull-up and pull-down output drivers are independently controlled from the input and are enabled or disabled via application code in the digital core. **Table 8-3. GPIO Functionality Table** | Pin Name | Туре | Special Functionality | |----------|------|-----------------------| | GPIO0 | I/O | HPD_Tx for Port B | | GPIO1 | I/O | HPD_Tx for Port A | | GPIO2 | I/O | | | GPIO3 | I/O | | | GPIO4 | I/O | ADC Input, | | GPIO5 | I/O | ADC Input, | | GPIO6 | I/O | | | GPIO7 | I/O | | Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated Table 8-3. GPIO Functionality Table (continued) | Pin Name | Туре | Special Functionality | |--------------------|------|-----------------------------------------------------| | GPIO8 | I/O | | | GPIO9 | 0 | PROCHOT# | | I2C_EC_IRQ(GPIO10) | 0 | IRQ for I2C_EC, or used as a general-purpose output | | Ī2C2s_IRQ(GPIO11) | 0 | IRQ for I2C2, or used as a general-purpose output | | Ī2C3m_IRQ(GPIO12) | I | IRQ for I2C3, or used as a general-purpose input | ## 8.3.8.2 I<sup>2</sup>C Interface The TPS65994AD features three $I^2C$ interfaces that each use an $I^2C$ I/O driver like the one shown in Figure 8-20. This I/O consists of an open-drain output and in input comparator with de-glitching. Figure 8-20. I<sup>2</sup>C Buffer # 8.3.9 Digital Core Figure 8-21 shows a simplified block diagram of the digital core. Figure 8-21. Digital Core Block Diagram #### 8.3.10 I<sup>2</sup>C Interface The TPS65994AD has two I<sup>2</sup>C slave interface ports: I2C\_EC and I2C2s. I<sup>2</sup>C port I2C\_EC is comprised of the I2C\_EC\_SDA, I2C\_EC\_SCL, and I2C\_EC\_IRQ pins. I<sup>2</sup>C I2C2s is comprised of the I2C2s\_SDA, I2C2s\_SCL, and I2C2s\_IRQ pins. These interfaces provide general status information about the TPS65994AD, as well as the ability to control the TPS65994AD behavior, supporting communications to/from a connected device and/or cable supporting BMC USB-PD, and providing information about connections detected at the USB-C receptacle. When the TPS65994AD is in 'APP' mode it is recommended to use Standard Mode or Fast Mode (that is a clock speed no higher than 400 kHz). However, in the 'BOOT' mode when a patch bundle is loaded Fast Mode Plus may be used (see $f_{SCLS}$ ). The TPS65994AD has one I<sup>2</sup>C master interface port: I2C3m. I2C3m is comprised of the I2C3m\_SDA, I2C3m\_SCL, and I2C3m\_IRQ1 pins. This interface can be used to read from or write to external slave devices. During boot the TPS65994AD attempts to read patch and Application Configuration data from an external EEPROM with a 7-bit slave address of 0x50. The EEPROM should be at least kilo-bytes. Table 8-4. I<sup>2</sup>C Summary | I2C Bus | Туре | Typical Usage | |---------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I2C_EC | Slave | Connect to an Embedded Controller (EC). Used to load the patch and application configuration. | | I2C2s | Slave | Connect to a TBT controller or second master. | | I2C3m | | Connect to a TBT retimer, USB Type-C mux, I <sup>2</sup> C EEPROM, or other slave. Use the LDO_3V3 pin as the pull-up voltage. Multi-master configuration is not supported. | ### 8.3.10.1 I<sup>2</sup>C Interface Description The TPS65994AD supports Standard and Fast mode I<sup>2</sup>C interfaces. The bidirectional I<sup>2</sup>C bus consists of the serial clock (SCL) and serial data (SDA) lines. Both lines must be connected to a supply through a pull-up resistor. Data transfer may be initiated only when the bus is not busy. A master sending a Start condition, a high-to-low transition on the SDA input and output, while the SCL input is high initiates I<sup>2</sup>C communication. After the Start condition, the device address byte is sent, most significant bit (MSB) first, including the data direction bit (R/W). After receiving the valid address byte, this device responds with an acknowledge (ACK), a low on the SDA input/output during the high of the ACK-related clock pulse. On the I<sup>2</sup>C bus, only one data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high pulse of the clock period as changes in the data line at this time are interpreted as control commands (Start or Stop). The master sends a Stop condition, a low-to-high transition on the SDA input and output while the SCL input is high. Any number of data bytes can be transferred from the transmitter to receiver between the Start and the Stop conditions. Each byte of eight bits is followed by one ACK bit. The transmitter must release the SDA line before the receiver can send an ACK bit. The device that acknowledges must pull down the SDA line during the ACK clock pulse, so that the SDA line is stable low during the high pulse of the ACK-related clock period. When a slave receiver is addressed, it must generate an ACK after each byte is received. Similarly, the master must generate an ACK after each byte that it receives from the slave transmitter. Setup and hold times must be met to ensure proper operation. A master receiver signals an end of data to the slave transmitter by not generating an acknowledge (NACK) after the last byte has been clocked out of the slave. The master receiver holding the SDA line high does this. In this event, the transmitter must release the data line to enable the master to generate a Stop condition. Figure 8-22 shows the start and stop conditions of the transfer. Figure 8-23 shows the SDA and SCL signals for transferring a bit. Figure 8-24 shows a data transfer sequence with the ACK or NACK at the last clock pulse. Figure 8-22. I<sup>2</sup>C Definition of Start and Stop Conditions Figure 8-23. I<sup>2</sup>C Bit Transfer Figure 8-24. I<sup>2</sup>C Acknowledgment ### 8.3.10.2 I<sup>2</sup>C Clock Stretching The TPS65994AD features clock stretching for the I<sup>2</sup>C protocol. The TPS65994AD slave I<sup>2</sup>C port may hold the clock line (SCL) low after receiving (or sending) a byte, indicating that it is not yet ready to process more data. The master communicating with the slave must not finish the transmission of the current bit and must wait until the clock line actually goes high. When the slave is clock stretching, the clock line remains low. The master must wait until it observes the clock line transitioning high plus an additional minimum time (4 $\mu$ s for standard 100-kbps I<sup>2</sup>C) before pulling the clock low again. Any clock pulse may be stretched but typically it is the interval before or after the acknowledgment bit. ### 8.3.10.3 I<sup>2</sup>C Address Setting The host should only use I2C\_EC\_SCL/SDA for loading a patch bundle. Once the boot process is complete, each port has a unique slave address on the I2C\_EC\_SCL/SDA bus as selected by the ADCINx pins. The slave address used by each port on the I2C2s bus are determined from the application configuration. The Port A slave address should be used for pushing the patch bundle since the Port B slave address is not available during the BOOT mode. | I <sup>2</sup> C address index<br>(decoded from ADCIN1<br>and ADCIN2) <sup>(1)</sup> | _ | Slave Address | | | | | Available During | | | | |--------------------------------------------------------------------------------------|------|---------------|-------|-------|-------|-------|------------------|-------|-------|------| | | Port | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | воот | | #1 | Α | 0 | 1 | 0 | 0 | 0 | 0 | 0 | R/W | Yes | | #1 | В | 0 | 1 | 0 | 0 | 1 | 0 | 0 | R/W | No | | #2 | Α | 0 | 1 | 0 | 0 | 0 | 0 | 1 | R/W | Yes | | #2 | В | 0 | 1 | 0 | 0 | 1 | 0 | 1 | R/W | No | | #3 | Α | 0 | 1 | 0 | 0 | 0 | 1 | 0 | R/W | Yes | | #3 | В | 0 | 1 | 0 | 0 | 1 | 1 | 0 | R/W | No | | #4 | Α | 0 | 1 | 0 | 0 | 0 | 1 | 1 | R/W | Yes | | #4 | В | 0 | 1 | 0 | 0 | 1 | 1 | 1 | R/W | No | Table 8-5. I<sup>2</sup>C Default Slave Address for I2C EC SCL/SDA. (1) See Table 8-2 details about ADCIN1 and ADCIN2 decoding. ### 8.3.10.4 Unique Address Interface The Unique Address Interface allows for complex interaction between an I<sup>2</sup>C master and a single TPS65994AD. The I<sup>2</sup>C Slave sub-address is used to receive or respond to Host Interface protocol commands. Figure 8-25 and Figure 8-26 show the write and read protocol for the I<sup>2</sup>C slave interface, and a key is included in Figure 8-27 to explain the terminology used. The TPS65994AD Host interface utilizes a different unique address to identify each of the two USB Type-C ports controlled by the TPS65994AD. The key to the protocol diagrams is in the SMBus Specification and is repeated here in part. Figure 8-26. I<sup>2</sup>C Unique Address Read Register Protocol Figure 8-27. I<sup>2</sup>C Read/Write Protocol Key ### 8.4 Device Functional Modes ### 8.4.1 Pin Strapping to Configure Default Behavior During the boot procedure, the device will read the ADCINx pins and set the configurations based on the table below. Then it will attempt to load a configuration from an external EEPROM on the I2C3m bus. If no EEPROM is detected, then the device will wait for an EC to load a configuration. When an external EEPROM is used, each device is connected to a unique EEPROM, it cannot be shared for multiple devices. The external EEPROM shall be at 7-bit slave address 0x50. Table 8-6. Device Configuration using ADCIN1 and ADCIN2 | ADCIN1 decoded value (2) | ADCIN2 decoded value (2) | I <sup>2</sup> C address Index <sup>(1)</sup> | Dead Battery Configuration | |--------------------------|--------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------| | 7 | 5 | #1 | | | 5 | 5 | #2 | AlwaysEnableSink: The device always enables the sink path | | 2 | 0 | #3 | regardless of the amount of current the attached source is offering. USB PD is disabled until configuration is loaded. | | 1 | 7 | #4 | | | 7 | 4 | #1 | | | 4 | 4 | #2 | SinkRequires_3.0A: The device only enables the sink path if the | | 3 | 0 | #3 | attached source is offering at least 3.0A. USB PD is disabled until configuration is loaded. | | 2 | 7 | #4 | | | 7 | 6 | #1 | | | 6 | 6 | #2 | SinkRequires_1.5A: The device only enables the sink path if the | | 6 | 5 | #3 | attached source is offering at least 1.5A. USB PD is disabled until configuration is loaded. | | 6 | 7 | #4 | | | 7 | 3 | #1 | NegotiateHighVoltage: The device always enables the sink path | | 3 | 3 | #2 | during the initial implicit contract regardless of the amount of current the attached source is offering. The PD controller will | | 4 | 0 | #3 | enter the 'APP ' mode, enable USB PD PHY and negotiate a | | 3 | 7 | #4 | contract for the highest power contract that is offered up to 20 V. This cannot be used when a patch is loaded from EEPROM. | | 7 | 0 | #1 | SafeMode: The device does not enable the sink path. USB | | 0 | 0 | #2 | PD is disabled until configuration is loaded. Note that the | | 6 | 0 | #3 | configuration could put the device into a source-only mode. This is recommended when the application loads the patch from | | 5 | 7 | #4 | EEPROM. | <sup>(1)</sup> See Table 8-5 to see the exact meaning of I<sup>2</sup>C Address Index. ### 8.4.2 Power States The TPS65994AD may operate in one of three different power states: Active, Idle, or Sleep. The Modern Standby mode is a special case of the Idle mode. The functionality available in each state is summarized in the following table. The device will automatically transition between the three power states based on the circuits that are active and required, see the following figure. In the Sleep State the TPS65994AD will detect a Type-C connection. Transitioning between the Active mode to the Idle mode requires a period of time (T) without any of the following activity: - · Incoming USB PD message. - Change in CC status. - GPIO input event. - I<sup>2</sup>C transactions. - Voltage alert. - · Fault alert. <sup>(2)</sup> See Table 8-2 for how to configure a given ADCINx decoded value. Figure 8-28. Flow Diagram For Power States **Table 8-7. Power Consumption States** | rabio o 111 onoi conoumption catoo | | | | | | | | |------------------------------------|--------------------------------------|------------------------------------|------------------------------------|----------------------------------|-------------------------------------------------|-----------------------------------------------|---------------------------| | | Active Source<br>Mode <sup>(1)</sup> | Active Sink<br>Mode <sup>(6)</sup> | Idle Source<br>Mode <sup>(2)</sup> | Idle Sink<br>Mode <sup>(7)</sup> | Modern<br>Standby<br>Source Mode <sup>(4)</sup> | Modern<br>Standby Sink<br>Mode <sup>(5)</sup> | Sleep Mode <sup>(3)</sup> | | PP_5V1 | enabled | disabled | enabled | disabled | enabled | disabled | disabled | | PP_5V2 | enabled | disabled | enabled | disabled | disabled | disabled | disabled | | PP_EXT 1 | disabled | enabled | disabled | enabled | disabled | disabled | disabled | | PP_EXT2 | disabled | enabled | disabled | enabled | disabled | disabled | disabled | | PP_CABLE1 | enabled | enabled | enabled | enabled | disabled | disabled | disabled | | PP_CABLE2 | enabled | enabled | enabled | enabled | disabled | disabled | disabled | | external<br>PA_CC1<br>termination | Rd | Rp 3.0A | Rd | Rp 3.0A | Rd | Rp 3.0A | open | | external<br>PA_CC2<br>termination | open | external<br>PB_CC1<br>termination | Rd | Rp 3.0A | Rd | Rp 3.0A | open | open | open | | external<br>PB_CC2<br>termination | open - (1) This mode is used for: I<sub>VIN 3V3,ActSrc</sub>. - (2) This mode is used for: I<sub>VIN\_3V3,IdlSrc</sub> - (3) This mode is used for: I<sub>VIN\_3V3,Sleep</sub> - (4) This mode is used for: P<sub>MstbySrc</sub> - (5) This mode is used for: P<sub>MstbySnk</sub> - (6) This mode is used for: I<sub>VIN\_3V3,ActSnk</sub> - (7) This mode is used for: I<sub>VIN\_3V3,IdlSnk</sub> ### 8.4.3 Thermal Shutdown The TPS65994AD features a central thermal shutdown as well as independent thermal sensors for each internal power path. The central thermal shutdown monitors the overall temperature of the die and disables all functions except for supervisory circuitry when die temperature goes above a rising temperature of $T_{SD\_MAIN}$ . The temperature shutdown has a hysteresis of $T_{SDH\_MAIN}$ and when the temperature falls back below this value, the device resumes normal operation. The power path thermal shutdown monitors the temperature of each internal PP5V-to-VBUS power path and disables both power paths and the VCONN power path when either exceeds $T_{SD\_PP5V}$ . Once the temperature falls by at least $T_{SDH\_PP5V}$ the path can be configured to resume operation or remain disabled until re-enabled by firmware. # 9 Application and Implementation ### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 9.1 Application Information The TPS65994AD firmware implements a host interface over I<sup>2</sup>C to allow for the configuration and control of all device options. Initial device configuration is configured through a configuration bundle loaded on to the device during boot. The bundle may be loaded through the I2C\_EC port or it may be loaded over I2C3m from an external EEPROM. The TPS65994AD configuration bundle and host interface allow the device to be customized for each specific application. The configuration bundle can be generated through the Application Customization Tool. ### 9.2 Typical Application ### 9.2.1 Type-C VBUS Design Considerations USB Type-C and PD allows for voltages up to 20 V with currents up to 5 A. This introduces power levels that could damage components touching or hanging off of VBUS. Under normal conditions, all high power PD contracts should start at 5 V and then transition to a higher voltage. However, there are some devices that are not compliant to the USB Type-C and Power Delivery standards and could have 20 V on VBUS. This could cause a 20-V hot plug that can ring above 30 V. Adequate design considerations are recommended below for these non-compliant devices. ### 9.2.1.1 Design Requirements Table 9-1 shows VBUS conditions that can be introduced to a USB Type-C and PD Sink. The system should be able to handle these conditions to ensure that the system is protected from non-compliant and/or damaged USB PD sources. A USB Sink should be able to protect from the following conditions being applied to its VBUS. The *Detailed Design Procedure* section explains how to protect from these conditions. Table 9-1. VBUS Conditions | CONDITION | VOLTAGE APPLIED | | |------------------------|-----------------|--| | Abnormal VBUS Hot Plug | 4 V - 21.5 V | | | VBUS Transient Spikes | 4 V - 43 V | | ### 9.2.1.2 Detailed Design Procedure ### 9.2.1.2.1 Type-C Connector VBUS Capacitors The first level of protection starts at the Type-C connector and the VBUS pin capacitors. These capacitors help filter out high frequency noise but can also help absorb short voltage transients. Each VBUS pin should have a 10-nF capacitor rated at or above 25 V and placed as close to the pin as possible. The GND pin on the capacitors should have very short path to GND on the connector. The derating factor of ceramic capacitors should be taken into account as they can lose more than 50% of their effective capacitance when biased. Adding the VBUS capacitors can help reduce voltage spikes by 2 V to 3 V. ### 9.2.1.2.2 VBUS Schottky and TVS Diodes TVS Diodes help suppress and clamp transient voltages. Most TVS diodes can fully clamp around 10 ns and can keep the VBUS at their clamping voltage for a period of time. Looking at the clamping voltage of TVS diodes after they settle during a transient will help decide which TVS diode to use. The peak power rating of a TVS diode must be able to handle the worst case conditions in the system. To prevent the possibility of large ground currents into the TPS65994AD during sudden disconnects due to inductive effects in a cable, it is recommended that a Schottky diode be placed from VBUS to ground. The TVS2200 can serve to clamp the VBUS voltage and prevent large ground currents into the PD controller as shown in Figure 9-1 Figure 9-1. TVS2200 for VBUS clamping and current surge protection ### 9.2.1.3 Application Curves # 9.2.2 Notebook Design Supporting PD Charging The TPS65994AD works very well in dual port Notebooks that support PD charging. The internal power paths for the TPS65994AD source System 5 V from PP5V to the respective VBUS pins. Additionally, the TPS65994AD can control two external Common Drain N-FET power paths to sink power into the system. The TPS65994AD offers full reverse-current protection on these external power paths through the N-FET gate driver. The System 5-V connected to the PP5V pin on the TPS65994AD also supplies power to VCONN of Type-C e-marked cables and Type-C accessories. An embedded controller EC is used for additional control of the TPS65994AD and to relay information back to the operating system. An embedded controller enables features such as entering and exiting sleep modes, changing source and sink capabilities depending on the state of the battery, UCSI support, control alternate modes and so forth. # 9.2.2.1 USB and DisplayPort Notebook Supporting PD Charging Figure 9-4. USB and DisplayPort Notebook Supporting PD Charging ### 9.2.2.1.1 Design Requirements Table 9-2 summarizes the Power Design parameters for an USB Type-C PD Notebook. Table 9-2. Power Design Parameters | POWER DESIGN PARAMETERS | VALUE | CURRENT PATH | |------------------------------|--------------------------------------|----------------------------------------| | PP5V Input Voltage, Current | 5 V, 4 A | VBUS 1 & 2 Source & VCONN 1 & 2 Source | | NFET PP_EXT Voltage, Current | 5 V – 20 V, 3 A <b>(5-A Maximum)</b> | VBUS 1 & 2 Sink | | VIN_3V3 Voltage, Current | 3.3 V, 50 mA | Internal TPS65994AD Circuitry | ### 9.2.2.1.2 Detailed Design Procedure ### 9.2.2.1.2.1 USB Power Delivery Source Capabilities Most Type-C dongles (video and data) draw less than 900 mA and supplying 1.5 A on each Type-C port is sufficient for a notebook supporting USB and DisplayPort. Table 9-3 shows the PDO for the Type-C port. Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated ### Table 9-3. Source PDOs | SOURCE PDO | PDO TYPE | VOLTAGE | CURRENT | |------------|----------|---------|---------| | PDO1 | Fixed | 5 V | 1.5 A | ### 9.2.2.1.2.2 USB Power Delivery Sink Capabilities Most notebooks support buck and boost charging which allows them to charge the battery from 5 V to 20 V. USB PD sources must also follow the Source Power Rules defined by the USB Power Delivery specification. It is recommended for notebooks to support all the voltages in the Source Power Rules to ensure compatibility with most PD chargers and adapters. Table 9-4. Sink PDOs | SINK PDO | PDO TYPE | VOLTAGE | CURRENT | |----------|----------|---------|----------------------| | PDO1 | Fixed | 5 V | 3 A | | PDO2 | Fixed | 9 V | 3 A | | PDO3 | Fixed | 15 V | 3 A | | PDO4 | Fixed | 20 V | 3 A <b>(5 A Max)</b> | ### 9.2.2.1.2.3 USB and DisplayPort Supported Data Modes Table 9-5 summarizes the data capabilities of the notebook supporting USB3 and DisplayPort. Table 9-5. Data Capabilities | PROTOCOL | DATA | DATA ROLE | |-------------|-------------|-----------------------------------------| | USB Data | USB3.1 Gen2 | Host | | DisplayPort | DP1.4 | Host DFP_D (Pin Assignment C, D, and E) | ### 9.2.2.1.2.4 TUSB1046 Super Speed Mux GPIO Control The TUSB1046 requires GPIO control in GPIO control mode to determine whether if there is USB or DisplayPort data connection. Table 9-6 summarizes the TPS65994AD GPIO Events and the control pins for the TUSB1046. Note that the pin strapping on the TUSB1046 will set the GPIO control mode and the required equalizer settings. For more details refer to the TUSB1046 datasheet. Table 9-6. GPIO Events for Super Speed Mux | TPS65994AD GPIO EVENT | TUSB1046 CONTROL | |-------------------------------|------------------| | Cable_Orientation_Event_Port1 | FLIP | | USB3_Event_Port1 | CTL0 | | DP_Mode_Selection_Event_Port1 | CTL1 | ### 9.2.2.2 Thunderbolt Notebook Supporting PD Charging A Thunderbolt system is capable of sourcing USB, DisplayPort, and Thunderbolt data. There is an I<sup>2</sup>C connection between the TPS65994AD and the Thunderbolt controller. The TPS65994AD will determine the connection on the Type-C port and will generate an interrupt to the Thunderbolt controller to generate the appropriate data output. An external mux for SBU may be needed to mux the LSTX/RX and AUX\_P/N signal from the Thunderbolt controller to the Type-C Connector. The TPD6S300 provides additional protection such as short to VBUS on the CC and SBU pins and ESD for the USB2 DN/P. See Figure 9-5 for a block diagram of the system. Figure 9-5. Thunderbolt Notebook Supporting PD Charging ### 9.2.2.2.1 Design Requirements Table 9-7 summarizes the Power Design parameters for an USB Type-C PD Thunderbolt Notebook. **Table 9-7. Power Design Parameters** | POWER DESIGN PARAMETERS | VALUE | CURRENT PATH | |------------------------------|--------------------------------------|----------------------------------------| | PP5V Input Voltage, Current | 5 V, 7 A | VBUS 1 & 2 Source & VCONN 1 & 2 Source | | NFET PP_EXT Voltage, Current | 5 V – 20 V, 3 A <b>(5-A Maximum)</b> | VBUS 1 & 2 Sink | | VIN_3V3 Voltage, Current | 3.3 V, 50 mA | Internal TPS65994AD Circuitry | ### 9.2.2.2.2 Detailed Design Procedure ### 9.2.2.2.1 USB Power Delivery Source Capabilities All Type-C Ports that support Thunderbolt must support sourcing 5 V at 3 A (15 W). See Table 9-8 for the PDO information. Table 9-8. Source PDOs | SOURCE PDO | PDO TYPE | VOLTAGE | CURRENT | |------------|----------|---------|---------| | PDO1 | Fixed | 5 V | 3 A | Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated ### 9.2.2.2.2 USB Power Delivery Sink Capabilities Most notebooks support buck and boost charging which allows them to charge the battery from 5 V to 20 V. USB PD sources must also follow the Source Power Rules defined by the USB Power Delivery specification. It is recommended for notebooks to support all the voltages in the Source Power Rules to ensure compatibility with most PD chargers and adapters. Table 9-9. Sink PDOs | SINK PDO | PDO TYPE | VOLTAGE | CURRENT | |----------|----------|---------|-------------------| | PDO1 | Fixed | 5 V | 3 A | | PDO2 | Fixed | 9 V | 3 A | | PDO3 | Fixed | 15 V | 3 A | | PDO4 | Fixed | 20 V | 3 A (5-A Maximum) | ### 9.2.2.2.3 Thunderbolt Supported Data Modes Thunderbolt Controllers are capable of generating USB3, DisplayPort and Thunderbolt Data. The Thunderbolt controller is also capable of muxing the appropriate super speed signal to the Type-C connector. Thunderbolt systems do not need a super speed mux for the Type-C connector. Table 9-10 summarizes the data capabilities of each Type-C port supporting Thunderbolt. Table 9-10. Data Capabilities | PROTOCOL | DATA | DATA ROLE | |-------------|-------------|-----------------------------------------| | USB Data | USB3.1 Gen2 | Host | | DisplayPort | DP1.4 | Host DFP_D (Pin Assignment C, D, and E) | | Thunderbolt | PCIe/DP | Host/Device | ### 9.2.2.2.4 I2C Design Requirements The I<sup>2</sup>C connection from the TPS65994AD and the Thunderbolt control allows the Thunderbolt controller to read the current data status from the TPS65994AD when there is a connection on either Type-C port. The Thunderbolt controller has an interrupt assigned for the TPS65994AD and the Thunderbolt controller will read the I<sup>2</sup>C address corresponding to the Type-C port. The I2C2s on the TPS65994AD is always connected to the Thunderbolt controller. ### 9.2.2.2.2.5 TS3DS10224 SBU Mux for AUX and LSTX/RX The SBU signals must be muxed from the Type-C connector to the Thunderbolt controller. The AUX for DisplayPort and LSTX/RX for Thunderbolt are connected to the TS3DS10224 and then muxed to the SBU pins. The SBU mux is controlled through GPIOs from the TPS65994AD. Table 9-11 shows the TPS65994AD GPIO events and the control signals from the TS3DS10224. Table 9-11. GPIO Events for SBU Mux | TPS65994AD GPIO EVENT | TS3DS10224 CONTROL | |-------------------------------|--------------------| | Cable_Orientation_Event_Port1 | SAO, SBO | | DP_Mode_Selection_Event_Port1 | ENA | | TBT_Mode_Selection_Event_Por1 | ENB | | N/A | SAI tied to VCC | | N/A | SBI tied to GND | Table 9-12 shows the connections for the AUX, LSTXRX, and SBU pins for the TS3DS10224. Table 9-12, TS3DS10224 Pin Connections | TS3DS10224 PIN | SIGNAL | |----------------|--------| | INA+ | SBU1 | | INA- | SBU2 | # Table 9-12. TS3DS10224 Pin Connections (continued) | TS3DS10224 PIN | SIGNAL | |----------------|--------| | OUTB0+ | LSTX | | OUTB0- | LSRX | | OUTB1+ | LSRX | | OUTB1- | LSTX | | OUTA0+ | AUX_P | | OUTA0- | AUX_N | | OUTA1+ | AUX_N | | OUTA1- | AUX_P | # 10 Power Supply Recommendations ### 10.1 3.3-V Power ### 10.1.1 VIN\_3V3 Input Switch The VIN\_3V3 input is the main supply of the TPS65994AD device. The VIN\_3V3 switch (see *Power Management*) is a uni-directional switch from VIN\_3V3 to LDO\_3V3, not allowing current to flow backwards from LDO\_3V3 to VIN\_3V3. This switch is on when the 3.3 V supply is availableand the dead-battery flag is cleared. The recommended capacitance $C_{VIN_3V3}$ (see the Recommended Capacitance in the *Specifications* section) should be connected from the VIN\_3V3 pin to the GND pin. ### 10.1.2 VBUS 3.3-V LDO The 3.3 V LDO from Px\_VBUS to LDO\_3V3 steps down voltage from the PA\_VBUS pin to LDO\_3V3 which allows the TPS65994AD device to be powered from VBUS when VIN\_3V3 is unavailable. This LDO steps down any recommended voltage on the PA\_VBUS pin. When VBUS reaches 20 V, which is allowable by USB PD, the internal circuitry of the TPS65994AD device operates without triggering thermal shutdown; however, a significant external load on the LDO\_3V3 pin or any GPIOx pin can increase temperature enough to trigger thermal shutdown. Keep the total load on LDO\_3V3 within the limits from the *Recommended Operating Conditions* in the Specifications section. Connect the recommended capacitance C<sub>Px\_VBUS</sub> (see *Recommended Capacitance* in the Specifications section) from the VBUS pin to the GND pin. ### 10.2 1.5-V Power The internal circuitry is powered from 1.5 V. The 1.5-V LDO steps the voltage down from LDO\_3V3 to 1.5 V. The 1.5-V LDO provides power to all internal low-voltage digital circuits which includes the digital core, and memory. The 1.5-V LDO also provides power to all internal low-voltage analog circuits. Connect the recommended capacitance $C_{LDO\_1V5}$ (see the Recommended Capacitance in the *Specifications* section) from the LDO\_1V5 pin to the GND pin. ### 10.3 Recommended Supply Load Capacitance The Recommended Capacitance in the *Specifications* section lists the recommended board capacitances for the various supplies. The typical capacitance is the nominally rated capacitance that must be placed on the board as close to the pin as possible. The maximum capacitance must not be exceeded on pins for which it is specified. The minimum capacitance is minimum capacitance allowing for tolerances and voltage derating ensuring proper operation. ### 11 Layout # 11.1 Layout Guidelines Proper routing and placement will maintain signal integrity for high speed signals and improve the heat dissipation from the power paths. The combination of power and high speed data signals are easily routed if the following guidelines are followed. It is a best practice to consult with board manufacturing to verify manufacturing capabilities. ### 11.1.1 Top TPS65994AD Placement and Bottom Component Placement and Layout When the TPS65994AD is placed on top and its components on bottom the solution size will be at its smallest. ### 11.2 Layout Example Follow the differential impedances for Super and High Speed signals defined by their specifications (DisplayPort - AUXN/P and USB2.0). All I/O will be fanned out to provide an example for routing out all pins, not all designs will utilize all of the I/O on the TPS65994AD. Figure 11-1. Example Schematic ### **11.3 Component Placement** Top and bottom placement is used for this example to minimize solution size. The TPS65994AD is placed on the top side of the board and the majority of its components are placed on the bottom side. When placing the components on the bottom side, it is recommended that they are placed directly under the TPS65994AD. When placing the VBUS and PPHV capacitors it is easiest to place them with the GND terminal of the capacitors to Submit Document Feedback www.ti.com face outward from the TPS65994AD or to the side since the drain connection pads on the bottom layer should not be connected to anything and left floating. All other components that are for pins on the GND pad side of the TPS65994AD should be placed where the GND terminal is underneath the GND pad. The CC capacitors should be placed on the same side as the TPS65994AD close to the respective CC1 and CC2 pins. Do NOT via to another layer in between the CC pins to the CC capacitor, placing a via after the CC capacitor is recommended. The ADCIN1/2 voltage divider resistors can be placed where convenient. In this layout example they are placed on the opposite layer of the TPS65994AD close to the LDO\_3V3 pin to simplify routing. The figures below show the placement in 2-D and 3-D. Figure 11-2. Top View Layout Figure 11-4. Top View 3-D Figure 11-3. Bottom View Layout (Flipped) Figure 11-5. Bottom View 3-D # 11.4 Routing PP\_5V, VBUS, VIN\_3V3, LDO\_3V3, LDO\_1V5 On the top side, create pours for PP\_5V and VBUS1/2. Connect PP5V from the top layer to the bottom layer using at least 7 8-mil hole and 16-mil diameter vias. See Figure 11-6 and Figure 11-7 for top and bottom layer via placement and copper pours respectively. Figure 11-6. VBUS1 and VBUS2 Copper Pours and Via Placement (Top) Figure 11-7. PP5V Copper Pours and Via Placement (Bottom) Next, VIN\_3V3, LDO\_3V3, and LDO\_1V5 will be routed to their respective decoupling capacitors. This is highlighted in Figure 8. Connect the bottom side VIN\_3V3, LDO\_1V5, and LDO\_3V3 capacitors with traces through a via. The vias should have a straight connection to the respective pins. As shown in Figure 11-5 (3D view) these decoupling capacitors are in the bottom layer. Figure 11-8. VIN\_3V3, LDO\_3V3, and LDO\_1V5 Routing # 11.5 Routing CC and GPIO Routing the CC lines with a 10-mil trace will ensure the needed current for supporting powered Type-C cables through VCONN. For more information on VCONN refer to the Type-C specification. For capacitor GND pin use a 16-mil trace if possible. Most of the GPIO signals can be fanned out on the top or bottom layer using either a 6-mil trace or a 8-mil trace. The following images highlight how the CC lines and GPIOs are routed out. Figure 11-9. Top Layer GPIO Routing Table 11-1. Routing Widths | ROUTE | WIDTH (mil minimum) | |--------------------------------|---------------------| | PA_CC1, PA_CC2, PB_CC1, PB_CC2 | 8 | | VIN_3V3, LDO_3V3, LDO_1V5 | 6 | | Component GND | 10 | | GPIO | 4 | # 12 Device and Documentation Support ### 12.1 Device Support # 12.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. ### **12.2 Documentation Support** ### 12.2.1 Related Documentation - USB-PD Specifications - USB Power Delivery Specification ### 12.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. ### 12.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. USB Type-C® is a registered trademark of USB Implementers Forum. All trademarks are the property of their respective owners. ### 12.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 12.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # 13.1 Package Option Addendum ### **Packaging Information** | Orderable<br>Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/Ball<br>Finish <sup>(3)</sup> | MSL Peak<br>Temp <sup>(4)</sup> | Op Temp | Device<br>Marking <sup>(5)</sup> (6) | |---------------------|-----------------------|--------------|--------------------|------|-------------|---------------------------|------------------------------------|---------------------------------|------------|--------------------------------------| | TPS65994ADRSL<br>R | ACTIVE | VQFN | RSL | 48 | 2500 | Green (RoHS& no<br>Sb/Br) | NiPdAu /<br>NiPdAuAg | Level-2-260C-1<br>YEAR | -40 to 125 | TPS65994<br>AD | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PRE\_PROD Unannounced device, not in production, not available for mass market, nor on the web, samples not available. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. - (5) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device - (6) Multiple Device markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ### 13.1.1 Tape and Reel Information # TAPE DIMENSIONS KO P1 BO W Cavity AO | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS65994ADRSLR | VQFN | RSL | 48 | 2500 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS65994ADRSLR | VQFN | RSL | 48 | 2500 | 367.0 | 367.0 | 35.0 | # **PACKAGE OUTLINE** # RSL0048B # VQFN - 1 mm max height PLASTIC QUAD FLATPACK- NO LEAD ### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. # **EXAMPLE BOARD LAYOUT** # **RSL0048B** VQFN - 1 mm max height NOTES: (continued) - This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. # **EXAMPLE STENCIL DESIGN** # RSL0048B VQFN - 1 mm max height PLASTIC QUAD FLATPACK- NO LEAD NOTES: (continued) Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. www.ti.com 11-Apr-2023 ### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | TPS65994ADRSLR | ACTIVE | VQFN | RSL | 48 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TPS65994 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated