

## TPS7B82-Q1 Automotive 300-mA, High-Voltage, Ultra-Low-I<sub>Q</sub> Low-Dropout Regulator

#### 1 Features

- AEC-Q100 qualified for automotive applications:
  - Temperature grade 1:  $-40^{\circ}$ C  $\leq T_A \leq 125^{\circ}$ C
  - Temperature grade 0:  $-40^{\circ}$ C  $\leq T_A \leq 150^{\circ}$ C
- Extended junction temperature range:
  - Grade 1: –40°C ≤ T<sub>J</sub> ≤ 150°C
  - Grade 0: –40°C ≤ T<sub>J</sub> ≤ 165°C
- Low quiescent current I<sub>Q</sub>:
  - 300nA shutdown I<sub>O</sub>
  - 2.7µA typical at light loads
  - 5µA maximum at light loads
- 3V to 40V wide V<sub>IN</sub> input voltage range with up to 45V transient
- Maximum output current: 300mA
- 2% output-voltage accuracy
- Maximum dropout voltage: 700mV at 200mA load current for fixed 5V output version
- Stable with low-ESR (0.001 $\Omega$  to 5 $\Omega$ ) ceramic output-stability capacitor (1µF to 200µF)
- Fixed 2.5V, 3.3V, and 5V output voltage
- Packages:
  - 8-pin HVSSOP,  $R_{\theta JA} = 63.9$ °C/W
  - 6-pin WSON,  $R_{\theta JA} = 72.8^{\circ}C/W$
  - 6-pin WSON wettable flank, R<sub>6,IA</sub> = 72.8°C/W
  - 5-pin TO-252,  $R_{\theta JA} = 31.1^{\circ}C/W$
  - 14-pin HTSSOP,  $R_{\theta JA} = 52.0$ °C/W

### 2 Applications

- Automotive head units
- Telematics control units
- Headlights
- Body control modules
- Inverter and motor controls

#### 3 Description

In automotive battery-connected applications, low quiescent current (I<sub>O</sub>) is important to save power and extend battery lifetime. Ultra-low IO must be included for always-on systems.

The TPS7B82-Q1 is a low-dropout linear regulator designed to operate with a wide input-voltage range from 3V to 40V (45V load dump protection). Operation down to 3V allows the TPS7B82-Q1 to continue operating during cold-crank and start and stop conditions. With only 2.7µA typical quiescent current at light load, this device is an optimum design for powering microcontrollers (MCUs) and CAN/LIN transceivers in standby systems.

The device features integrated short-circuit and overcurrent protection. This device operates in ambient temperatures from -40°C to +125°C and with junction temperatures from -40°C to +150°C. Additionally, this device uses a thermally conductive package to enable sustained operation despite significant dissipation across the device. Because of these features, the device is designed as a power supply for various automotive applications.

#### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup>       | PACKAGE SIZE(2) |  |  |
|-------------|------------------------------|-----------------|--|--|
|             | DGN (HVSSOP, 8)              | 3mm × 4.9mm     |  |  |
|             | DRV (WSON, 6)                | 2mm × 2mm       |  |  |
| TPS7B82-Q1  | DRV (WSON wettable flank, 6) | 2mm × 2mm       |  |  |
|             | KVU (TO-252, 5)              | 6.6mm × 10.11mm |  |  |
|             | PWP (HTSSOP, 14)             | 5mm × 6.4mm     |  |  |

- For all available packages, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable.



Typical Application Schematic



### **Table of Contents**

| 1 Features1                                      | 6.4 Device Functional Modes                         | 12 |
|--------------------------------------------------|-----------------------------------------------------|----|
| 2 Applications 1                                 | 7 Application and Implementation                    | 13 |
| 3 Description1                                   | 7.1 Application Information                         | 13 |
| 4 Pin Configuration and Functions3               | 7.2 Typical Application                             |    |
| 5 Specifications 4                               | 7.3 Power Supply Recommendations                    | 14 |
| 5.1 Absolute Maximum Ratings4                    | 7.4 Layout                                          | 15 |
| 5.2 ESD Ratings4                                 | 8 Device and Documentation Support                  |    |
| 5.3 Recommended Operating Conditions4            | 8.1 Device Nomenclature                             | 16 |
| 5.4 Thermal Information5                         | 8.2 Receiving Notification of Documentation Updates | 16 |
| 5.5 Electrical Characteristics: Grade 1 Options5 | 8.3 Support Resources                               | 16 |
| 5.6 Electrical Characteristics: Grade 0 Options6 | 8.4 Trademarks                                      | 16 |
| 5.7 Typical Characteristics8                     | 8.5 Electrostatic Discharge Caution                 | 16 |
| 6 Detailed Description11                         | 8.6 Glossary                                        | 16 |
| 6.1 Overview11                                   | 9 Revision History                                  |    |
| 6.2 Functional Block Diagram11                   | 10 Mechanical, Packaging, and Orderable             |    |
| 6.3 Feature Description11                        | Information                                         | 17 |
| ·                                                |                                                     |    |



## **4 Pin Configuration and Functions**



Figure 4-1. DGN Package, 8-Pin HVSSOP (Top View)



Figure 4-2. DRV Package, 6-Pin WSON (Top View)





Figure 4-4. PWP Package, 14-Pin HTSSOP (Top View)

Figure 4-3. KVU Package, 5-Pin TO-252 (Top View)

**Table 4-1. Pin Functions** 

|           |             | PIN |        |                                    |      |                                                                                     |
|-----------|-------------|-----|--------|------------------------------------|------|-------------------------------------------------------------------------------------|
| NAME      |             | ı   | NO.    |                                    | TYPE | DESCRIPTION                                                                         |
| NAIVIE    | DGN         | DRV | KVU    | PWP                                |      |                                                                                     |
| DNC       | _           | 5   | 4      | 10                                 | _    | Do not connect to a biased voltage. Tie this pin to ground or leave floating.       |
| EN        | 2           | 2   | 2      | 3                                  | I    | Enable input pin                                                                    |
| GND       | 4, 5, 6     | 3,4 | 3, TAB | 5                                  | _    | Ground reference                                                                    |
| IN        | 1           | 1   | 1      | 1                                  | 1    | Input power-supply pin                                                              |
| NC        | 3, 7        | _   | _      | 2, 4, 6, 7,<br>8, 9, 11,<br>12, 13 | _    | Not internally connected                                                            |
| OUT       | 8           | 6   | 5      | 14                                 | 0    | Regulated output voltage pin                                                        |
| Thermal p | Thermal pad |     |        |                                    | _    | Connect the thermal pad to a large-area GND plane for improved thermal performance. |



### **5 Specifications**

### 5.1 Absolute Maximum Ratings

over operating ambient temperature range (unless otherwise noted)(1) (2)

|                  |                                  | MIN  | MAX             | UNIT |
|------------------|----------------------------------|------|-----------------|------|
| V <sub>IN</sub>  | Unregulated input <sup>(3)</sup> | -0.3 | 45              | V    |
| V <sub>EN</sub>  | Enable input <sup>(3)</sup>      | -0.3 | V <sub>IN</sub> | V    |
| V <sub>OUT</sub> | Regulated output                 | -0.3 | 7               | V    |
| т                | Junction temperature (grade 1)   | -40  |                 | °C   |
| TJ               | Junction temperature (grade 0)   | -40  | 165             |      |
| T <sub>stg</sub> | Storage temperature range        | -40  | 150             | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability

### 5.2 ESD Ratings

|                    |                                                                                          |                                                                               |                              | VALUE | UNIT |
|--------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------|-------|------|
|                    | uman-body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>BM ESD classification level H2 |                                                                               | ±2000                        |       |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                                                  | Charged-device model (CDM), per AEC Q100-011 CDM ESD classification level C3B | Corner pins (1, 4, 5, and 8) | ±750  | V    |
|                    |                                                                                          | CDIVI EOD CIASSIIICALION IEVEL COB                                            | Other pins                   | ±500  |      |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### **5.3 Recommended Operating Conditions**

over operating ambient temperature range (unless otherwise noted)

|                  |                                                  | MIN   | MAX             | UNIT |
|------------------|--------------------------------------------------|-------|-----------------|------|
| V <sub>IN</sub>  | Unregulated input voltage                        | 3     | 40              | V    |
| V <sub>EN</sub>  | Enable input voltage                             | 0     | V <sub>IN</sub> | V    |
| C <sub>OUT</sub> | Output capacitor requirements <sup>(1)</sup>     | 1     | 200             | μF   |
| ESR              | Output capacitor ESR requirements <sup>(2)</sup> | 0.001 | 5               | Ω    |
| т                | Ambient temperature (grade 1)                    | -40   | 125             | °C   |
| T <sub>A</sub>   | Ambient temperature (grade 0)                    | -40   | 150             | C    |
| т                | Junction temperature (grade 1)                   | -40   | 150             | °C   |
| TJ               | Junction temperature (grade 0)                   | -40   | 165             | C    |

<sup>(1)</sup> The output capacitance range specified in the table is the effective value.

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

<sup>(2)</sup> All voltage values are with respect to GND.

<sup>(3)</sup> Absolute maximum voltage, withstand 45 V for 200 ms.

<sup>(2)</sup> Relevant equivalent series resistance (ESR) value at f = 10 kHz.



### **5.4 Thermal Information**

|                       |                                              |                 | TPS7E         | 382-Q1          |                 |      |
|-----------------------|----------------------------------------------|-----------------|---------------|-----------------|-----------------|------|
|                       | THERMAL METRIC(1)                            | DGN<br>(HVSSOP) | DRV<br>(WSON) | KVU<br>(TO-252) | PWP<br>(HTSSOP) | UNIT |
|                       |                                              | 8 PINS          | 6 PINS        | 5 PINS          | 14 PINS         |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 63.9            | 72.8          | 31.1            | 52.0            | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 50.2            | 85.8          | 39.9            | 48.2            | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 22.6            | 37.4          | 9.9             | 28.2            | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 1.8             | 2.7           | 4.2             | 2.5             | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 22.3            | 37.3          | 9.9             | 28.1            | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 12.1            | 13.8          | 2.8             | 10.7            | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note.

### 5.5 Electrical Characteristics: Grade 1 Options

 $V_{IN}$  = 14-V, 10- $\mu$ F ceramic output capacitor, grade 1 options,  $T_J$  = -40°C to +150°C, over operating ambient temperature range (unless otherwise noted)

|                         | PARAMETER                                                                                       | TEST CONDITIO                                                             | MIN                                          | TYP                                               | MAX | UNIT |    |
|-------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------------|---------------------------------------------------|-----|------|----|
| SUPPLY V                | OLTAGE AND CURRENT (                                                                            | IN)                                                                       |                                              | •                                                 |     |      |    |
| V <sub>IN</sub>         | Input voltage                                                                                   |                                                                           |                                              | V <sub>OUT(NOM)</sub><br>+ V <sub>(Dropout)</sub> |     | 40   | V  |
| I <sub>(SD)</sub>       | Shutdown current                                                                                | EN = 0 V                                                                  |                                              |                                                   | 0.3 | 1    | μA |
|                         |                                                                                                 | V <sub>IN</sub> = 6 V to 40 V, EN ≥ 2 V,                                  | DRV and KVU packages                         |                                                   | 1.9 | 3.5  |    |
|                         | Ouisseent surrent                                                                               | I <sub>OUT</sub> = 0 mA                                                   | DGN package                                  |                                                   | 1.9 | 5    |    |
| I <sub>(Q)</sub>        | $V_{IN} = 6 \text{ V to } 40 \text{ V}, \text{ EN } \ge 2 \text{ V},$ $V_{IN} = 0.2 \text{ mA}$ |                                                                           | DRV and KVU packages                         |                                                   | 2.7 | 4.5  | μΑ |
|                         |                                                                                                 | DGN package                                                               |                                              | 2.7                                               | 6.5 |      |    |
| V                       | )/d.m./alka.ma d.ka.akia.m                                                                      | Ramp V <sub>IN</sub> down until the output turns OFF                      |                                              |                                                   |     | 2.7  | V  |
| V <sub>(IN, UVLO)</sub> | V <sub>IN</sub> undervoltage detection                                                          | Hysteresis                                                                |                                              |                                                   | 200 |      | mV |
| ENABLE I                | NPUT (EN)                                                                                       |                                                                           |                                              |                                                   |     |      |    |
| V <sub>IL</sub>         | Logic-input low level                                                                           |                                                                           |                                              |                                                   |     | 0.7  | ٧  |
| V <sub>IH</sub>         | Logic-input high level                                                                          |                                                                           |                                              | 2                                                 |     |      | V  |
| REGULAT                 | ED OUTPUT (OUT)                                                                                 |                                                                           |                                              | •                                                 |     |      |    |
|                         |                                                                                                 |                                                                           | DRV, KVU<br>packages                         | -1.5%                                             |     | 1.5% |    |
| V <sub>OUT</sub>        | Regulated output                                                                                | $V_{IN} = V_{OUT} + V_{(Dropout)}$ to 40 V,<br>$I_{OUT} = 1$ mA to 300 mA | DGN package for VOUT = 5.0 V                 | -1.5%                                             |     | 1.5% |    |
|                         |                                                                                                 | 1001 - 1 1114 to 300 1114                                                 | DGN package for<br>VOUT = 2.5 V and<br>3.3 V | -2%                                               |     | 2%   |    |
| V <sub>(Line-Reg)</sub> | Line regulation                                                                                 | V <sub>IN</sub> = 6 V to 40 V, I <sub>OUT</sub> = 10 mA                   | •                                            |                                                   |     | 10   | mV |
| V <sub>(Load-Reg)</sub> | Load regulation                                                                                 | V <sub>IN</sub> = 14 V, I <sub>OUT</sub> = 1 mA to 300 mA                 | DRV and KVU packages                         |                                                   |     | 10   | mV |
| 3/                      |                                                                                                 | DGN package                                                               |                                              |                                                   |     | 20   |    |

Copyright © 2025 Texas Instruments Incorporated

Submit Document Feedback



### 5.5 Electrical Characteristics: Grade 1 Options (continued)

 $V_{IN}$  = 14-V, 10- $\mu$ F ceramic output capacitor, grade 1 options,  $T_J$  = -40°C to +150°C, over operating ambient temperature range (unless otherwise noted)

|                     | PARAMETER                      |                                                       | TEST CONDITION                                                                              | NS                   | MIN | TYP | MAX  | UNIT |
|---------------------|--------------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------|----------------------|-----|-----|------|------|
|                     |                                |                                                       | I <sub>OUT</sub> = 300 mA                                                                   | DRV and KVU packages |     | 630 | 1170 |      |
|                     |                                |                                                       |                                                                                             | DGN package          |     |     | 1000 |      |
|                     |                                | V <sub>OUT(NOM)</sub> = 5 V                           | I <sub>OUT</sub> = 200 mA                                                                   | DRV and KVU packages |     | 420 | 780  |      |
|                     |                                |                                                       |                                                                                             | DGN package          |     | 400 | 700  |      |
|                     |                                | I <sub>OUT</sub> = 100 mA                             | DRV and KVU packages                                                                        |                      | 210 | 390 |      |      |
| $V_{(Dropout)}$     | Dropout voltage <sup>(1)</sup> |                                                       |                                                                                             | DGN package          |     | 200 | 350  | mV   |
|                     |                                |                                                       | I <sub>OUT</sub> = 300 mA                                                                   | DRV and KVU packages |     | 730 | 1350 |      |
|                     |                                |                                                       |                                                                                             | DGN package          |     |     | 1250 |      |
|                     |                                | V <sub>OUT</sub> = 3.3 V                              | I <sub>OUT</sub> = 200 mA                                                                   | DRV and KVU packages |     | 475 | 900  |      |
|                     |                                |                                                       |                                                                                             | DGN package          |     |     | 850  |      |
|                     |                                |                                                       | I <sub>OUT</sub> = 100 mA                                                                   |                      |     |     | 450  |      |
| I <sub>OUT</sub>    | Output current                 | V <sub>OUT</sub> in regulation                        |                                                                                             |                      | 0   |     | 300  | mA   |
| I <sub>(CL)</sub>   | Output current limit           | V <sub>OUT</sub> short to 90%                         | × V <sub>OUT</sub>                                                                          |                      | 310 | 510 | 690  | mA   |
| PSRR                | Power-supply ripple rejection  | $V_{(Ripple)} = 0.5 V_{PP},$<br>$C_{OUT} = 2.2 \mu F$ | V <sub>(Ripple)</sub> = 0.5 V <sub>PP</sub> , I <sub>OUT</sub> = 10 mA, frequency = 100 Hz, |                      |     | 60  |      | dB   |
| OPERATI             | NG TEMPERATURE RANG            | E                                                     |                                                                                             |                      |     |     | '    |      |
| T <sub>(SD)</sub>   | Junction shutdown temperature  |                                                       |                                                                                             |                      |     | 175 |      | °C   |
| T <sub>(HYST)</sub> | Hysteresis of thermal shutdown |                                                       |                                                                                             |                      |     | 20  |      | °C   |

<sup>(1)</sup> Dropout is not valid for the 2.5-V output because of the minimum input voltage limits.

### 5.6 Electrical Characteristics: Grade 0 Options

 $V_{IN}$  = 14-V, 10- $\mu$ F ceramic output capacitor, grade 0 options (PWP package),  $T_{J}$  = -40°C to +165°C, over operating ambient temperature range (unless otherwise noted)

|                                    | PARAMETER                              | TEST CONDITIONS                                                                            | MIN                                               | TYP | MAX | UNIT |  |
|------------------------------------|----------------------------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------|-----|-----|------|--|
| SUPPLY V                           | OLTAGE AND CURRENT (I                  | IN)                                                                                        | <u> </u>                                          |     |     |      |  |
| V <sub>IN</sub>                    | Input voltage                          |                                                                                            | V <sub>OUT(NOM)</sub><br>+ V <sub>(Dropout)</sub> |     | 40  | V    |  |
| I <sub>(SD)</sub>                  | Shutdown current                       | EN = 0 V                                                                                   |                                                   | 0.3 | 1   | μΑ   |  |
| 1                                  | Out and amount                         | $V_{IN}$ = 6 V to 40 V, EN $\geq$ 2 V, $I_{OUT}$ = 0 mA                                    |                                                   | 1.9 | 5   |      |  |
| I <sub>(Q)</sub> Quiescent current | Quiescent current                      | $V_{IN} = 6 \text{ V to } 40 \text{ V, EN} \ge 2 \text{ V,}$<br>$I_{OUT} = 0.2 \text{ mA}$ |                                                   | 2.7 | 6.5 | μΑ   |  |
| V                                  | V undervoltage detection               | Ramp V <sub>IN</sub> down until the output turns OFF                                       |                                                   |     | 2.7 | V    |  |
| V <sub>(IN, UVLO)</sub>            | V <sub>IN</sub> undervoltage detection | Hysteresis                                                                                 |                                                   | 200 |     | mV   |  |
| ENABLE I                           | NPUT (EN)                              |                                                                                            |                                                   |     | •   |      |  |
| V <sub>IL</sub>                    | Logic-input low level                  |                                                                                            |                                                   |     | 0.7 | V    |  |
| V <sub>IH</sub>                    | Logic-input high level                 |                                                                                            | 2                                                 |     |     | V    |  |
| REGULAT                            | REGULATED OUTPUT (OUT)                 |                                                                                            |                                                   |     |     |      |  |

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated



### 5.6 Electrical Characteristics: Grade 0 Options (continued)

 $V_{IN}$  = 14-V, 10- $\mu$ F ceramic output capacitor, grade 0 options (PWP package),  $T_J$  = -40°C to +165°C, over operating ambient temperature range (unless otherwise noted)

| PARAMETER               |                                                       |                                                                    | TEST CONDITIONS                               |       | TYP | MAX  | UNIT |
|-------------------------|-------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------|-------|-----|------|------|
| V <sub>OUT</sub>        | Regulated output                                      | $V_{IN} = V_{OUT} + V_{(Dro)}$<br>$I_{OUT} = 1 \text{ mA to } 300$ |                                               | -1.5% |     | 1.5% |      |
| V <sub>(Line-Reg)</sub> | Line regulation                                       | V <sub>IN</sub> = 6 V to 40 V, I                                   | I <sub>OUT</sub> = 10 mA                      |       |     | 10   | mV   |
| V <sub>(Load-Reg)</sub> | Load regulation                                       | V <sub>IN</sub> = 14 V, I <sub>OUT</sub> =                         | 1 mA to 300 mA                                |       |     | 20   | mV   |
|                         |                                                       |                                                                    | I <sub>OUT</sub> = 300 mA                     |       | 630 | 1170 |      |
|                         | V <sub>(Dropout)</sub> Dropout voltage <sup>(1)</sup> | V <sub>OUT(NOM)</sub> = 5 V                                        | I <sub>OUT</sub> = 200 mA                     |       | 420 | 780  |      |
|                         |                                                       |                                                                    | I <sub>OUT</sub> = 100 mA                     |       | 210 | 390  | \/   |
| V <sub>(Dropout)</sub>  |                                                       | Propout Voltage(1)                                                 | I <sub>OUT</sub> = 300 mA                     |       | 730 | 1350 | mV   |
|                         |                                                       | V <sub>OUT</sub> = 3.3 V                                           | I <sub>OUT</sub> = 200 mA                     |       | 475 | 900  |      |
|                         |                                                       |                                                                    | I <sub>OUT</sub> = 100 mA                     |       |     | 450  |      |
| I <sub>OUT</sub>        | Output current                                        | V <sub>OUT</sub> in regulation                                     |                                               | 0     |     | 300  | mA   |
| I <sub>(CL)</sub>       | Output current limit                                  | V <sub>OUT</sub> short to 90%                                      | × V <sub>OUT</sub>                            | 310   | 510 | 690  | mA   |
| PSRR                    | Power-supply ripple rejection                         | $V_{(Ripple)} = 0.5 V_{PP},$<br>$C_{OUT} = 2.2 \mu F$              | I <sub>OUT</sub> = 10 mA, frequency = 100 Hz, |       | 60  |      | dB   |
| OPERATIN                | G TEMPERATURE RANG                                    | GE                                                                 |                                               |       |     |      |      |
| T <sub>(SD)</sub>       | Junction shutdown temperature                         |                                                                    |                                               |       | 185 |      | °C   |
| T <sub>(HYST)</sub>     | Hysteresis of thermal shutdown                        |                                                                    |                                               |       | 20  |      | °C   |



### **5.7 Typical Characteristics**

 $V_{IN}$  = 14 V,  $V_{EN} \ge 2$  V,  $T_J$  = -40°C to 150°C (unless otherwise noted)



### **5.7 Typical Characteristics (continued)**

 $V_{IN}$  = 14 V,  $V_{EN} \ge 2$  V,  $T_J$  = -40°C to 150°C (unless otherwise noted)





## **5.7 Typical Characteristics (continued)**

 $V_{IN}$  = 14 V,  $V_{EN} \ge 2$  V,  $T_J = -40$ °C to 150°C (unless otherwise noted)





Figure 5-14. Output Capacitance vs ESR Stability

### 6 Detailed Description

#### 6.1 Overview

The TPS7B82-Q1 is a 40-V, 300-mA low-dropout (LDO) linear regulator with ultra-low quiescent current. This voltage regulator consumes only 3  $\mu$ A of quiescent current at light load, and is designed for the automotive always-on application.

### 6.2 Functional Block Diagram



### 6.3 Feature Description

#### 6.3.1 Device Enable (EN)

The EN pin is a high-voltage-tolerant pin. A high input activates the device and turns the regulation ON. Connect this pin to an external microcontroller or a digital circuit to enable and disable the device, or connect to the IN pin for self-bias applications.

#### 6.3.2 Undervoltage Shutdown

This device has an integrated undervoltage lockout (UVLO) circuit to shut down the output if the input voltage  $(V_{IN})$  falls below an internal UVLO threshold  $(V_{(UVLO)})$ . This threshold limit ensures that the regulator does not latch into an unknown state during low-input-voltage conditions. If the input voltage has a negative transient that drops below the UVLO threshold and recovers, the regulator shuts down and powers up with a normal power-up sequence when the input voltage is above the required level.

#### 6.3.3 Current Limit

This device features current-limit protection to keep the device in a safe operating area when an overload or output short-to-ground condition occurs. This limit protects the device from excessive power dissipation. For example, during a short-circuit condition on the output, fault protection limits the current through the pass element to  $I_{(LIM)}$  to protect the device from excessive power dissipation.

#### 6.3.4 Thermal Shutdown

This device incorporates a thermal shutdown (TSD) circuit as a protection from overheating. For continuous normal operation, the junction temperature must not exceed the TSD trip point. The junction temperature exceeding the TSD trip point causes the output to turn off. When the junction temperature falls below the TSD trip point minus thermal shutdown hysteresis, the output turns on again.

Copyright © 2025 Texas Instruments Incorporated

Submit Document Feedback



#### **6.4 Device Functional Modes**

### 6.4.1 Operation With V<sub>IN</sub> Lower Than 3 V

The device normally operates with input voltages above 3 V. The device can also operate at lower input voltages; the maximum UVLO voltage is 2.7 V. At input voltages below the actual UVLO voltage, the device does not operate.

### 6.4.2 Operation With V<sub>IN</sub> Larger Than 3 V

When  $V_{IN}$  is greater than 3 V, if  $V_{IN}$  is also higher than the output set value plus the device dropout voltage,  $V_{OUT}$ is equal to the set value. Otherwise,  $V_{OUT}$  is equal to  $V_{IN}$  minus the dropout voltage.

Product Folder Links: TPS7B82-Q1

### 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 7.1 Application Information

The TPS7B82-Q1 is a 300-mA, 40-V low-dropout linear regulator with ultra-low quiescent current. The PSpice transient model is available for download on the product folder and can be used to evaluate the basic function of the device.

#### 7.2 Typical Application

Figure 7-1 shows a typical application circuit for the TPS7B82-Q1. Different values of external components can be used, depending on the end application. An application may require a larger output capacitor during fast load steps to prevent a large drop on the output voltage. Use a low-ESR ceramic capacitor with a dielectric of type X5R or X7R.



Figure 7-1. TPS7B82-Q1 Typical Application Schematic

#### 7.2.1 Design Requirements

For this design example, use the parameters listed in Table 7-1.

Table 7-1. Design Requirements Parameters

| PARAMETER           | VALUE          |
|---------------------|----------------|
| Input voltage range | 3 V to 40 V    |
| Output voltage      | 5 V or 3.3 V   |
| Output current      | 300 mA maximum |

#### 7.2.2 Detailed Design Procedure

To begin the design process, determine the following:

- Input voltage range
- Output voltage
- Output current

#### 7.2.2.1 Input Capacitor

Although an input capacitor is not required for stability, good analog design practice is to connect a 10-μF to 22-μF capacitor from IN to GND. This capacitor counteracts reactive input sources and improves transient response, input ripple rejection, and PSRR. The voltage rating must be greater than the maximum input voltage.

#### 7.2.2.2 Output Capacitor

To ensure the stability of the TPS7B82-Q1, the device requires an output capacitor with a value in the range from 1  $\mu$ F to 200  $\mu$ F and with an ESR range between 0.001  $\Omega$  and 5  $\Omega$ . Select a ceramic capacitor with low ESR to improve the load transient response.

#### 7.2.3 Application Curve



Figure 7-2. TPS7B82-Q1 Power-Up Waveform (5 V)

#### 7.3 Power Supply Recommendations

The device is designed to operate from an input voltage supply range from 3 V to 40 V. This input supply must be well regulated. If the input supply is located more than a few inches from the TPS7B82-Q1, add a capacitor with a value greater than or equal to 10  $\mu$ F with a 0.1- $\mu$ F bypass capacitor in parallel at the input.

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

### 7.4 Layout

#### 7.4.1 Layout Guidelines

For LDO power supplies, especially high-voltage and large output current supplies, layout is an important step. If layout is not carefully designed, the regulator can fail to deliver enough output current because of thermal limitation. To improve the thermal performance of the device, and to maximize the current output at high ambient temperature, spread the copper under the thermal pad as far as possible and place enough thermal vias on the copper under the thermal pad. Figure 7-3 shows an example layout.

### 7.4.2 Layout Example



Figure 7-3. TPSB82-Q1 Example Layout Diagram



### 8 Device and Documentation Support

#### 8.1 Device Nomenclature

**Table 8-1. Available Options** 

| PRODUCT <sup>(1)</sup>                       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| TPS7B82 <b>xx</b> Q <b>(W)<i>yyy</i>z</b> Q1 | <ul> <li>xx is the nominal output voltage (for example, 50 = 5.0V, 33 = 3.3V).</li> <li>Q indicates that this device is a grade-1 device in accordance with the AEC-Q100 standard.</li> <li>yyy is the package designator.</li> <li>z is the reel quantity.</li> <li>Q1 indicates that this device is an automotive grade (AEC-Q100) device.</li> </ul> |  |  |  |  |
| TPS7B82xxE yyyzQ1                            | <ul> <li>xx is the nominal output voltage (for example, 50 = 5.0V, 33 = 3.3V).</li> <li>E indicates that this device is a grade-0 device in accordance with the AEC-Q100 standard.</li> <li>yyy is the package designator.</li> <li>z is the reel quantity.</li> <li>Q1 indicates that this device is an automotive grade (AEC-Q100) device.</li> </ul> |  |  |  |  |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

#### 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 8.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

#### 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### 

### Changes from Revision I (September 2017) to Revision J (August 2023)

Page

Product Folder Links: TPS7B82-Q1



### 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most-current data available for the designated device. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane.

Copyright © 2025 Texas Instruments Incorporated

Submit Document Feedback



# **DRV0006A**

### **PACKAGE OUTLINE**

### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated



### **EXAMPLE BOARD LAYOUT**

### **DRV0006A**

#### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
   Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.





### **EXAMPLE STENCIL DESIGN**

### **DRV0006A**

#### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

www.ti.com

25-Nov-2025

### **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins    | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C)            | Part marking (6) |
|-----------------------|--------|---------------|-------------------|-----------------------|-----------------|-------------------------------|----------------------------|-------------------------|------------------|
| TPS7B8225QDGNRQ1      | Active | Production    | HVSSOP (DGN)   8  | 2500   LARGE T&R      | Yes             | NIPDAUAG                      | Level-2-260C-1 YEAR        | -40 to 150              | 1QFX             |
| TPS7B8225QDGNRQ1.A    | Active | Production    | HVSSOP (DGN)   8  | 2500   LARGE T&R      | Yes             | NIPDAUAG                      | Level-2-260C-1 YEAR        | See<br>TPS7B8225QDGNRQ1 | 1QFX             |
| TPS7B8233EPWPRQ1      | Active | Production    | HTSSOP (PWP)   14 | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 165              | 7B8233E          |
| TPS7B8233EPWPRQ1.A    | Active | Production    | HTSSOP (PWP)   14 | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 165              | 7B8233E          |
| TPS7B8233QDGNRQ1      | Active | Production    | HVSSOP (DGN)   8  | 2500   LARGE T&R      | Yes             | NIPDAUAG                      | Level-2-260C-1 YEAR        | -40 to 150              | 1GGX             |
| TPS7B8233QDGNRQ1.A    | Active | Production    | HVSSOP (DGN)   8  | 2500   LARGE T&R      | Yes             | NIPDAUAG                      | Level-2-260C-1 YEAR        | See<br>TPS7B8233QDGNRQ1 | 1GGX             |
| TPS7B8233QDRVRQ1      | Active | Production    | WSON (DRV)   6    | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 150              | 10RH             |
| TPS7B8233QDRVRQ1.A    | Active | Production    | WSON (DRV)   6    | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | See<br>TPS7B8233QDRVRQ1 | 10RH             |
| TPS7B8233QKVURQ1      | Active | Production    | TO-252 (KVU)   5  | 2500   LARGE T&R      | Yes             | SN                            | Level-3-260C-168 HR        | -40 to 150              | 7B8233Q1         |
| TPS7B8233QKVURQ1.A    | Active | Production    | TO-252 (KVU)   5  | 2500   LARGE T&R      | Yes             | SN                            | Level-3-260C-168 HR        | See<br>TPS7B8233QKVURQ1 | 7B8233Q1         |
| TPS7B8233QWDRVRQ1     | Active | Production    | WSON (DRV)   6    | 3000   LARGE T&R      | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 150              | 3NIH             |
| TPS7B8250EPWPRQ1      | Active | Production    | HTSSOP (PWP)   14 | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 165              | 7B8250E          |
| TPS7B8250EPWPRQ1.A    | Active | Production    | HTSSOP (PWP)   14 | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 165              | 7B8250E          |
| TPS7B8250QDGNRQ1      | Active | Production    | HVSSOP (DGN)   8  | 2500   LARGE T&R      | Yes             | NIPDAUAG                      | Level-2-260C-1 YEAR        | -40 to 150              | 19TX             |
| TPS7B8250QDGNRQ1.A    | Active | Production    | HVSSOP (DGN)   8  | 2500   LARGE T&R      | Yes             | NIPDAUAG                      | Level-2-260C-1 YEAR        | See<br>TPS7B8250QDGNRQ1 | 19TX             |
| TPS7B8250QDRVRQ1      | Active | Production    | WSON (DRV)   6    | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 150              | 1UFH             |
| TPS7B8250QDRVRQ1.A    | Active | Production    | WSON (DRV)   6    | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | See<br>TPS7B8250QDRVRQ1 | 1UFH             |
| TPS7B8250QKVURQ1      | Active | Production    | TO-252 (KVU)   5  | 2500   LARGE T&R      | Yes             | SN                            | Level-3-260C-168 HR        | -40 to 150              | 7B8250Q1         |
| TPS7B8250QKVURQ1.A    | Active | Production    | TO-252 (KVU)   5  | 2500   LARGE T&R      | Yes             | SN                            | Level-3-260C-168 HR        | See<br>TPS7B8250QKVURQ1 | 7B8250Q1         |
| TPS7B8250QWDRVRQ1     | Active | Production    | WSON (DRV)   6    | 3000   LARGE T&R      | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 150              | 3NJH             |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.



### PACKAGE OPTION ADDENDUM

www.ti.com 25-Nov-2025

- (2) Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.
- (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 29-Sep-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS7B8225QDGNRQ1  | HVSSOP          | DGN                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS7B8233EPWPRQ1  | HTSSOP          | PWP                | 14 | 2500 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TPS7B8233QDGNRQ1  | HVSSOP          | DGN                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS7B8233QDRVRQ1  | WSON            | DRV                | 6  | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7B8233QKVURQ1  | TO-252          | KVU                | 5  | 2500 | 330.0                    | 16.4                     | 6.9        | 10.5       | 2.7        | 8.0        | 16.0      | Q2               |
| TPS7B8233QWDRVRQ1 | WSON            | DRV                | 6  | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7B8250EPWPRQ1  | HTSSOP          | PWP                | 14 | 2500 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TPS7B8250QDGNRQ1  | HVSSOP          | DGN                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS7B8250QDRVRQ1  | WSON            | DRV                | 6  | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7B8250QKVURQ1  | TO-252          | KVU                | 5  | 2500 | 330.0                    | 16.4                     | 6.9        | 10.5       | 2.7        | 8.0        | 16.0      | Q2               |
| TPS7B8250QWDRVRQ1 | WSON            | DRV                | 6  | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |



www.ti.com 29-Sep-2025



#### \*All dimensions are nominal

| All difficusions are nominal |              |                 |      |      |             |            |             |
|------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TPS7B8225QDGNRQ1             | HVSSOP       | DGN             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| TPS7B8233EPWPRQ1             | HTSSOP       | PWP             | 14   | 2500 | 353.0       | 353.0      | 32.0        |
| TPS7B8233QDGNRQ1             | HVSSOP       | DGN             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| TPS7B8233QDRVRQ1             | WSON         | DRV             | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS7B8233QKVURQ1             | TO-252       | KVU             | 5    | 2500 | 340.0       | 340.0      | 38.0        |
| TPS7B8233QWDRVRQ1            | WSON         | DRV             | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS7B8250EPWPRQ1             | HTSSOP       | PWP             | 14   | 2500 | 353.0       | 353.0      | 32.0        |
| TPS7B8250QDGNRQ1             | HVSSOP       | DGN             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| TPS7B8250QDRVRQ1             | WSON         | DRV             | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS7B8250QKVURQ1             | TO-252       | KVU             | 5    | 2500 | 340.0       | 340.0      | 38.0        |
| TPS7B8250QWDRVRQ1            | WSON         | DRV             | 6    | 3000 | 210.0       | 185.0      | 35.0        |

3 x 3, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



INSTRUMENTS www.ti.com

## PowerPAD<sup>™</sup> HVSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



4.4 x 5.0, 0.65 mm pitch

PLASTIC SMALL OUTLINE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



**INSTRUMENTS** www.ti.com

## PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.
- 5. Features may differ or may not be present.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.





Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4206925/F





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature
- number SLUA271 (www.ti.com/lit/slua271).

  5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- The center lead is in electrical contact with the exposed thermal tab.
- D. Body Dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.006 (0,15) per side.
- E. Falls within JEDEC TO-252 variation AD.



## KVU (R-PSFM-G5)

## PLASTIC FLANGE MOUNT PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- 3. This drawing is subject to change without notice.
- C. Publication IPC-SM-782 is an alternate information source for PCB land pattern designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in thermal pad.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025