

# TPS7E67-Q1 Automotive, 40V, 300mA, Ultra-Low IQ Low-Dropout Regulator with Power-Good

### 1 Features

- AEC-Q100 qualified for automotive applications:
  - Temperature grade 1: –40°C to +125°C, T<sub>A</sub>
  - Junction temperature: –40°C to +150°C, T<sub>J</sub>
- Input voltage range: 3.0V to 40V (42V max)
- Available output voltage options:
  - Fixed: 1.8V to 12V
- Adjustable: 1.2V to 38V
- Output current: up-to 300mA
- ±1.2% accuracy across line, load and temperature
- Ultra-low  $I_{O}$ : 2.8µA at  $I_{OUT}$  = 0mA
- Stable with 4.7µF or larger ceramic capacitors
  - ESR range: 0Ω to 1Ω
- Power-good with programmable delay period
- Dropout voltage: 900mV (typical) at 300mA
- High PSRR:
  - 70dB at 1kHz
  - 45dB at 100kHz
- Over-current, Over-power and Over-temperature
- Package:
  - 6-pin WSON wettable flank (DRV) [R<sub>0JA</sub>: 90.2°C/W1
  - 8-pin HVSSOP (DGN) [R<sub>0JA</sub>: 60.2°C/W]

# 2 Applications

- Automotive head units
- Hybrid, electric & powertrain systems
- Headlights
- Telematics control unit
- Body control module (BCM)

# 3 Description

The TPS7E67-Q1 low-dropout (LDO) linear voltage regulator is a low guiescent current device designed to connect to the battery in the automotive applications and supports wide input voltage range from 3V to 40V. The wide output range is from 1.2V to 38V for the adjustable configuration and 1.8V to 12V for the fixed configuration and upto 300mA of load current. With only an 2.8µA quiescent current at no-load, the device is an good design for powering always-on components such as microcontrollers (MCUs), gate drivers and controller area network (CAN) transceivers in standby systems.

The TPS7E67-Q1 supports very tight DC accuracy of ±1.2% over line, load and temperature range. The device responds quickly to line and load transients and controls quiescent current in dropout operation.

The TPS7E67-Q1 is equipped with power-good for monitoring of the output voltage. The power-good delay can be adjusted by using external capacitors. The LDO has built-in protection mechanism for overcurrent, over-temperature and over-power delivery for reliable operation of the LDO. The TPS7E67-Q1 is stable with an output capacitor range of 4.7µF to 100µF.

The TPS7E67-Q1 is available in a 2.0mm × 2.0mm, 6-pin WSON (wettable flank) (DRV-WF), 3.0mm × 4.9mm and 8-pin HVSSOP (DGN) package for fixed and adjustable outputs.

**Package Information** 

|    | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |
|----|-------------|------------------------|-----------------------------|
|    | TPS7E67-Q1  | DRV (WSON, 6)          | 2.0mm × 2.0mm               |
| '' |             | DGN (HVSSOP, 8)        | 3.0mm × 4.9mm               |

- For more information, see the Mechanical, Packaging, and Orderable Information
- The package size (length × width) is a nominal value and includes pins, where applicable.



Typical Application



# **Table of Contents**

| 1 Features1                           | 7 Application and Implementation15                    |
|---------------------------------------|-------------------------------------------------------|
| 2 Applications                        | 7.1 Application Information                           |
| 3 Description                         | 7.2 Typical Application19                             |
| 4 Pin Configuration and Functions3    | 8 Device and Documentation Support22                  |
| 5 Specifications4                     | 8.1 Device Support                                    |
| 5.1 Absolute Maximum Ratings4         | 8.2 Documentation Support22                           |
| 5.2 ESD Ratings4                      | 8.3 Receiving Notification of Documentation Updates22 |
| 5.3 Recommended Operating Conditions4 | 8.4 Support Resources22                               |
| 5.4 Thermal Information5              | 8.5 Trademarks22                                      |
| 5.5 Electrical Characteristics5       | 8.6 Electrostatic Discharge Caution22                 |
| 6 Detailed Description8               | 8.7 Glossary22                                        |
| 6.1 Overview8                         | 9 Revision History22                                  |
| 6.2 Functional Block Diagrams8        | 10 Mechanical, Packaging, and Orderable               |
| 6.3 Feature Description10             | Information23                                         |
| 6.4 Device Functional Modes14         |                                                       |



# **4 Pin Configuration and Functions**



Figure 4-1. DRV Package (Fixed/ADJ), 6-Pin WSON Figure 4-2. DRV Package, A-version (Fixed/ADJ), (Top View) 6-Pin WSON (Top View)



Figure 4-3. DGN Package (Fixed/ADJ), 8-Pin HVSSOP (Top View)

**Table 4-1. Pin Functions** 

| PIN         | TYPE   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                           |
|-------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME        | ITPE   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                           |
| GND         | _      | Ground pin.                                                                                                                                                                                                                                                                                                                                                                           |
| IN          | Input  | Input supply pin. See the Section 5.3 table and the Section 7.1.3 section for more information.                                                                                                                                                                                                                                                                                       |
| OUT         | Output | Output of the regulator. A capacitor is required from OUT to ground for stability. For best transient response, use the nominal recommended value or larger ceramic capacitor from OUT to ground; see the Section 5.3 table and the Section 7.1.3 section. Place the output capacitor as close to output of the device as possible.                                                   |
| EN          | Input  | Enable pin. Driving the enable pin high enables the device. Driving this pin low disables the device. High and low thresholds are listed in the Section 5.5 table. This pin has a weak internal pullup and can be left floating to enable the device or the pin can be connected to the input pin. Refer to Section 6.3.1 section.                                                    |
| ADJ         | Input  | In the adjustable configuration, this pin sets the output voltage with the help of a feedback divider.                                                                                                                                                                                                                                                                                |
| PG          | Output | Power-good output, in open-drain topology. A pullup resistor is required on the PG pin. If the power-good functionality is not being used, ground this pin or leave floating. See the Section 6.3.3 section for more information.                                                                                                                                                     |
| DELAY       | Input  | Power-good delay adjustment pin. Connect a capacitor from this pin to GND to set the PG reset delay. Leave this pin floating for a default (t(DLY_FIX)) delay. See the Section 6.3.3 and Section 6.3.4 section for more information. If this functionality is not desired, leave this pin floating because connecting this pin to GND causes a permanent increase in the GND current. |
| NC          | _      | Not internally connected. Leave this pin open or connected to any potential. Tie this pin to ground for improved thermal performance.                                                                                                                                                                                                                                                 |
| Thermal pad |        | Thermal pad. Connect the pad to GND for the best possible thermal performance. See the Section 7.2.5 section for more information.                                                                                                                                                                                                                                                    |



# **5 Specifications**

# 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|             |                                               | MIN        | MAX                                                                    | UNIT |
|-------------|-----------------------------------------------|------------|------------------------------------------------------------------------|------|
|             | V <sub>IN</sub>                               | -0.3       | 42.0                                                                   | V    |
|             | V <sub>OUT</sub> (for fixed device only)      | -0.3       | $2 \times V_{OUT(nom)}$ or $V_{IN}$ + 0.3 or 15.0 (whichever is lower) | V    |
| Voltage     | V <sub>OUT</sub> (for adjustable device only) | -0.3       | V <sub>IN</sub> + 0.3 <sup>(2)</sup>                                   | V    |
|             | V <sub>FB</sub> (Feedback voltage)            | -0.3       | 3.6                                                                    | V    |
|             | V <sub>EN</sub> (Enable voltage)              | -0.3       | 42.0                                                                   | V    |
|             | V <sub>PG</sub> (Power-good voltage)          | -0.3       | 42.0                                                                   | V    |
|             | V <sub>DELAY</sub> (PG delay voltage)         | -0.3       | 3.6                                                                    | V    |
| Current     | I <sub>OUT</sub> (Output current)             | Internally | / limited                                                              | mA   |
| Current     | PG (sink current into device)                 |            | 5                                                                      | mA   |
| Tomporatura | T <sub>J</sub> , Operating junction           | -55        | 150                                                                    | °C   |
| Temperature | T <sub>stg</sub> , Storage                    | -65        | 150                                                                    | °C   |

<sup>1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

# 5.2 ESD Ratings

|                    |                         |                                 |                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------|-------------------------|-------|------|
|                    |                         | Human body model (HBM), per AEC | Q100-002 <sup>(1)</sup> | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per | Corner pins             | ±750  | V    |
|                    |                         | AEC Q100-011                    | Other pins              | ±750  |      |

<sup>1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# **5.3 Recommended Operating Conditions**

over operating junction temperature range (unless otherwise noted)

|                  |                                                       | MIN | NOM  | MAX | UNIT |
|------------------|-------------------------------------------------------|-----|------|-----|------|
| V <sub>IN</sub>  | Input supply voltage range                            | 3.0 |      | 40  | V    |
| V <sub>OUT</sub> | Output voltage range (Fixed only) <sup>(1)</sup>      | 1.2 |      | 12  | V    |
| V <sub>OUT</sub> | Output voltage range (Adjustable only) <sup>(1)</sup> | 1.2 |      | 38  | V    |
| V <sub>EN</sub>  | Enable voltage range                                  | 0   |      | 40  | V    |
| V <sub>PG</sub>  | Power-good voltage range                              | 0   |      | 40  | V    |
| I <sub>OUT</sub> | Output current                                        | 0   |      | 300 | mA   |
| C <sub>IN</sub>  | Input capacitor (2)                                   |     | 0.47 |     | μF   |
| C <sub>OUT</sub> | Output capacitor (3)                                  | 4.7 |      | 100 | μF   |
| C <sub>FB</sub>  | Parasitic ADJ to GND capacitor <sup>(4)</sup>         |     |      | 30  | pF   |
| C <sub>FF</sub>  | Feed-forward capacitor (5)                            |     | 10   |     | nF   |
| TJ               | Operating junction temperature                        | -40 |      | 150 | °C   |

This output voltage range does not include device accuracy or accuracy of the feedback resistors.

Submit Document Feedback

<sup>(2)</sup> The absolute maximum rating is  $V_{IN}$  + 0.3V or 42.0V, whichever is smaller.



- (2) An input capacitor is not required for LDO stability. However, an input capacitance with an effective value of 0.1μF minimum is recommended to counteract the effect of source resistance and inductance, which can in some cases cause symptoms of system level instability such as ringing or oscillation, especially in the presence of load transients.
- (3) All capacitor values listed are the nominal value and the effective capacitance is assumed to derate to 50% of the nominal capacitor value.
- (4) The upper limit for the capacitor on the ADJ pin with respect to GND impacts the stable operation of the voltage regulator in adjustable configuration. For CFB capacitor higher than limits mentioned in *Recommended Operating Conditions* table, use CFF capacitor.
- (5) The C<sub>FF</sub> capacitor improves transient, noise, and PSRR performance, but is not required for regulator stability. Using a higher capacitance C<sub>FF</sub> is permissible but start-up time increases.

### 5.4 Thermal Information

|                       |                                              | TPS7           |                  |      |
|-----------------------|----------------------------------------------|----------------|------------------|------|
|                       | THERMAL METRIC (1)                           | DRV (WSON) (2) | DGN (HVSSOP) (2) | UNIT |
|                       |                                              | 6 PINS         | 8 PINS           |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 90.2           | 60.2             | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 113.5          | 99.3             | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 55.7           | 34.0             | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 13.0           | 12.4             | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 55.3           | 34.0             | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 30.6           | 14.7             | °C/W |

- (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note.
- (2) Thermal performance results are based on the JEDEC standard of 2s2p PCB configuration. These thermal metric parameters are further improved by 35-55% based on thermally optimized PCB layout designs. See the analysis of the Impact of board layout on LDO thermal performance application note.

#### 5.5 Electrical Characteristics

Over operating junction temperature range ( $T_J$  =  $-40^{\circ}$ C to +150°C),  $V_{IN}$  = 3.0V or  $V_{IN}$  =  $V_{OUT(nom)}$  + 0.5V (whichever is greater),  $I_{OUT}$  = 1mA,  $V_{EN}$  = 2.0V,  $C_{IN}$  = 1.0 $\mu$ F,  $C_{OUT}$  = 4.7 $\mu$ F, and PG pin pulled up-to  $V_{IN}$  with 100 $k\Omega$ , unless otherwise noted. Typical values are at  $T_J$  = 25°C.

|                                                    | PARAMETER                    | TEST CONDITIONS                                                                                                     | MIN  | TYP | MAX   | UNIT |
|----------------------------------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------|------|-----|-------|------|
| $V_{FB}$                                           | Feedback voltage             |                                                                                                                     |      | 1.2 |       | V    |
| V <sub>UVLO</sub>                                  | Rising input supply UVLO     | V <sub>IN</sub> rising                                                                                              |      | 2.8 | 2.91  | V    |
| V <sub>UVLO</sub>                                  | Falling input supply UVLO    | V <sub>IN</sub> falling                                                                                             | 2.6  | 2.7 |       | V    |
| V <sub>UVL</sub><br>O(HYS<br>T)                    | V <sub>UVLO</sub> hysteresis |                                                                                                                     |      | 100 |       | mV   |
|                                                    |                              | $V_{OUT}$ + 2.0V $\leq$ $V_{IN}$ $\leq$ 40V, $I_{OUT}$ = 35mA, $T_{J}$ = 25°C                                       | -0.6 |     | 0.6   |      |
| V <sub>OUT</sub>                                   | Output voltage               | $V_{OUT} + 2.0V \le V_{IN} \le 40V, I_{OUT} = 35mA$                                                                 | -1.2 |     | 1.0   | %    |
|                                                    |                              | $1 \text{mA} \le I_{\text{OUT}} \le 300 \text{mA}, 2.0 \text{V} \le V_{\text{IN}} - V_{\text{OUT}} \le 15 \text{V}$ | -1.2 |     | 1.2   |      |
| Δ<br>V <sub>OUT</sub> (<br>ΔV <sub>IN</sub> )      | Line regulation              | $I_{OUT} = 1 \text{mA}, V_{OUT} + 0.5 \text{V} \le V_{IN} \le 40 \text{V}$                                          |      |     | 6     | mV   |
| $\Delta\%V$ OUT $^{\prime}$ $\Delta V_{IN}$        | Line regulation              | TOUT - TITIM, VOUT 1 0.3V = VIN = 40V                                                                               |      |     | 0.02  | %/V  |
| Δ<br>V <sub>OUT</sub> (<br>Δ<br>I <sub>OUT</sub> ) | Load regulation              | 1mA ≤ I <sub>OUT</sub> ≤ 300mA, V <sub>IN</sub> = V <sub>OUT</sub> + 2.0V                                           |      |     | 17.5  | mV   |
| Δ%V<br><sub>OUT</sub> /<br>ΔI <sub>OUT</sub>       |                              |                                                                                                                     |      |     | 0.375 | %/A  |



# **5.5 Electrical Characteristics (continued)**

Over operating junction temperature range (T $_J$  =  $-40^{\circ}$ C to +150 $^{\circ}$ C),  $V_{IN}$  = 3.0V or  $V_{IN}$  =  $V_{OUT(nom)}$  + 0.5V (whichever is greater),  $I_{OUT}$  = 1mA,  $V_{EN}$  = 2.0V,  $C_{IN}$  = 1.0 $\mu$ F,  $C_{OUT}$  = 4.7 $\mu$ F, and PG pin pulled up-to  $V_{IN}$  with 100 $k\Omega$ , unless otherwise noted. Typical values are at  $T_J$  = 25 $^{\circ}$ C.

|                               | PARAMETER                                       | TEST CONDITIONS                                                                                         | MIN | TYP  | MAX  | UNIT                  |
|-------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----|------|------|-----------------------|
| .,                            | Duenes de contra de                             | I <sub>OUT</sub> = 300mA                                                                                |     | 0.9  | 1.8  | .,                    |
| $V_{DO}$                      | Dropout voltage                                 | I <sub>OUT</sub> = 300mA, for adjustable                                                                |     | 0.9  | 1.8  | V                     |
| . ,                           | - · · · ·                                       | I <sub>OUT</sub> = 100mA                                                                                |     | 0.3  | 0.55 | V                     |
| $V_{DO}$                      | Dropout voltage                                 | I <sub>OUT</sub> = 100mA, for adjustable                                                                |     | 0.28 | 0.6  | V                     |
| I <sub>LIM</sub>              | Output current limit                            | V <sub>OUT</sub> forced at 0.9 × V <sub>OUT(nom)</sub> , V <sub>IN</sub> = V <sub>OUT(nom)</sub> + 2.0V | 350 | 500  | 625  | mA                    |
| I <sub>sc</sub>               | Short-circuit current limit                     | $R_{LOAD} = 20 \text{ m}\Omega$                                                                         | 30  | 50   | 75   | mA                    |
| I <sub>PLIMIT</sub>           | Current limit at max<br>headroom                | V <sub>IN</sub> = 40V, V <sub>OUT</sub> = 1.2V                                                          | 35  |      |      | mA                    |
| V <sub>HEA</sub><br>DROO<br>M | Max headroom at full load                       | V <sub>OUT</sub> = 1.2V                                                                                 | 15  |      |      | V                     |
| I <sub>FB</sub>               | Feedback current                                | V <sub>IN</sub> = 40V                                                                                   | -10 |      | 10   | nA                    |
|                               |                                                 | $3.0V \le V_{IN} \le V_{OUT} - 0.2V$ , $I_{OUT} = 0mA$                                                  |     | 12   | 25   |                       |
| $I_Q$                         | Quiescent current                               | I <sub>OUT</sub> = 0mA                                                                                  |     | 2.8  | 5.2  | μA                    |
|                               |                                                 | $V_{OUT} + 0.5V \le V_{IN} \le 40V$ , $I_{OUT} = 0$ mA                                                  |     |      | 7.6  |                       |
| $I_{GND}$                     | Ground current                                  | I <sub>OUT</sub> = 1mA                                                                                  |     | 16.5 | 20   | μA                    |
| $I_{GND}$                     | Ground current                                  | $V_{IN} = V_{OUT} + 2.0V, I_{OUT} = 300 \text{mA}$                                                      |     |      | 600  | μA                    |
| I <sub>SHUT</sub>             | Shutdown current                                | $V_{EN} = 0V, T_J = 25^{\circ}C$                                                                        |     | 0.45 |      |                       |
| DOWN                          | Shuldown current                                | $V_{OUT} + 0.5V \le V_{IN} \le 40V$ , $V_{EN} = 0V$                                                     |     |      | 1.25 | μA                    |
| T <sub>start-</sub><br>up     | Start-up time                                   | $V_{IN}$ , $V_{EN}$ tied together, $V_{IN}$ ramped to $V_{OUT(nom)}$ + 0.5V, $I_{OUT}$ = 0mA            |     | 500  |      | μs                    |
| I                             | EN pip current                                  | 0V ≤ V <sub>EN</sub> ≤ 40V, V <sub>IN</sub> and V <sub>EN</sub> tied together                           |     |      | 0.5  |                       |
| I <sub>EN</sub>               | EN pin current                                  | $0V \le V_{IN} \le 40V, V_{EN} = 0V$                                                                    |     |      | 0.5  | μA                    |
| V <sub>IL(EN</sub>            | EN pin low-level input voltage (disable device) |                                                                                                         |     |      | 0.5  | V                     |
| V <sub>IH(EN</sub>            | EN pin high-level input voltage (enable device) |                                                                                                         | 1.1 |      |      | V                     |
| V <sub>HYS</sub>              | EN pin hysteresis (enable device)               |                                                                                                         |     | 0.11 |      | V                     |
| PSR<br>R                      | Power-supply ripple rejection                   | V <sub>IN</sub> – V <sub>OUT</sub> = 3.0 V, I <sub>OUT</sub> = 300mA, f = 100kHz                        |     | 45   |      | dB                    |
| V <sub>n</sub>                | Output noise voltage                            | Bandwidth = 10Hz to 100kHz, $V_{IN} - V_{OUT} = 3.0 \text{ V}$ , $I_{OUT} = 300\text{mA}$               |     | 650  |      | μ <sub>VRM</sub><br>s |
| V <sub>IT-</sub><br>(PG)      | Falling PG pin threshold                        | For falling V <sub>OUT</sub>                                                                            | 85  | 90   | 94   | %                     |
| V <sub>IT+</sub><br>(PG)      | Rising PG pin threshold                         | For rising V <sub>OUT</sub>                                                                             | 90  | 93   | 96   | %                     |
| V <sub>OL(P</sub><br>G)       | PG pin low-level output voltage                 | $V_{OUT} < V_{IT-(PG)}$ , $V_{IN} = 3.0V$ , $I_{PG} = -1$ mA (current into device)                      |     |      | 0.4  | V                     |
| I <sub>lkg(PG</sub> )         | PG pin leakage current                          | $V_{OUT} > V_{IT+(PG)}$ , $V_{PG} = 40V$                                                                |     | 0.01 | 1    | μA                    |
| Delay(P<br>G)                 | PG pin delay time                               |                                                                                                         |     | 125  |      | μs                    |
| Deglitc<br>h(PG)              | PG pin deglitch time                            |                                                                                                         |     | 125  |      | μs                    |
| I <sub>(PGDL</sub>            | PG delay capacitor charging                     | V <sub>PGDL</sub> = 63% of V <sub>PGDL</sub> (typ)                                                      |     | 2.5  |      | μA                    |



# **5.5 Electrical Characteristics (continued)**

Over operating junction temperature range (T $_J$  =  $-40^{\circ}$ C to +150 $^{\circ}$ C),  $V_{IN}$  = 3.0V or  $V_{IN}$  =  $V_{OUT(nom)}$  + 0.5V (whichever is greater),  $I_{OUT}$  = 1mA,  $V_{EN}$  = 2.0V,  $C_{IN}$  = 1.0 $\mu$ F,  $C_{OUT}$  = 4.7 $\mu$ F, and PG pin pulled up-to  $V_{IN}$  with 100 $k\Omega$ , unless otherwise noted. Typical values are at  $T_J$  = 25 $^{\circ}$ C.

|                            | PARAMETER                               | TEST CONDITIONS                                                                             | MIN | TYP | MAX | UNIT |
|----------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------|-----|-----|-----|------|
| V <sub>(PGD</sub><br>L_TH) | PG delay threshold to release PG high   |                                                                                             |     | 2.5 |     | V    |
| T <sub>sd+</sub>           | Thermal shutdown temperature increasing | Shutdown, temperature increasing                                                            | 163 |     |     | °C   |
| T <sub>sd-</sub>           | Thermal shutdown temperature decreasing | Reset, temperature decreasing                                                               | 150 |     |     | °C   |
| R <sub>Disch</sub>         | Output discharge resistance             | V <sub>IN</sub> = 3.0V, V <sub>EN</sub> = 0V, T <sub>J</sub> = 25°C, I <sub>OUT</sub> = 1mA |     | 750 |     | Ω    |
| I <sub>SINK</sub>          | Sink current on output                  | $V_{OUT} = V_{OUT} \times 1.05$ , $T_J = 25$ °C                                             |     | 3   |     | mA   |



# **6 Detailed Description**

# 6.1 Overview

The TPS7E67-Q1 low-dropout regulator (LDO) consumes ultra-low quiescent current ( $2.8\mu A$  (typ), in fixed configuration) at no-load current. The device offers a wide input voltage range (3.0V to 40V), wide output range (1.2V to 38V, in adjustable configuration) and up-to 300mA of load current. The device is stable with the output capacitor range of  $4.7\mu F$  to  $100\mu F$ . The device also provide power-good functionality with delay and de-glitch mechanisms. The delay for power-good can be programmed also using external components on the delay pin.

The low quiescent current across the complete load current range makes the TPS7E67-Q1 designed for powering off-battery loads. The TPS7E67-Q1 has an internal soft-start mechanism that provides an uniform start-up with controlled inrush current. This LDO also has over-current (fold-back), over-power and thermal protection during a load-short or fault condition on the output for better reliability.

# 6.2 Functional Block Diagrams



Figure 6-1. Functional Block Diagram: Adjustable Version

Submit Document Feedback





Figure 6-2. Functional Block Diagram: Fixed Version



# **6.3 Feature Description**

## 6.3.1 Enable (EN)

The enable pin for the device is an active-high pin. The output voltage is enabled when the voltage of the enable pin is greater than the high-level input voltage ( $V_{IH}$ ) of the EN pin and disabled with the enable pin voltage is less than the low-level input voltage ( $V_{IL}$ ) of the EN pin. High and low thresholds are listed in the Section 5.5. If independent control of the output voltage is not needed, connect the enable pin to the input of the device.

The EN pin also has a weak internal pull-up and the EN pin can be left floating to enable the device. The internal pull-up current on the EN pin is captured in the *Section 5.5* table as Enable pull-up current. However, care must be taken to verify that pin leakage (from board pollution or some other source) does not inadvertently pull this pin low. Leakage must be restricted to 25nA or less to avoid unintentional disabling of the device.

### 6.3.2 Dropout Voltage

Dropout voltage  $(V_{DO})$  is defined as the input voltage minus the output voltage  $(V_{IN} - V_{OUT})$  at the rated output current  $(I_{RATED})$ , where the pass transistor is fully on.  $I_{RATED}$  is the maximum  $I_{OUT}$  listed in the Section 5.3 table. The pass transistor is in the ohmic or triode region of operation, and acts as a switch. The dropout voltage indirectly specifies a minimum input voltage greater than the nominal programmed output voltage at which the output voltage is expected to stay in regulation. If the input voltage falls to less than the nominal output regulation, then the output voltage falls as well.

For a CMOS regulator, the dropout voltage is determined by the drain-source on-state resistance ( $R_{DS(ON)}$ ) of the pass transistor. Therefore, if the linear regulator operates at less than the rated current, the dropout voltage for that current scales accordingly. The following equation calculates the  $R_{DS(ON)}$  of the device.

$$R_{DS(ON)} = \frac{V_{DO}}{I_{RATED}} \tag{1}$$

### 6.3.3 Power-Good (PG)

The power-good (PG) pin is an open-drain output and can be connected to a regulated supply through an external pullup resistor. The maximum pullup voltage is listed as  $V_{PG}$  in the Section 5.3 table. For the PG pin to have a valid output, the voltage on the IN pin must be greater than  $V_{UVLO(+)}$ , as listed in the Section 5.5 table. When  $V_{OUT}$  exceeds  $V_{IT+(PG)}$ , the PG output is high impedance and the PG pin voltage pulls up to the connected regulated supply. When the regulated output falls below  $V_{IT-(PG)}$ , the open-drain output turns on and pulls the PG output low. If output voltage monitoring is not needed, the PG pin can be left floating or connected to ground. By connecting a pullup resistor to an external supply, any downstream device can receive power-good (PG) as a logic signal that can be used for sequencing. Make sure that the external pullup supply voltage results in a valid logic signal for the receiving device.

When using a feed-forward capacitor ( $C_{FF}$ ) for the adjustable device, the time constant for the LDO start-up is increased whereas the power-good output time constant stays the same, possibly resulting in an invalid status of the power-good output. To avoid this issue, and to receive a valid PG output, make sure that the time constant of both the LDO start-up and the power-good output match, which can be done by adding a capacitor in parallel with the power-good pullup resistor. For more information, see the Pros and Cons of Using a Feedforward Capacitor with a Low-Dropout Regulator application note.

# 6.3.4 Adjustable Power-Good Delay Timer (DELAY)

The power-good delay period is a function of the external capacitor on the DELAY pin. The adjustable delay configures the amount of time required before the PG pin becomes high. This delay is configured by connecting an external capacitor from this pin to GND. Figure 6-3 illustrates the typical timing diagram for the power-good delay pin. If the DELAY pin is left floating, the power-good delay is  $t_{(Delay\_PG)}$ . For more information on how to program the PG delay, see the Section 7.2.3 section.

Submit Document Feedback





Figure 6-3. Typical Power-Good Timing Diagram

### 6.3.5 Undervoltage Lockout

The device has an independent undervoltage lockout (UVLO) circuit that monitors the input voltage, allowing a controlled and consistent turn on and off of the output voltage. To prevent the device from turning off if the input drops during turn on, the UVLO has in-built hysteresis. The UVLO limits are specified in the Section 5.5 table.

### 6.3.6 Thermal Shutdown

The device contains a thermal shutdown protection circuit to disable the device when the junction temperature  $(T_J)$  of the pass transistor rises to  $T_{SD+}$  (typical). Thermal shutdown hysteresis verifies that the device resets (turns on) when the temperature falls to  $T_{SD-}$  (typical).

The thermal time-constant of the semiconductor die is fairly short, thus the device can cycle on and off when thermal shutdown is reached until power dissipation is reduced. Power dissipation during startup can be high from large  $V_{\text{IN}} - V_{\text{OUT}}$  voltage drops across the device or from high inrush currents charging large output capacitors. Under some conditions, the thermal shutdown protection disables the device before startup completes.

For reliable operation, limit the junction temperature to the maximum listed in the *Section 5.3* table. Operation above this maximum temperature causes the device to exceed the operational specifications. Although the internal protection circuitry of the device is designed to protect against thermal overall conditions, this circuitry is not intended to replace proper heat sinking. Continuously running the device into thermal shutdown or above the maximum recommended junction temperature reduces long-term reliability.

#### 6.3.7 Foldback Current Limit

The device has an internal current limit circuit that protects the regulator during transient high-load current faults or shorting events. The current limit is a hybrid brickwall-foldback scheme. The current limit transitions from a brickwall scheme to a foldback scheme at the foldback voltage ( $V_{FOLDBACK}$ ). In a high-load current fault with the output voltage above  $V_{FOLDBACK}$ , the brickwall scheme limits the output current to the current limit ( $I_{CL}$ ). When the voltage drops below  $V_{FOLDBACK}$ , a foldback current limit activates that scales back the current as the output voltage approaches GND. When the output is shorted, the device supplies a typical current called the short-circuit current limit ( $I_{SC}$ ).  $I_{CL}$  and  $I_{SC}$  are listed in the Section 5.5 table.

The output voltage is not regulated when the device is in current limit. When a current limit event occurs, the device begins to heat up because of the increase in power dissipation. When the device is in brickwall current limit, the pass transistor dissipates power  $[(V_{IN} - V_{OUT}) \times I_{CL}]$ . When the device output is shorted and the output is below  $V_{FOLDBACK}$ , the pass transistor dissipates power  $[(V_{IN} - V_{OUT}) \times I_{SC}]$ . If thermal shutdown is triggered, the device turns off. After the device cools down, the internal thermal shutdown circuit turns the device back on. If the output current fault condition continues, the device cycles between current limit and thermal shutdown. For more information on current limits, see the *Know Your Limits* application note.

Figure 6-4 shows a diagram of the foldback current limit.



Figure 6-4. Foldback Current Limit

#### 6.3.8 Power Limit

The device has an internal over-power limit circuit that limits the power dissipated across the LDO with-in the internal SOA (safe operating area) limits. The SOA limits for the LDO factors in safe operation for both silicon components, and bondwires used in packaging. These limits verify reliable operation of the device and prevent the device failure from overheating, breakdown, or other damaging effects.

The power dissipated ( $P_{Dissip}$ ) across the LDO is defined by voltage drop across LDO ( $V_{IN}$  -  $V_{OUT}$ ) and load current ( $I_L$ ) flowing through.

$$P_{Dissip} = (V_{IN} - V_{OUT}) \times I_{OUT} \tag{2}$$



The power limiting circuit, monitors both the voltage drop (headroom,  $V_{IN}$  -  $V_{OUT}$ ) across LDO and output load current ( $I_{OUT}$ ) flowing through. If  $P_{Dissip}$  crosses the defined SOA limits, the power limiting circuit, limits the load current ( $I_{OUT}$ ) flowing through. The output voltage is not regulated when the device is in Power limit operation. The maximum supported current ( $I_{PLIMIT}$ ) at full headroom ( $V_{IN}$  -  $V_{OUT}$  = 40V) and Max supported headroom ( $V_{PHEADROOM}$ ) at full load current are captured in *Section 5.5*.

Figure 6-5 shows a diagram of the power limiting.



Figure 6-5. Power Limiting

### 6.3.9 Output Pulldown

The device has an output pulldown circuit.  $V_{OUT}$  pulldown sink to ground capability is listed in the Section 5.5 table. The output pulldown activates under the following conditions:

- V<sub>EN</sub> < V<sub>IL(EN)</sub>
- $1.0V < V_{IN} < V_{UVLO}$

The output pulldown resistance for this device is  $750\Omega$  typical. The pulldown resistance,  $V_{IL(EN)}$  and  $V_{UVLO}$  thresholds are listed in the Section 5.5 table.

Do not rely on the output pulldown circuit for discharging a large amount of output capacitance after the input supply has collapsed because reverse current can flow from the output to the input. This reverse current flow can cause damage to the device. See the *Section 7.1.4* section for more details.



### 6.4 Device Functional Modes

### 6.4.1 Device Functional Mode Comparison

The *Table 6-1* table shows the conditions that lead to the different modes of operation. See the *Section 5.5* table for parameter values.

**Table 6-1. Device Functional Mode Comparison** 

| OPERATING MODE                                    |                                                             | PARAMETER                              |                          |                          |
|---------------------------------------------------|-------------------------------------------------------------|----------------------------------------|--------------------------|--------------------------|
| OPERATING MODE                                    | V <sub>IN</sub>                                             | V <sub>EN</sub>                        | I <sub>OUT</sub>         | TJ                       |
| Normal operation                                  | $V_{IN} > V_{OUT(nom)} + V_{DO}$ and $V_{IN} > V_{IN(min)}$ | V <sub>EN</sub> > V <sub>EN(HI)</sub>  | $I_{OUT} < I_{OUT(max)}$ | $T_J < T_{SD(shutdown)}$ |
| Dropout operation                                 | $V_{IN(min)} < V_{IN} < V_{OUT(nom)} + V_{DO}$              | $V_{EN} > V_{EN(HI)}$                  | $I_{OUT} < I_{OUT(max)}$ | $T_J < T_{SD(shutdown)}$ |
| Disabled (any true condition disables the device) | V <sub>IN</sub> < V <sub>UVLO</sub>                         | V <sub>EN</sub> < V <sub>EN(LOW)</sub> | Not applicable           | $T_J > T_{SD(shutdown)}$ |

### 6.4.2 Normal Operation

The device regulates to the nominal output voltage under the following conditions:

- The input voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(nom)</sub> + V<sub>DO</sub>)
- The headroom across the LDO (V<sub>IN</sub> V<sub>OUT</sub>) is less than V<sub>PHEADROOM</sub> for required I<sub>OUT</sub>, such that power limit is not engaged
- The output current is less than the current limit (I<sub>OUT</sub> < I<sub>CI</sub>)
- The device junction temperature is greater than –40°C and less than +150°C
- The device junction temperature is less than the thermal shutdown temperature (T<sub>J</sub> < T<sub>SD</sub>)
- The enable voltage has previously exceeded the enable rising threshold voltage and has not yet decreased to less than the enable falling threshold

### 6.4.3 Dropout Operation

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this mode, the output voltage tracks the input voltage. During this mode, the transient performance of the device becomes significantly degraded because the pass transistor is in the ohmic or triode region, and acts as a switch. Line or load transients in dropout can result in large output-voltage deviations.

When the device is in a steady dropout state (defined as when the device is in dropout,  $V_{IN} < V_{OUT(NOM)} + V_{DO}$ , directly after being in a normal regulation state, but *not* during startup), the pass transistor is driven into the ohmic or triode region. When the input voltage returns to a value greater than or equal to the nominal output voltage plus the dropout voltage ( $V_{OUT(NOM)} + V_{DO}$ ), the output voltage can overshoot for a short period of time while the device pulls the pass transistor back into the linear region.

The TPS7E67-Q1 keeps the IQ controlled in dropout operation to much lower values (12µA (typ) in no-load dropout) compared to conventional linear voltage regulators which avoids the battery drainage, once the battery levels falls below the required input voltage levels.

#### 6.4.4 Disabled

The output of the device can be shutdown by forcing the voltage of the enable pin to less than the maximum EN pin low-level input voltage (see the *Section 5.5* table). When disabled, the pass transistor is turned off, internal circuits are shutdown, and the output voltage is actively discharged to ground by an internal discharge circuit from the output to ground.

Submit Document Feedback



# 7 Application and Implementation

### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# 7.1 Application Information

# 7.1.1 Adjustable Device Feedback Resistor Selection

The adjustable-version device requires external feedback divider resistors to set the output voltage.  $V_{OUT}$  is set using the feedback divider resistors,  $R_1$  and  $R_2$ , according to the following equation:

$$V_{OUT} = V_{FB} \times (1 + R_1 / R_2)$$
 (3)

To ignore the FB pin current error term in the  $V_{OUT}$  equation, set the feedback divider current to 100x the FB pin current ( $I_{FB}$ ) listed in the Section 5.5 table. This setting provides the maximum feedback divider series resistance, as shown in the following equation:

$$R_1 + R_2 \le V_{OUT} / (I_{FB} \times 100)$$
 (4)

### 7.1.2 Recommended Capacitor Types

The device is designed to be stable using low equivalent series resistance (ESR) ceramic capacitors at the input and output. Multilayer ceramic capacitors have become the industry standard for these types of applications and are recommended, but must be used with good judgment. Ceramic capacitors that employ X7R-, X5R-, and C0G-rated dielectric materials provide relatively good capacitive stability across temperature, whereas the use of Y5V-rated capacitors is discouraged because of large variations in capacitance.

Regardless of the ceramic capacitor type selected, the effective capacitance varies with operating voltage and temperature. Generally expect the effective capacitance to decrease by as much as 50%. The input and output capacitors recommended in the *Section 5.3* table account for an effective capacitance of approximately 50% of the nominal value.

### 7.1.3 Input and Output Capacitor Selection

The TPS7E67-Q1 requires an output capacitor of  $4.7\mu\text{F}$  or larger  $(2.2\mu\text{F})$  or larger capacitance) for stability and an equivalent series resistance (ESR) between  $0.0\Omega$  and  $1.0\Omega$ . For best transient performance, use X5R-and X7R-type ceramic capacitors because these capacitors have minimal variation in value and ESR over temperature. When choosing a capacitor for a specific application, be mindful of the DC bias characteristics for the capacitor. Higher output voltages cause a significant derating of the capacitor. For best performance, the maximum recommended output capacitor is  $100\mu\text{F}$ .

Although an input capacitor is not required for stability, good analog design practice is to connect a capacitor from IN to GND. Some input supplies have a high impedance, thus placing the input capacitor on the input supply helps reduce the input impedance. This capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. If the input supply has a high impedance over a large range of frequencies, several input capacitors can be used in parallel to lower the impedance over frequency. Use a higher-value capacitor if large, fast, rise-time load transients are anticipated, or if the device is located several inches from the input power source.

#### 7.1.4 Reverse Current

Excessive reverse current can damage this device. Reverse current flows through the intrinsic body diode of the pass transistor instead of the normal conducting channel. At high magnitudes, this current flow degrades the long-term reliability of the device.



Conditions where reverse current can occur are outlined in this section, all of which can exceed the absolute maximum rating of  $V_{OUT} \le V_{IN} + 0.3V$ .

- If the device has a large C<sub>OUT</sub> and the input supply collapses with little or no load current
- The output is biased when the input supply is not established
- The output is biased above the input supply

If reverse current flow is expected in the application, external protection is recommended to protect the device. Reverse current is not limited in the device, so external limiting is required if extended reverse voltage operation is anticipated.

Figure 7-1 shows one approach for protecting the device.



Figure 7-1. Example Circuit for Reverse Current Protection Using a Schottky Diode

# 7.1.5 Feed-Forward Capacitor

ADVANCE INFORMATION

For the adjustable-voltage version device, a feed-forward capacitor (CFF) can be connected from the OUT pin to the FB pin. C<sub>FF</sub> improves transient, noise, and PSRR performance, but is not required for regulator stability. Recommended CFF values are listed in the Section 5.3 table. A higher capacitance CFF can be used; however, the start-up time increases. For a detailed description of CFF tradeoffs, see the Pros and Cons of Using a Feedforward Capacitor with a Low-Dropout Regulator application note.

C<sub>FF</sub> and R<sub>1</sub> form a zero in the loop gain at frequency f<sub>Z</sub>, while C<sub>FF</sub>, R<sub>1</sub>, and R<sub>2</sub> form a pole in the loop gain at frequency fp. C<sub>FF</sub> zero and pole frequencies can be calculated from the following equations:

$$f_Z = 1 / (2 \times \pi \times C_{FF} \times R_1)$$
 (5)

$$f_P = 1 / (2 \times \pi \times C_{FF} \times (R_1 || R_2))$$
 (6)

#### 7.1.6 Dropout Voltage

Dropout voltage ( $V_{DO}$ ) is defined as the input voltage minus the output voltage ( $V_{IN} - V_{OUT}$ ) at the rated output current (I<sub>RATED</sub>), where the pass transistor is fully on. I<sub>RATED</sub> is the maximum I<sub>OUT</sub> listed in the Section 5.3 table. The pass transistor is in the ohmic or triode region of operation, and acts as a switch. The dropout voltage indirectly specifies a minimum input voltage greater than the nominal programmed output voltage at which the output voltage is expected to stay in regulation. If the input voltage falls to less than the nominal output regulation, then the output voltage falls as well.

For a CMOS regulator, the dropout voltage is determined by the drain-source on-state resistance (R<sub>DS(ON)</sub>) of the pass transistor. Therefore, if the linear regulator operates at less than the rated current, the dropout voltage for that current scales accordingly. The following equation calculates the R<sub>DS(ON)</sub> of the device.

$$R_{DS(ON)} = \frac{V_{DO}}{I_{RATED}} \tag{7}$$

Submit Document Feedback



# 7.1.7 Estimating Junction Temperature

The JEDEC standard now recommends using psi  $(\Psi)$  thermal metrics to estimate the LDO junction temperatures when in-circuit on a typical PCB board application. These metrics are not strictly speaking thermal resistances, but rather offer practical and relative means of estimating junction temperatures. These psi metrics are determined to be significantly independent of the copper-spreading area. The key thermal metrics  $(\Psi_{JT}$  and  $\Psi_{JB})$  are used in accordance with Equation 8 and are given in the Section 5.4 table.

$$\Psi_{JT}: T_J = T_T + \Psi_{JT} \times P_D$$

$$\Psi_{JB}: T_J = T_B + \Psi_{JB} \times P_D$$
(8)

#### where:

- P<sub>D</sub> is the power dissipated as explained in Equation 11
- T<sub>T</sub> is the temperature at the center-top of the device package
- T<sub>B</sub> is the PCB surface temperature measured 1mm from the device package and centered on the package edge

The Section 5.4 table lists the primary thermal metrics, which are the junction-to-top characterization parameter  $(\psi_{JT})$  and junction-to-board characterization parameter  $(\psi_{JB})$ . These parameters provide two methods for calculating the junction temperature  $(T_J)$ , as described in the following equations. Use the junction-to-top characterization parameter  $(\psi_{JT})$  with the temperature at the center-top of device package  $(T_T)$  to calculate the junction temperature. Use the junction-to-board characterization parameter  $(\psi_{JB})$  with the printed circuit board (PCB) surface temperature 1mm from the device package  $(T_B)$  to calculate the junction temperature.

$$T_{J} = T_{T} + \psi_{JT} \times P_{D} \tag{9}$$

#### where:

- P<sub>D</sub> is the dissipated power
- T<sub>T</sub> is the temperature at the center-top of the device package

$$T_{J} = T_{B} + \psi_{JB} \times P_{D} \tag{10}$$

#### where

 T<sub>B</sub> is the PCB surface temperature measured 1mm from the device package and centered on the package edge

For detailed information on the thermal metrics and how to use the metrics, see the *Semiconductor and IC Package Thermal Metrics* application note.

# 7.1.8 Power Dissipation (P<sub>D</sub>)

Circuit reliability requires proper consideration of the device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. Verify the PCB area around the regulator has few or no other heat-generating devices that cause added thermal stress.

To first-order approximation, power dissipation in the regulator depends on the input-to-output voltage difference and load conditions. The following equation calculates power dissipation (P<sub>D</sub>).

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$

$$(11)$$

# Note

Power dissipation is minimized, and thus greater efficiency achieved, by proper selection of the system voltage rails. Proper selection allows the minimum input-to-output voltage differential to be obtained. The low dropout of the device allows for maximum efficiency across a wide range of output voltages.

For devices with a thermal pad, the primary heat conduction path for the device package is through the thermal pad to the PCB. Solder the thermal pad to a copper pad area under the device. This pad area contains an array of plated vias that conduct heat to additional copper planes for increased heat dissipation.

The maximum power dissipation determines the maximum allowable ambient temperature ( $T_A$ ) for the device. Power dissipation and junction temperature are most often related by the  $R_{\theta JA}$  of the combined PCB and device package and the  $T_A$ .  $R_{\theta JA}$  is the junction-to-ambient thermal resistance and  $T_A$  is the temperature of the ambient air. The following equation describes this relationship.

$$T_{J} = T_{A} + (R_{\theta JA} \times P_{D}) \tag{12}$$

The following equation rearranges this relationship for output current.

$$I_{OUT} = (T_J - T_A) / [R_{\theta JA} \times (V_{IN} - V_{OUT})]$$
(13)

Thermal resistance ( $R_{\theta JA}$ ) is highly dependent on the heat-spreading capability built into the particular PCB design. This resistance therefore varies according to the total copper area, copper weight, and location of the planes. The junction-to-ambient thermal resistance listed in the Section 5.4 table is determined by the JEDEC standard PCB and copper-spreading area.  $R_{\theta JA}$  is used as a relative measure of package thermal performance. For packages with thermal pad and a well-designed thermal layout,  $R_{\theta JA}$  is actually the sum of the package's  $R_{\theta JCbot}$  plus the thermal resistance contribution by the PCB copper.  $R_{\theta JCbot}$  is the junction-to-case (bottom) thermal resistance, as given in the Section 5.4 table.

### 7.1.9 Power Dissipation Versus Ambient Temperature

Figure 7-2 is based off of a JESD51-7 4-layer, high-K board. The allowable power dissipation is estimated using the following equation. As discussed in the *An empirical analysis of the impact of board layout on LDO thermal performance* application note, thermal dissipation can be improved in the JEDEC high-K layout by adding top layer copper and increasing the number of thermal vias. If a good thermal layout is used, the allowable thermal dissipation can be improved by up to 50%.





Figure 7-2. TPS7E67-Q1 Allowable Power Dissipation

Submit Document Feedback



# 7.2 Typical Application



Figure 7-3. TPS7E67-Q1 Typical Application Circuit (Fixed-Voltage Version)



Figure 7-4. TPS7E67-Q1 Adjustable LDO Regulator Programming

NOTE: Dotted lines indicate an optional input capacitor and feed-forward capacitor. See the Section 7.1.3 and Section 7.1.5 sections and the Section 5.3 table.

Table 7-1. Adjustable Output Voltage for Resistors R<sub>1</sub> and R<sub>2</sub>

|                    | , , , , , , , , , , , , , , , , , , , , |                     |
|--------------------|-----------------------------------------|---------------------|
| OUTPUT VOLTAGE (V) | R <sub>1</sub> (MΩ)                     | R <sub>2</sub> (MΩ) |
| 1.8                | 0.499                                   | 1                   |
| 2.8                | 1.33                                    | 1                   |
| 5.0                | 3.16                                    | 1                   |

# 7.2.1 Design Requirements

For this design example, use the parameters listed in Table 7-2 as the input parameters.

Table 7-2. Design Parameters

| DESIGN PARAMETER           | EXAMPLE VALUE |  |  |
|----------------------------|---------------|--|--|
| Input voltage range        | 6V to 40V     |  |  |
| Output voltage             | 5V            |  |  |
| Output current             | 150mA         |  |  |
| Output capacitor           | 4.7µF         |  |  |
| Power-good delay capacitor | 100nF         |  |  |

# 7.2.2 Choose Feedback Resistors

For this design example,  $V_{OUT}$  is set to 3.3V. The following equations set the feedback divider resistors for the desired output voltage:

$$V_{OUT} = V_{FB} \times (1 + R_1 / R_2)$$
 (15)

$$R_1 + R_2 \le V_{OUT} / (I_{FB} \times 100)$$
 (16)



For improved output accuracy, use Equation 16 and  $I_{FB}$  = 10nA as listed in the Section 5.5 table to calculate the upper limit for series feedback resistance ( $R_1 + R_2 \le 3.3 M\Omega$ ).

The control-loop error amplifier drives the FB pin to the same voltage as the internal reference ( $V_{FB} = 1.2V$ , as listed in the *Section 5.5* table). Use Equation 15 to determine the ratio of  $R_1$  /  $R_2$  = 1.75 Use this ratio and solve Equation 16 for  $R_1$ . Now calculate the upper limit for  $R_1 \le 2.1 M\Omega$ . Select a standard value resistor for  $R_1 = 1.75 M\Omega$ .

Reference Equation 17 and solve for  $R_2$ :

$$R_2 = R_1 / [(V_{OUT} / V_{FB}) - 1]$$
 (17)

From Equation 17,  $R_2 = 1M\Omega$  is determined. Select a standard value resistor for  $R_2 = 1M\Omega$ .  $V_{OUT} = 3.3V$ . Verify that the feedback divider current is greater than the minimum value in the *Section 5.3* table.

The following equation calculates the feedback divider current.

$$I_{FB\_Divider} = V_{OUT} / (R_1 + R_2)$$
 (18)

# 7.2.3 Setting the Adjustable Power-Good Delay

The power-good delay time can be set in two ways: either by floating the DELAY pin or by connecting a capacitor from this pin to GND. When the DELAY pin is floating, the time defaults to  $t_{DELAY(PG)}$ , listed in Section 5.5. The delay time is set by the following equation if a capacitor is connected between the DELAY pin and GND.

$$t = t_{Delay(PG)} + C_{DELAY} \left( \frac{V_{PGDL\_TH}}{I_{PGDL\_CHG}} \right)$$
 (19)

### 7.2.4 Power Supply Recommendations

The TPS7E67-Q1 is designed to operate from an input voltage supply range between 3.0V and 40V. The input voltage range provides adequate headroom for the device to have a regulated output. If the input supply is noisy, additional input capacitors with low ESR help improve output noise performance.

# 7.2.5 Layout

### 7.2.5.1 Layout Guidelines

For best overall performance, follow the guidelines in this section. Place all circuit components on the same side of the printed circuit board (PCB) and as near as practical to the respective LDO pin connections. Place ground return connections for the input and output capacitors as close to the GND pin as possible, using wide, component-side, copper planes. Do not use vias and long traces to create LDO circuit connections to the input capacitor, output capacitor, or resistor divider. This practice negatively affects system performance. This grounding and layout scheme minimizes inductive parasitics, and thereby reduces load current transients, minimizes noise, and increases circuit stability. A ground reference plane is also recommended and is embedded in the PCB or located on the bottom side of the PCB opposite the components. This reference plane serves to provide accuracy of the output voltage and shield the LDO from noise. To improve the thermal performance of the device, and to maximize the current output at high ambient temperature, spread the copper under the thermal pad as far as possible and place enough thermal vias on the copper under the thermal pad. Figure 7-5 show example layouts for TPS7E67-Q1 packages.

Submit Document Feedback



# 7.2.5.2 Layout Example



Figure 7-5. Example layout for TPS7E67-Q1 DGN Package



Figure 7-6. Example layout for TPS7E67-Q1 DRV Package



# 8 Device and Documentation Support

# 8.1 Device Support

# 8.1.1 Development Support

An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TPS7E67-Q1. The Universal EVM (and related user's guide) can be requested at the TI website through the product folders or purchased directly from the TI eStore.

#### 8.1.2 Device Nomenclature

**Table 8-1. Device Nomenclature** 

| PRODUCT <sup>(1)</sup>         | DESCRIPTION                                                                                                                                                                                                                                                                                                          |  |  |  |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| TPS7E67 <b>XX AQW yyy z</b> Q1 | <ul> <li>XX is the nominal output voltage. For example, 33 = 3.3V; 50 = 5.0V, and 01 = Adjustable.</li> <li>A for alternative pin-out for DRV package.</li> <li>W for wettable DRV package only.</li> <li>yyy is the package designator.</li> <li>z is the package quantity. R is for reel (2500 pieces).</li> </ul> |  |  |  |

For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com.

## 8.2 Documentation Support

### 8.2.1 Related Documentation

For related documentation, see the following:

Texas Instruments, Know Your Limits application note

# 8.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 8.4 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the guick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

# 8.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

# 8.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 8.7 Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Submit Document Feedback



| DATE         | REVISION | NOTES           |  |  |
|--------------|----------|-----------------|--|--|
| October 2025 | *        | Initial Release |  |  |

# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 18-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins   | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| PTPS7E6701QDGNRQ1     | Active     | Preproduction | HVSSOP (DGN)   8 | 2500   LARGE T&R      | -               | Call TI                       | Call TI                    | -40 to 150   |                  |
| PTPS7E6733QDGNRQ1     | Active     | Preproduction | HVSSOP (DGN)   8 | 2500   LARGE T&R      | -               | Call TI                       | Call TI                    | -40 to 150   |                  |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

3 x 3, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



INSTRUMENTS www.ti.com

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025