











TS3DS10224

SCDS324E -AUGUST 2011-REVISED OCT 2019

# TS3DS10224 High-Speed Differential Crosspoint, 1:4 Differential Multiplexer and Demultiplexer, 2 Channel Differential 1:2 Multiplexer and Demultiplexer, or Fan-Out Switch

### **Features**

- Can be configured for
  - **Differential Crosspoint Switching**
  - Differential Single Channel 1:4 Multiplexer and Demultiplexer
  - Differential 2-Channel 1:2 Multiplexer and Demultiplexer
  - Differential Fan-Out of Signal Pair to Two Ports Simultaneously
- **Bidirectional Operation**
- Fail-Safe Protection: I<sub>OFF</sub> Protection Prevents Current Leakage in Powered-Down State  $(V_{CC} = 0 V)$
- High BW (1.2 GHz Typical)
- Low R<sub>ON</sub> and C<sub>ON</sub>:
  - 13-Ω R<sub>ON</sub> Typical
  - 9-pF C<sub>ON</sub> Typical
- ESD Performance (I/O Pins)
  - ±8-kV Contact Discharge (IEC61000-4-2)
  - 2-kV Human-Body Model per JESD22-A114E (to GND)
- ESD Performance (All Pins)
  - 2-kV Human-Body Model per JESD22-A114E
- Small WQFN package (3.00 mm x 3.00 mm, 0.4-mm pitch)

## **Applications**

- Differential Crosspoint Switching
- **Desktop and Notebook Computers**
- DisplayPort Auxiliary Channel Multiplexing
- USB 2.0 Multiplexing
- Netbooks, eBooks, and Tablets

## 3 Description

The TS3DS10224 device is a bidirectional differential crosspoint, 1:4, or 1:2 multiplexer and demultiplexer; or fan-out switch for high-speed differential signal applications (up to 720 Mbps). The TS3DS10224 logic table can route any input to any output creating a wide range of possible switching or multiplexing configurations. Common configurations include: differential crosspoint switching, differential 1:4 mux, 1:2 multiplexer and differential 2-channel demultiplexer. The TS3DS10224 offers a high BW of 1.2 GHz with channel  $R_{ON}$  of 13  $\Omega$  (typical).

The TS3DS10224 can also be used to fan out a differential signal pair to two ports simultaneously (fan-out configuration). The BW performance is lower in this configuration.

The TS3DS10224 operates with a 3-V to 3.6-V power supply. It features ESD protection of up to ±8-kV contact discharge and 2-kV human-body model on its I/O pins.

The TS3DS10224 provides fail-safe protection by isolating the I/O pins with high impedance when the power supply (V<sub>CC</sub>) is not present.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TS3DS10224  | WQFN (20) | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### **Functional Block Diagram**





# **Table of Contents**

| 1        | Features                                                                                                                                                      | 1 7                                        | Parameter Measurement Information                                                        | 9          |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------------------------------------------------------------------------------------------|------------|
| 2        | Applications                                                                                                                                                  |                                            | Detailed Description                                                                     |            |
| 3        | Description                                                                                                                                                   |                                            | 8.1 Overview                                                                             |            |
| 4        | Revision History                                                                                                                                              |                                            | 8.2 Functional Block Diagram                                                             |            |
| 5        | Pin Configuration and Functions                                                                                                                               |                                            | 8.3 Feature Description                                                                  |            |
| 6        | Specifications                                                                                                                                                |                                            | 8.4 Device Functional Modes                                                              |            |
|          | 6.1 Absolute Maximum Ratings                                                                                                                                  | 4                                          | Application and Implementation                                                           |            |
|          | 6.2 ESD Ratings                                                                                                                                               | 4                                          | 9.1 Application Information                                                              |            |
|          | 6.3 Recommended Operating Conditions                                                                                                                          |                                            | 9.2 Typical Applications                                                                 |            |
|          | 6.4 Thermal Information                                                                                                                                       |                                            | Power Supply Recommendations                                                             |            |
|          | 6.5 Electrical Characteristics:                                                                                                                               | 11                                         |                                                                                          |            |
|          | Differential 1:4 or 2-Channel 1:2 Configurations 6.6 Electrical Characteristics: Fan-Out 1:2                                                                  | 5                                          | 11.1 Layout Guidelines                                                                   |            |
|          | 6.6 Electrical Characteristics: Fan-Out 1:2 Configurations                                                                                                    | 5                                          | 11.2 Layout Example                                                                      |            |
|          | 6.7 Switching Characteristics:                                                                                                                                | 12                                         | Device and Documentation Support                                                         |            |
|          | Differential 1:4 or 2-Channel 1:2 Configurations                                                                                                              | 5                                          | 12.1 Documentation Support                                                               |            |
|          | 6.8 Switching Characteristics: Fan-Out 1:2                                                                                                                    |                                            | 12.2 Receiving Notification of Documentation Update                                      |            |
|          | Configurations                                                                                                                                                | 6                                          | 12.3 Community Resources                                                                 |            |
|          | 6.9 Dynamic Characteristics:                                                                                                                                  | 6                                          | 12.4 Trademarks                                                                          |            |
|          | Differential 1:4 or 2-Channel 1:2 Configurations 6.10 Dynamic Characteristics: Fan-Out 1:2                                                                    | 0                                          | 12.5 Electrostatic Discharge Caution                                                     |            |
|          | Configurations                                                                                                                                                | 6                                          | Mechanical, Packaging, and Orderable                                                     | 23         |
|          | 6.11 Typical Characteristics                                                                                                                                  | 1,                                         | Information                                                                              | 25         |
|          | ges from Revision D (May 2019) to Revision E hanged mapping for OUTB0, and OUTB1 in Table                                                                     | 6                                          |                                                                                          | Page<br>18 |
|          | ges from Revision C (November 2017) to Revisi                                                                                                                 |                                            |                                                                                          | Page       |
| CI       | hanged Figure 2                                                                                                                                               |                                            |                                                                                          | 7          |
| han      | ges from Revision B (December 2016) to Revisi                                                                                                                 | ion C                                      | ı                                                                                        | Page       |
| CI       | hanged columns OUTA1, OUTB0, and OUTB1 in T                                                                                                                   | Table 6                                    |                                                                                          | 18         |
| han      | ges from Revision A (May 2013) to Revision B                                                                                                                  |                                            | ·                                                                                        | Page       |
| Di<br>La | dded Device Information table, Pin Configuration are tailed Description section, Application and Implemayout section, Device and Documentation Supportsection | nentation section<br>section, and <i>M</i> | n, Power Supply Recommendations section, echanical, Packaging, and Orderable Information | 1          |
| Ad       | dded Thermal Information table                                                                                                                                |                                            |                                                                                          | 4          |
|          |                                                                                                                                                               |                                            |                                                                                          |            |
| U        | hanged R <sub>θJA</sub> value From: 82.7 To: 45.2                                                                                                             |                                            |                                                                                          | 4          |
| han      | ges from Original (June 2011) to Revision A                                                                                                                   |                                            | ı                                                                                        | Page       |
| R        | eplaced 1 page preview with full document                                                                                                                     |                                            |                                                                                          | 1          |

Submit Documentation Feedback

Copyright © 2011–2019, Texas Instruments Incorporated



# 5 Pin Configuration and Functions



**Pin Functions** 

|     | PIN    |     | DECODINE                                                                                                                                                             |
|-----|--------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME   | 1/0 | DESCRIPTION                                                                                                                                                          |
| 1   | INA+   | I/O | A channel signal path                                                                                                                                                |
| 2   | INA-   | I/O | A channel signal path                                                                                                                                                |
| 3   | INB+   | I/O | B channel signal path                                                                                                                                                |
| 4   | INB-   | I/O | B channel signal path                                                                                                                                                |
| 5   | GND    | _   | Ground                                                                                                                                                               |
| 6   | OUTB1+ | I/O | B channel signal path                                                                                                                                                |
| 7   | OUTB1- | I/O | B channel signal path                                                                                                                                                |
| 8   | OUTB0+ | I/O | B channel signal path                                                                                                                                                |
| 9   | OUTB0- | I/O | B channel signal path                                                                                                                                                |
| 10  | ENB    | I   | Enable B channel: LOW = disables channel B and places the signal path in high impedance state, HIGH = enables channel B.                                             |
| 11  | SBO    | I   | Select B channel output, controls output selection: LOW = selects OUTB0 signals, HIGH = selects OUTB1 signals.                                                       |
| 12  | SBI    | I   | Select B channel input, controls input selection: LOW = selects INA signals to pass through the B channel, HIGH = selects INB signals to pass through the B channel. |
| 13  | VCC    | _   | Power supply                                                                                                                                                         |
| 14  | SAI    | I   | Select A channel input, controls input selection: LOW = selects INB signals to pass through the A channel, HIGH = selects INA signals to pass through the A channel. |
| 15  | SAO    | I   | Select A channel output, controls output selection: LOW = selects OUTA0 signals, HIGH = selects OUTA1 signals.                                                       |
| 16  | ENA    | I   | Enable A channel: LOW = disables channel A and places the signal path in high impedance state, HIGH = enables channel A.                                             |
| 17  | OUTA0- | I/O | A channel signal path                                                                                                                                                |
| 18  | OUTA0+ | I/O | A channel signal path                                                                                                                                                |
| 19  | OUTA1- | I/O | A channel signal path                                                                                                                                                |
| 20  | OUTA1+ | I/O | A channel signal path                                                                                                                                                |

Copyright © 2011–2019, Texas Instruments Incorporated



## **Specifications**

### 6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted). (1)

|                                                           | MIN  | MAX                   | UNIT |
|-----------------------------------------------------------|------|-----------------------|------|
| Supply voltage                                            | -0.3 | 4                     | V    |
| Analog I/O voltage (2)(3)(4)                              | -0.3 | V <sub>CC</sub> + 0.3 | V    |
| Control input voltage <sup>(2)(4)</sup> , V <sub>IN</sub> | -0.3 | V <sub>CC</sub> + 0.3 | V    |
| ON-state switch current <sup>(5)</sup> , I <sub>IO</sub>  |      | ±100                  | mA   |
| Continuous current through VCC or GND                     |      | ±100                  | mA   |
| Storage temperature, T <sub>stg</sub>                     | -65  | 150                   | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- All voltages are with respect to ground, unless otherwise specified.
- $V_{\rm I}$  and  $V_{\rm O}$  are used to denote specific conditions for  $V_{\rm IO}$ . The input and output voltage rating may be exceeded if the input and output clamp-current ratings are observed.
- I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions for I<sub>IO</sub>.

### 6.2 ESD Ratings

|                    |                         |                                                                                                          | VALUE | UNIT |
|--------------------|-------------------------|----------------------------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                                                   | ±2500 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 or ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1000 | V    |

- JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted). (1)(2)

|                 |                                  | MIN                    | MAX             | UNIT |
|-----------------|----------------------------------|------------------------|-----------------|------|
| $V_{CC}$        | Supply voltage                   | 3                      | 3.6             | V    |
| V <sub>IH</sub> | High-level control input voltage | 0.75 × V <sub>CC</sub> | V <sub>CC</sub> | V    |
| $V_{IL}$        | Low-level control input voltage  | 0                      | 0.6             | V    |
| $V_{IO}$        | Input and output voltage         | 0                      | $V_{CC}$        | V    |
| T <sub>A</sub>  | Operating free-air temperature   | -40                    | 85              | °C   |

- All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See *Implications of Slow or* Floating CMOS Inputs (SCBA004).
- TI recommends pulling down to ground unused I/O pins through a 1-k $\Omega$  resistor.

#### 6.4 Thermal Information

|                      |                                              | TS3DS10224 |      |
|----------------------|----------------------------------------------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | RUK (WQFN) | UNIT |
|                      |                                              | 20 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 45.2       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 48.8       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 17.1       | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 0.6        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 17.1       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 3.7        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



## 6.5 Electrical Characteristics: Differential 1:4 or 2-Channel 1:2 Configurations

Minimum and maximum values are at  $T_A = -40$ °C to 85°C; typical values are at  $T_A = 25$ °C (unless otherwise noted). (1)

|                       | PARAMETER                                  | TEST CONDITIONS                                                                                              | MIN  | TYP  | MAX | UNIT |
|-----------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------|------|------|-----|------|
| V <sub>IK</sub>       | Digital input clamp voltage                | $V_{CC} = 3.6 \text{ V}, I_I = -18 \text{ mA}$                                                               | -1.2 | -0.9 |     | V    |
| I <sub>IN</sub>       | Digital input leakage current              | $V_{CC} = 3.6 \text{ V}, V_{IN} = 0 \text{ to } 3.6 \text{ V}$                                               |      |      | ±2  | μΑ   |
| I <sub>OZ</sub>       | OFF-state leakage current <sup>(2)</sup>   | $V_{CC} = 3.6 \text{ V}, V_O = 0 \text{ V} \text{ to } 3.6 \text{ V}, V_I = 0 \text{ V}, \text{ Switch OFF}$ |      |      | ±2  | μΑ   |
| I <sub>OFF</sub>      | Power off leakage current                  | $V_{CC} = 0 \text{ V}, V_{IN} = V_{CC} \text{ or GND}, V_{IO} = 0 \text{ V to } 3.6 \text{ V}$               |      |      | ±5  | μΑ   |
| I <sub>CC</sub>       | Supply current                             | $V_{CC} = 3.6 \text{ V}, I_{IO} = 0$ , Switch ON or OFF                                                      |      | 50   | 100 | μA   |
| C <sub>IN</sub>       | Digital input capacitance                  | $V_{CC} = 3.3 \text{ V}, V_{IN} = V_{CC} \text{ or GND}$                                                     |      | 3    | 5   | рF   |
| C <sub>IO(OFF)</sub>  | OFF capacitance                            | $V_{CC}$ = 3.3 V, $V_{IO}$ = 3.3 V or 0, f = 10 MHz, Switch OFF                                              |      | 6    | 7   | рF   |
| C <sub>IO(ON)</sub>   | ON capacitance                             | $V_{CC}$ = 3.3 V, $V_{IO}$ = 3.3 V or 0, f = 10 MHz, Switch ON                                               |      | 9    | 10  | рF   |
| _                     | ON state registeres                        | $V_{CC} = 3.6 \text{ V}, V_I = V_{CC}, I_O = -30 \text{ mA}$                                                 |      | 13   | 19  | Ω    |
| r <sub>ON</sub>       | ON-state resistance                        | $V_{CC} = 3.3 \text{ V}, V_I = 0.5 \text{ V}, I_O = -30 \text{ mA}$                                          |      | 10   |     | Ω    |
| Δr <sub>ON</sub>      | ON-state resistance match between channels | $V_{CC} = 3 \text{ V}, V_{I} = 0 \text{ to } V_{CC}, I_{O} = -30 \text{ mA}$                                 |      | 2    | 2.5 | Ω    |
| r <sub>ON(flat)</sub> | ON-state resistance flatness               | $V_{CC} = 3 \text{ V}, V_I = 1.5 \text{ V} \text{ and } V_{CC}, I_O = -30 \text{ mA}$                        |      | 4    | 6   | Ω    |

<sup>(1)</sup>  $V_{IN}$  and  $I_{IN}$  refer to the digital control input pins.

## 6.6 Electrical Characteristics: Fan-Out 1:2 Configurations

 $T_A = -40$ °C to 85°C; typical values are at  $V_{CC} = 3.3$  V,  $T_A = 25$ °C (unless otherwise noted). (1)

|                       | PARAMETER                                  | TEST CONDITIONS                                                                                | MIN  | TYP  | MAX | UNIT |
|-----------------------|--------------------------------------------|------------------------------------------------------------------------------------------------|------|------|-----|------|
| V <sub>IK</sub>       | Digital input clamp voltage                | $V_{CC} = 3.6 \text{ V}, I_{I} = -18 \text{ mA}$                                               | -1.2 | -0.9 |     | V    |
| I <sub>IN</sub>       | Digital input leakage current              | $V_{CC} = 3.6 \text{ V}, V_{IN} = 0 \text{ to } 3.6 \text{ V}$                                 |      |      | ±2  | μΑ   |
| l <sub>OZ</sub>       | OFF-state leakage current (2)              | $V_{CC}$ = 3.6 V, $V_{O}$ = 0 V to 3.6 V, $V_{I}$ = 0 V, Switch OFF                            |      |      | ±2  | μΑ   |
| I <sub>OFF</sub>      | Power off leakage current                  | $V_{CC} = 0 \text{ V}, V_{IN} = V_{CC} \text{ or GND}, V_{IO} = 0 \text{ V to } 3.6 \text{ V}$ |      |      | ±5  | μΑ   |
| I <sub>CC</sub>       | Supply current                             | $V_{CC}$ = 3.6 V, $I_{IO}$ = 0, Switch ON or OFF                                               |      | 50   | 100 | μΑ   |
| C <sub>IN</sub>       | Digital input capacitance                  | $V_{CC} = 3.3 \text{ V}, V_{IN} = V_{CC} \text{ or GND}$                                       |      | 3    | 5   | pF   |
| C <sub>IO(OFF)</sub>  | OFF capacitance                            | $V_{CC}$ = 3.3 V, $V_{IO}$ = 3.3 V or 0, f = 10 MHz, Switch OFF                                |      | 6    | 7   | pF   |
| C <sub>IO(ON)</sub>   | ON capacitance                             | $V_{CC}$ = 3.3 V, $V_{IO}$ = 3.3 V or 0, f = 10 MHz, Switch ON                                 |      | 12   | 13  | pF   |
| r <sub>ON</sub>       | ON-state resistance                        | $V_{CC} = 3.6 \text{ V}, V_I = V_{CC}, I_O = -30 \text{ mA}$                                   |      | 13   | 19  | Ω    |
| Δr <sub>ON</sub>      | ON-state resistance match between channels | $V_{CC} = 3 \text{ V}, V_{I} = 0 \text{ to } V_{CC}, I_{O} = -30 \text{ mA}$                   |      | 2    | 2.5 | Ω    |
| r <sub>ON(flat)</sub> | ON-state resistance flatness               | $V_{CC} = 3 \text{ V}, V_I = 1.5 \text{ V} \text{ and } V_{CC}, I_O = -30 \text{ mA}$          |      | 4    | 6   | Ω    |

<sup>(1)</sup>  $V_{IN}$  and  $I_{IN}$  refer to control inputs.  $V_I$ ,  $V_O$ ,  $I_I$ , and  $I_O$  refer to data pins.

## 6.7 Switching Characteristics: Differential 1:4 or 2-Channel 1:2 Configurations

 $T_A = -40$ °C to 85°C,  $V_{CC} = 3.3 \text{ V} \pm 10\%$ , GND = 0 V (unless otherwise noted).

| 'A -               | A - 10 0 to 00 0, V <sub>CC</sub> - 0.0 V ± 10/0, OND - 0 V (unload outlotwide flotted). |                                     |     |     |     |      |
|--------------------|------------------------------------------------------------------------------------------|-------------------------------------|-----|-----|-----|------|
|                    | PARAMETER                                                                                | TEST CONDITIONS                     | MIN | TYP | MAX | UNIT |
| t <sub>pd</sub>    | Propagation delay <sup>(1)</sup>                                                         | $R_L = 50 \Omega, C_L = 2 pF$       |     | 50  |     | ps   |
| t <sub>ON</sub>    | SAI, SAO, SBI, or SBO to OUTAx or OUTBx                                                  | $R_L = 50 \Omega$ , $C_L = 2 pF$    |     | 40  | 100 | ns   |
| t <sub>OFF</sub>   | SAI, SAO, SBI, or SBO to OUTAx or OUTBx                                                  | $R_L = 50 \Omega, C_L = 2 pF$       |     | 20  | 30  | ns   |
| t <sub>sk(o)</sub> | Timing difference between output channels <sup>(2)</sup>                                 | $R_L = 50 \ \Omega, \ C_L = 2 \ pF$ |     | 40  |     | ps   |
| t <sub>sk(p)</sub> | Timing difference between propagation delays (3)                                         | $R_L = 50 \Omega, C_L = 2 pF$       |     | 40  |     | ps   |

<sup>(1)</sup> The propagation delay is the calculated RC time constant of the typical ON-State resistance of the switch and the specified load capacitance when driven by an ideal voltage source(zero output impedance).

<sup>(2)</sup> For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current.

<sup>(2)</sup> For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current.

<sup>(2)</sup> Output skew between center channel and any other channel.

<sup>(3)</sup> Skew between opposite transitions of the same output ( $|t_{PHL} - t_{PLH}|$ ).



## 6.8 Switching Characteristics: Fan-Out 1:2 Configurations

 $T_A = -40$ °C to 85°C,  $V_{CC} = 3.3 \text{ V} \pm 10\%$ , GND = 0 V (unless otherwise noted).

|                    | PARAMETER                                                   | TEST CONDITIONS                     | MIN | TYP | MAX | UNIT |
|--------------------|-------------------------------------------------------------|-------------------------------------|-----|-----|-----|------|
| t <sub>pd</sub>    | Propagation delay <sup>(1)</sup>                            | $R_L = 50 \Omega$ , $C_L = 2 pF$    |     | 140 |     | ps   |
| t <sub>ON</sub>    | SAI, SAO, SBI, or SBO to OUTAx or OUTBx                     | $R = 50 \Omega$ , $C_L = 2 pF$      |     | 40  | 100 | ns   |
| t <sub>OFF</sub>   | SAI, SAO, SBI, or SBO to OUTAx or OUTBx                     | $R_{LL} = 50 \Omega$ , $C_L = 2 pF$ |     | 20  | 30  | ns   |
| t <sub>sk(o)</sub> | Timing difference between output channels <sup>(2)</sup>    | $R_L = 50 \Omega$ , $C_L = 2 pF$    |     | 60  |     | ps   |
| t <sub>sk(p)</sub> | Timing difference between propagation delays <sup>(3)</sup> | $R_L = 50 \Omega$ , $C_L = 2 pF$    |     | 60  |     | ps   |

- (1) The propagation delay is the calculated RC time constant of the typical ON-State resistance of the switch and the specified load capacitance when driven by an ideal voltage source (zero output impedance).
- (2) Output skew between center channel and any other channel.
- (3) Skew between opposite transitions of the same output ( |tpHL tpLH| ).

## 6.9 Dynamic Characteristics: Differential 1:4 or 2-Channel 1:2 Configurations

 $T_A = -40$ °C to 85°C; typical values are at  $V_{CC} = 3.3$  V  $\pm$  10% and  $T_A = 25$ °C (unless otherwise noted).

|                   | PARAMETER     | TEST CONDITIONS                           | TYP | UNIT |
|-------------------|---------------|-------------------------------------------|-----|------|
| BW                | Bandwidth     | $R_L = 50 \Omega$ , Switch ON             | 1.2 | GHz  |
| O <sub>ISO</sub>  | OFF Isolation | $R_L = 50 \Omega$ , $f = 250 \text{ MHz}$ | -30 | dB   |
| X <sub>TALK</sub> | Crosstalk     | $R_L = 50 \Omega$ , $f = 250 \text{ MHz}$ | -30 | dB   |

## 6.10 Dynamic Characteristics: Fan-Out 1:2 Configurations

 $T_A = -40$ °C to 85°C; typical values are at  $V_{CC} = 3.3$  V  $\pm$  10% and  $T_A = 25$ °C (unless otherwise noted).

|                   | PARAMETER     | TEST CONDITIONS                           | TYP | UNIT |
|-------------------|---------------|-------------------------------------------|-----|------|
| BW                | Bandwidth     | $R_L = 50 \Omega$ , Switch ON             | 500 | MHz  |
| O <sub>ISO</sub>  | OFF Isolation | $R_L = 50 \Omega$ , $f = 250 \text{ MHz}$ | -30 | dB   |
| X <sub>TALK</sub> | Crosstalk     | $R_L = 50 \Omega$ , $f = 250 \text{ MHz}$ | -30 | dB   |



# 6.11 Typical Characteristics

## 6.11.1 Single-Channel 1:4 or Dual-Channel 1:2 Configurations





## 6.11.2 Fan-Out 1:2 Configurations





## 7 Parameter Measurement Information



| TEST                               | V <sub>CC</sub> | V <sub>CC</sub> S1  |      | V <sub>in</sub> | C <sub>L</sub> | $V_{\Delta}$ |
|------------------------------------|-----------------|---------------------|------|-----------------|----------------|--------------|
| t <sub>PLZ</sub> /t <sub>PZL</sub> | 3.3 V ± 0.3 V   | 2 × V <sub>CC</sub> | 50 Ω | GND             | 2 pF           | 0.3 V        |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | 3.3 V ± 0.3 V   | GND                 | 50 Ω | V <sub>CC</sub> | 2 pF           | 0.3 V        |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_{O}$  = 50  $\Omega$ ,  $t_{f} \leq$  2.5 ns,  $t_{f} \leq$  2.5 ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{OFF}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{ON}$ .

Figure 9. Test Circuit and Voltage Waveforms

Product Folder Links: TS3DS10224



## **Parameter Measurement Information (continued)**



| TEST               | V <sub>CC</sub> | V <sub>CC</sub> S1 R <sub>L</sub> |      | V <sub>in</sub>        | C <sub>L</sub> |  |
|--------------------|-----------------|-----------------------------------|------|------------------------|----------------|--|
| t <sub>sk(o)</sub> | 3.3 V ± 0.3 V   | Open                              | 50 Ω | V <sub>CC</sub> or GND | 2 pF           |  |
| t <sub>sk(p)</sub> | 3.3 V ± 0.3 V   | Open                              | 50 Ω | V <sub>CC</sub> or GND | 2 pF           |  |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$ 10 MHz,  $Z_0 = 50 \,\Omega$ ,  $t_r \leq$  2.5 ns,  $t_f \leq$  2.5 ns.
- D. The outputs are measured one at a time, with one transition per measurement.

Figure 10. Test Circuit and Voltage Waveforms



## **Parameter Measurement Information (continued)**



Figure 11. Frequency Response (BW)

Figure 12. Off Isolation (O<sub>ISO</sub>)



Figure 13. Crosstalk (X<sub>TALK</sub>)



## 8 Detailed Description

#### 8.1 Overview

The TS3DS10224 is a 3-V, bidirectional, differential crosspoint, differential 1:4, 2-channel differential 1:2 multiplexer and demultiplexer, or fan-out switch for high-speed differential signal applications. The TS3DS10224 can route any input to any output creating a wide range of possible switching or multiplexing configurations. Differential crosspoint switching, differential 1:4 mux, or 2-channel differential 1:2 multiplexer and demultiplexer are commonly used configurations of the device. Additionally the TS3DS10224 can also be used to fan out a differential signal pair to two ports simultaneously (fan-out configuration). However, the BW performance is lower in this configuration.

### 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

### 8.3 Feature Description

#### 8.3.1 Fail-Safe Protection

 $I_{OFF}$  protection prevents current leakage in powered down state ( $V_{CC} = 0 \text{ V}$ ).

The TS3DS10224 device places the signal paths in a high-impedance state when the device is not powered. This isolates the data bus if the IC loses power on the supply pin.



#### 8.4 Device Functional Modes

### 8.4.1 Enable and Disable

The TS3DS10224 has two enable pins (ENA and ENB). Setting these pins LOW disables the signal path and place them in a high-impedance (Hi-Z) state.

**Table 1. Enable and Disable Function Table** 

| ENA | ENB | INA     | INB     | OUTA0   | OUTA1   | OUTB0   | OUTB1   |
|-----|-----|---------|---------|---------|---------|---------|---------|
| 0   | 0   | Hi-Z    | Hi-Z    | Hi-Z    | Hi-Z    | Hi-Z    | Hi-Z    |
| 0   | 1   | Hi-Z    | Enabled | Hi-Z    | Hi-Z    | Enabled | Enabled |
| 1   | 0   | Enabled | Hi-Z    | Enabled | Enabled | Hi-Z    | Hi-Z    |
| 1   | 1   | Enabled | Enabled | Enabled | Enabled | Enabled | Enabled |

### 8.4.2 Differential Crosspoint Switch

The TS3DS10224 can be configured as a differential crosspoint switch. Crosspoint switches are particularly helpful when traces have to cross in simplifying layouts, and when switching the top and bottom signals of the reversible connector in USB Type-C applications.

Table 2 shows that the inputs INA and INB can be routed to OUTA or OUTB. This is accomplished by setting the Select A Output (SAO) and Select B Output (SBO) LOW and selecting which input goes to the output by toggling the Select A Input (SAI) and Select B Input (SBI) pins.

**Table 2. Differential Crosspoint Switch Function Table** 

| L   | OGIC CONT | ROL SETTING | 3   | SIGNAL ROUTING |       |  |
|-----|-----------|-------------|-----|----------------|-------|--|
| SAI | SBI       | SAO         | SBO | INA            | INB   |  |
| 0   | 0         | 0           | 0   | OUTB0          | OUTA0 |  |
| 1   | 1         | 0           | 0   | OUTA0          | OUTB0 |  |





Copyright © 2016, Texas Instruments Incorporated

Figure 14. Differential Crosspoint Switch Block Diagram



#### 8.4.3 2-Channel 1:2 Mux

The TS3DS10224 can be configured to be differential 2-channel 1:2 mux.

Table 3 shows that the inputs INA and INB can be routed to 2 different places. This is accomplished by setting the Select A Input (SAI) and Select B Input (SBI) HIGH and selecting an output by toggling the Select A Output (SAO) and Select B Output (SBO) pins.

Table 3. 2-Channel 1:2 Mux Function Table

| ı   | LOGIC CONT | ROL SETTING | 3   | SIGNAL ROUTING |       |  |  |
|-----|------------|-------------|-----|----------------|-------|--|--|
| SAI | SBI        | SAO         | SBO | INA            | INB   |  |  |
| 1   | 1          | 0           | 0   | OUTA0          | OUTB0 |  |  |
| 1   | 1          | 0           | 1   | OUTA0          | OUTB1 |  |  |
| 1   | 1          | 1           | 0   | OUTA1          | OUTB0 |  |  |
| 1   | 1          | 1           | 1   | OUTA1          | OUTB1 |  |  |



Copyright © 2016, Texas Instruments Incorporated

Figure 15. 2-Channel 1:2 Block Diagram



#### 8.4.4 1-Channel 1:4 Mux

The TS3DS10224 can be configured as differential 1-channel 1:4 mux.

The truth table below shows that the inputs INA can be routed to 4 different places. This is accomplished by setting the Select A Input (SAI) and Select B Input (SBI) HIGH and selecting an output by toggling the Select A Output (SAO) and Select B Output (SBO) pins.

Unused pins INB+ and INB- must be left floating in this configuration.

**Table 4. 1-Channel 1:4 Mux Function Table** 

| L   | OGIC CONTR | ROL SETTING | S   | SIGNAL ROUTING |     |  |  |  |
|-----|------------|-------------|-----|----------------|-----|--|--|--|
| SAI | SBI        | SAO         | SBO | INA            | INB |  |  |  |
| 1   | 1          | 0           | _   | OUTA0          | _   |  |  |  |
| 1   | 1          | 1           | _   | OUTA1          | _   |  |  |  |
| 0   | 0          | _           | 0   | OUTB0          | _   |  |  |  |
| 0   | 0          | _           | 1   | OUTB1          | _   |  |  |  |



Copyright © 2016, Texas Instruments Incorporated

Figure 16. 1-Channel 1:4 Mux Functional Block Diagram

Submit Documentation Feedback

Copyright © 2011–2019, Texas Instruments Incorporated



### 8.4.5 Fan-Out 1:2 Configuration

The TS3DS10224 can be configured in a differential fan-out 1:2 mux.

The truth table below shows that the inputs INA or INB can be routed to output A or output B simultaneously. This is accomplished by setting the Select A Input (SAI) and Select B Input (SBI) HIGH and selecting an output by toggling the Select A Output (SAO) and Select B Output (SBO) pins.

Unused pins INB+ and INB- must be left floating in this configuration.

Table 5. Fan-Out 1:2 Function Table

| L   | OGIC CONTR | OL SETTING | S   | SIGNAL ROUTING  |   |  |  |  |
|-----|------------|------------|-----|-----------------|---|--|--|--|
| SAI | SBI        | SAO        | SBO | BO INA          |   |  |  |  |
| 1   | 0          | 0          | 0   | OUTA0 and OUTB0 | _ |  |  |  |
| 1   | 0          | 0          | 1   | OUTA0 and OUTB1 | _ |  |  |  |
| 1   | 0          | 1          | 0   | OUTA1 and OUTB0 | _ |  |  |  |
| 1   | 0          | 1          | 1   | OUTA1 and OUTB1 | _ |  |  |  |



Copyright © 2016, Texas Instruments Incorporated

Figure 17. Fan-Out 1:2 Functional Block Diagram



## Table 6.

| SAI | SBI | SA0 | SBO | OUTA0 | OUTA1 | OUTB0 | OUTB1 | FUNCTIONAL MODE                                  |  |
|-----|-----|-----|-----|-------|-------|-------|-------|--------------------------------------------------|--|
| 0   | 0   | 0   | 0   | INB   | _     | INA   | _     | Crosspoint, 1-channel 1:4 mux                    |  |
| 0   | 0   | 0   | 1   | INB   | _     | _     | INA   | 1-channel 1:4 mux                                |  |
| 0   | 0   | 1   | 0   | _     | INB   | INA   | _     | 1-channel 1:4 mux                                |  |
| 0   | 0   | 1   | 1   | _     | INB   | _     | INA   | 1-channel 1:4 mux                                |  |
| 0   | 1   | 0   | 0   | INB   | _     | INB   | _     |                                                  |  |
| 0   | 1   | 0   | 1   | INB   | _     | _     | INB   |                                                  |  |
| 0   | 1   | 1   | 0   | _     | INB   | INB   | _     |                                                  |  |
| 0   | 1   | 1   | 1   | _     | INB   | _     | INB   |                                                  |  |
| 1   | 0   | 0   | 0   | INA   | _     | INA   | _     | Fan-out 1:2 configuration                        |  |
| 1   | 0   | 0   | 1   | INA   | _     | _     | INA   | Fan-out 1:2 configuration                        |  |
| 1   | 0   | 1   | 0   | _     | INA   | INA   | _     | Fan-out 1:2 configuration                        |  |
| 1   | 0   | 1   | 1   | _     | INA   | _     | INA   | Fan-out 1:2 configuration                        |  |
| 1   | 1   | 0   | 0   | INA   | _     | INB   | _     | Crosspoint, 2-channel 1:2 mux, 1-channel 1:4 mux |  |
| 1   | 1   | 0   | 1   | INA   | _     | _     | INB   | 2-channel 1:2 mux,1-channel 1:4 mux              |  |
| 1   | 1   | 1   | 0   | _     | INA   | INB   | _     | 2-channel 1:2 mux,1-channel 1:4 mux              |  |
| 1   | 1   | 1   | 1   | _     | INA   | _     | INB   | 2-channel 1:2 mux,1-channel 1:4 mux              |  |



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The TS3DS10224 device can be configured for a variety of applications which makes this a great utility device. The most unique feature of this device is the ability to operate as a differential crosspoint switch.

## 9.2 Typical Applications

#### 9.2.1 1-Channel Differential 1:4 Mux



Figure 18. 1-Channel Differential 1:4 Mux Application

### 9.2.1.1 Design Requirements

TI recommends that the digital control pins SAI, SBI, SAO, and SBO be pulled up to  $V_{CC}$  or down to GND to avoid undesired switch positions that could result from a floating pin. Unused pins for the signal paths INA, INB, OUTAx, and OUTBx must be terminated with a 50- $\Omega$  resistor to ground to reduce signal reflections in high-speed applications.

The thermal pad may be left floating or connected to ground.

### 9.2.1.2 Detailed Design Procedure

The TS3DS10224 can be properly operated without any external components. TI recommends placing a bypass capacitor on the VCC pin.



## **Typical Applications (continued)**

## 9.2.1.3 Application Curves



## 9.2.2 2-Channel Differential Crosspoint Switch



Figure 21. 2-Channel Differential Crosspoint Switch Schematic



### **Typical Applications (continued)**

### 9.2.2.1 Design Requirements

TI recommends that the digital control pins SAI, SBI, SAO, and SBO be pulled up to  $V_{CC}$  or down to GND to avoid undesired switch positions that could result from a floating pin. Unused pins for the signal paths INA, INB, OUTAx, and OUTBx must be terminated with a 50- $\Omega$  resistor to ground to reduce signal reflections in high-speed applications.

#### 9.2.3 Fan-Out Switch



Figure 22. Fan-Out Switch Schematic

### 9.2.3.1 Design Requirements

TI recommends that the digital control pins SAI, SBI, SAO, and SBO be pulled up to  $V_{CC}$  or down to GND to avoid undesired switch positions that could result from the floating pin. Unused pins for the signal paths INA, INB, OUTAx, OUTBx must be terminated with a  $50-\Omega$  resistor to ground to reduce signal reflections in high-speed applications.

The bandwidth performance is lower in this application (500 MHz).

Copyright © 2011–2019, Texas Instruments Incorporated



## **Typical Applications (continued)**

### 9.2.4 2-Channel Differential 1:2 SPDT Switch



Figure 23. 2-Channel Differential 1:2 SPDT Switch Schematic

# 10 Power Supply Recommendations

Power to the device is supplied through the VCC pin and must be within the recommended operating voltage range. TI recommends a bypass capacitor be placed as close to the supply pin (VCC) as possible to help smooth out lower frequency noise and to provide better load regulation across the frequency spectrum.



## 11 Layout

### 11.1 Layout Guidelines

- The thermal pad may be left floating or connected to the ground plane
- Place supply-bypass capacitors as close to the VCC pin as possible and avoid placing the bypass capacitors near the positive and negative traces.
- The high-speed positive and negative traces must always be matched and the lengths must not exceed 4 inches; otherwise, the eye diagram performance may be degraded. In layout, the impedance of positive and negative traces must match the cable characteristic differential impedance for optimal performance.
- Route the high-speed signals using a minimum of vias and corners to reduce signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points on twisted pair lines; through-hole pins are not recommended.
- When it becomes necessary to turn 90°, use two 45° turns or an arc instead of making a single 90° turn. This reduces reflections on the signal traces by minimizing impedance discontinuities.
- Do not route signal traces under or near crystals, oscillators, clock signal generators, switching regulators, mounting holes, magnetic devices, or ICs that use or duplicate clock signals.
- Avoid stubs on the high-speed signal traces because they cause signal reflections.
- · Route all high-speed signal traces over continuous GND planes, with no interruptions.
- Avoid crossing over anti-etch, commonly found with plane splits.
- Due to high-frequency signal traces, TI recommends a printed-circuit board with at least four layers; two signal layers separated by a ground and power layer as shown in Figure 24.



Figure 24. Four-Layer Board Stack-Up

The majority of signal traces must run on a single layer, preferably Signal 1. Immediately next to this layer must be the GND plane, which is solid with no cuts. Avoid running signal traces across a split in the ground or power plane. When running across split planes is unavoidable, sufficient decoupling must be used. Minimizing the number of signal vias reduces EMI by reducing inductance at high frequencies.

Copyright © 2011–2019, Texas Instruments Incorporated



## 11.2 Layout Example



Figure 25. WQFN Layout Example



## 12 Device and Documentation Support

## 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

Implications of Slow or Floating CMOS Inputs (SCBA004)

### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.3 Community Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2011–2019, Texas Instruments Incorporated

www.ti.com 10-Nov-2025

### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       | . ,    | .,            |                 |                       | . ,  | (4)                           | (5)                        |              | . ,              |
| TS3DS10224RUKR        | Active | Production    | WQFN (RUK)   20 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | ZTB              |
| TS3DS10224RUKR.A      | Active | Production    | WQFN (RUK)   20 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | ZTB              |
| TS3DS10224RUKR.B      | Active | Production    | WQFN (RUK)   20 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | ZTB              |
| TS3DS10224RUKRG4      | Active | Production    | WQFN (RUK)   20 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | ZTB              |
| TS3DS10224RUKRG4.A    | Active | Production    | WQFN (RUK)   20 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | ZTB              |
| TS3DS10224RUKRG4.B    | Active | Production    | WQFN (RUK)   20 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | ZTB              |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Nov-2025

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 18-Jun-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TS3DS10224RUKR   | WQFN            | RUK                | 20 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TS3DS10224RUKRG4 | WQFN            | RUK                | 20 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 18-Jun-2025



### \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TS3DS10224RUKR   | WQFN         | RUK             | 20   | 3000 | 346.0       | 346.0      | 33.0        |
| TS3DS10224RUKRG4 | WQFN         | RUK             | 20   | 3000 | 346.0       | 346.0      | 33.0        |

3 x 3, 0.4 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



INSTRUMENTS www.ti.com



PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025