

## DUAL HIGH-SPEED DIFFERENTIAL LINE DRIVER

Check for Samples: [uA9638C-EP](#)

### FEATURES

- Meets or Exceeds ANSI Standard EIA/TIA-422-B
- Operates From a Single 5-V Power Supply
- Drives Loads as Low as  $50\ \Omega$  up to 15 Mbps
- TTL- and CMOS-Input Compatibility
- Output Short-Circuit Protection
- Interchangeable With National Semiconductor™ DS9638

### SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS

- Controlled Baseline
- One Assembly/Test Site
- One Fabrication Site
- Rated From  $-40^{\circ}\text{C}$  to  $85^{\circ}\text{C}$
- Extended Product Life Cycle
- Extended Product-Change Notification
- Product Traceability



### DESCRIPTION

The uA9638C is a dual high-speed differential line driver designed to meet ANSI Standard EIA/TIA-422-B. The inputs are TTL and CMOS compatible and have input clamp diodes. Schottky-diode-clamped transistors are used to minimize propagation delay time. This device operates from a single 5-V power supply and is supplied in an 8-pin package.

The uA9638 provides the current needed to drive low-impedance loads at high speeds. Typically used with twisted-pair cabling and differential receiver(s), base-band data transmission can be accomplished up to and exceeding 15 Mbps in properly designed systems. The uA9637A dual line receiver is commonly used as the receiver. For even faster switching speeds in the same pin configuration, see the SN75ALS191.

The uA9638C is characterized for operation from  $-40^{\circ}\text{C}$  to  $85^{\circ}\text{C}$ .



This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



**Figure 2. Logic Diagram**

**Figure 1. Logic Symbol**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

National Semiconductor is a trademark of National Semiconductor Corporation.

ORDERING INFORMATION<sup>(1)</sup>

| T <sub>A</sub> = T <sub>J</sub> | PACKAGE  | ORDERABLE PART NUMBER | TOP-SIDE MARKING | VID NUMBER |
|---------------------------------|----------|-----------------------|------------------|------------|
| –40°C to 85°C                   | SOIC - D | Reel of 2500          | UA9638CIDREP     | 9638I      |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at [www.ti.com](http://www.ti.com).

## SCHEMATICS OF INPUTS AND OUTPUTS



Figure 3. Equivalent of Each Input



Figure 4. Typical of All Inputs

ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                     |                               |
|------------------|-----------------------------------------------------|-------------------------------|
| V <sub>CC</sub>  | Supply voltage range <sup>(2)</sup>                 | –0.5 V to 7 V                 |
| V <sub>I</sub>   | Input voltage range                                 | –0.5 V to 7 V                 |
|                  | Continuous total power dissipation                  | See Dissipation Ratings Table |
|                  | Lead temperature 1,6 mm (1/16 inch) from 10 seconds | 260°C                         |
| T <sub>A</sub>   | Operating free-air temperature range                | –40°C to 85°C                 |
| T <sub>stg</sub> | Storage temperature range                           | –65°C to 150°C                |

(1) Voltage values except differential output voltages are with respect to network GND.

(2) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## THERMAL INFORMATION

| THERMAL METRIC <sup>(1)</sup> |                                                             | uA9638C | UNITS |
|-------------------------------|-------------------------------------------------------------|---------|-------|
|                               |                                                             | D       |       |
|                               |                                                             | 8 PINS  |       |
| $\theta_{JA}$                 | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 114.3   | °C/W  |
| $\theta_{JC}$                 | Junction-to-case thermal resistance                         | 59.1    |       |
| $\theta_{JB}$                 | Junction-to-board thermal resistance <sup>(3)</sup>         | 55.3    |       |
| $\psi_{JT}$                   | Junction-to-top characterization parameter <sup>(4)</sup>   | 12.7    |       |
| $\psi_{JB}$                   | Junction-to-board characterization parameter <sup>(5)</sup> | 54.7    |       |

(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, [SPRA953](#).

(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(4) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(5) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

## DISSIPATION RATINGS

| PACKAGE | POWER RATING<br>$T_A = 25^\circ\text{C}$<br>(mW) | DERATING FACTOR<br>$T_A > 70^\circ\text{C}$<br>(mW/ $^\circ\text{C}$ ) | POWER RATING<br>$T_A = 85^\circ\text{C}$<br>(mW) |
|---------|--------------------------------------------------|------------------------------------------------------------------------|--------------------------------------------------|
| D       | 725                                              | 8.75                                                                   | 199                                              |

## RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|          |                                | MIN  | NOM | MAX  | UNIT             |
|----------|--------------------------------|------|-----|------|------------------|
| $V_{CC}$ | Supply voltage                 | 4.75 | 5   | 5.25 | V                |
| $V_{IH}$ | High-level input voltage       |      | 2   |      | V                |
| $V_{IL}$ | Low-level input voltage        |      |     | 0.8  | V                |
| $I_{OH}$ | High-level output current      |      |     | -50  | mA               |
| $I_{OL}$ | Low-level output current       |      |     | 50   | mA               |
| $T_A$    | Operating free-air temperature | -40  |     | 85   | $^\circ\text{C}$ |

## ELECTRICAL CHARACTERISTICS

over operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST CONDITIONS                                                                                             | MIN                       | TYP <sup>(1)</sup>    | MAX       | UNIT |
|------------------|-------------------------------------------------------------------------------------------------------------|---------------------------|-----------------------|-----------|------|
| $V_{IK}$         | $V_{CC} = 4.75 \text{ V}$ , $I_I = -18 \text{ mA}$                                                          |                           | -1                    | -1.2      | V    |
| $V_{OH}$         | $V_{CC} = 4.75 \text{ V}$ ,<br>$V_{IH} = 2 \text{ V}$ ,<br>$V_{IL} = 0.8 \text{ V}$                         | 2.5                       | 3.5                   |           | V    |
|                  |                                                                                                             | $I_{OH} = -40 \text{ mA}$ | 2                     |           |      |
| $V_{OL}$         | $V_{CC} = 4.75 \text{ V}$ , $V_{IH} = 2 \text{ V}$ , $V_{IL} = 0.8 \text{ V}$ ,<br>$I_{OL} = 40 \text{ mA}$ |                           |                       | 0.5       | V    |
| $ V_{OD1} $      | $V_{CC} = 5.25 \text{ V}$ , $I_O = 0 \text{ A}$                                                             |                           | $1.25 \times V_{OD2}$ |           | V    |
| $ V_{OD2} $      | $V_{CC} = 4.75 \text{ V}$ to $5.25 \text{ V}$ , $R_L = 100 \Omega$ ,<br>See <a href="#">Figure 5</a>        | 2                         |                       |           | V    |
| $\Delta V_{OD} $ | $V_{CC} = 4.75 \text{ V}$ to $5.25 \text{ V}$ , $R_L = 100 \Omega$ ,<br>See <a href="#">Figure 5</a>        |                           |                       | $\pm 0.4$ | V    |
| $V_{OC}$         | $V_{CC} = 4.75 \text{ V}$ to $5.25 \text{ V}$ , $R_L = 100 \Omega$ ,<br>See <a href="#">Figure 5</a>        |                           |                       | 3         | V    |

(1) All typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^\circ\text{C}$ .

(2)  $\Delta|V_{OD}|$  and  $\Delta|V_{OC}|$  are the changes in magnitude of  $V_{OD}$  and  $V_{OC}$ , respectively, that occur when the input is changed from a high level to a low level or vice versa.

(3) In Standard EIA-422-A,  $V_{OC}$ , which is the average of the two output voltages with respect to ground, is called output offset voltage,  $V_{OS}$ .

## ELECTRICAL CHARACTERISTICS (continued)

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                                                                          | TEST CONDITIONS                                                  | MIN                    | TYP <sup>(1)</sup> | MAX       | UNIT    |
|------------------------------------------------------------------------------------|------------------------------------------------------------------|------------------------|--------------------|-----------|---------|
| $\Delta V_{OCL} $ Change in magnitude of common-mode output voltage <sup>(2)</sup> | $V_{CC} = 4.75$ V to 5.25 V, $R_L = 100$ $\Omega$ , See Figure 5 |                        |                    | $\pm 0.4$ | V       |
| $I_O$ Output current with power off                                                | $V_{CC} = 0$ V                                                   | $V_O = 6$ V            | 0.1                | 100       | $\mu A$ |
|                                                                                    |                                                                  | $V_O = -0.25$ V        | -0.1               | -100      |         |
|                                                                                    |                                                                  | $V_O = -0.25$ V to 6 V |                    | $\pm 100$ |         |
| $I_I$ Input current                                                                | $V_{CC} = 5.25$ V, $V_I = 5.5$ V                                 |                        |                    | 50        | $\mu A$ |
| $I_{IH}$ High-level input current                                                  | $V_{CC} = 5.25$ V, $V_I = 2.7$ V                                 |                        |                    | 25        | $\mu A$ |
| $I_{IL}$ Low-level input current                                                   | $V_{CC} = 5.25$ V, $V_I = 0.5$ V                                 |                        |                    | -200      | $\mu A$ |
| $I_{OS}$ Short-circuit output current <sup>(4)</sup>                               | $V_{CC} = 5.25$ V, $V_O = 0$ V                                   |                        | -50                | -150      | mA      |
| $I_{CC}$ Supply current (both drivers)                                             | $V_{CC} = 5.25$ V, No load, All inputs at 0 V                    |                        | 45                 | 65        | mA      |

(4) Only one output at a time should be shorted, and duration of the short circuit should not exceed one second.

## SWITCHING CHARACTERISTICS

$V_{CC} = 5$  V,  $T_A = 25^\circ C$  (unless otherwise noted)

| PARAMETER                                       | TEST CONDITIONS                                    | MIN | TYP | MAX | UNIT |
|-------------------------------------------------|----------------------------------------------------|-----|-----|-----|------|
| $t_{d(OD)}$ Differential output delay time      | $C_L = 15$ pF, $R_L = 100$ $\Omega$ , See Figure 6 |     | 10  |     | ns   |
| $t_{t(OD)}$ Differential output transition time | $C_L = 15$ pF, $R_L = 100$ $\Omega$ , See Figure 6 |     | 10  |     | ns   |
| $t_{sk(o)}$ Output skew                         | See Figure 6                                       |     | 1   |     | ns   |

## PARAMETER MEASUREMENT INFORMATION



Figure 5. Differential and Common-Mode Output Voltages



TEST CIRCUIT



VOLTAGE WAVEFORMS

- The input pulse generator has the following characteristics:  $Z_O = 50$   $\Omega$ , PRR  $\leq 500$  kHz,  $t_w = 100$  ns,  $t_r \leq 5$  ns.
- $C_L$  includes probe and jig capacitance.

Figure 6. Test Circuit and Voltage Waveforms

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| UA9638CIDREP          | Active        | Production           | SOIC (D)   8   | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 85    | 9638I               |
| UA9638CIDREP.A        | Active        | Production           | SOIC (D)   8   | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 85    | 9638I               |
| V62/12606-01XE        | Active        | Production           | SOIC (D)   8   | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 85    | 9638I               |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|--------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| UA9638CIDREP | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UA9638CIDREP | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |



# PACKAGE OUTLINE

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.

# EXAMPLE BOARD LAYOUT

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:8X



SOLDER MASK DETAILS

4214825/C 02/2019

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



SOLDER PASTE EXAMPLE  
BASED ON .005 INCH [0.125 MM] THICK STENCIL  
SCALE:8X

4214825/C 02/2019

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#), [TI's General Quality Guidelines](#), or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025