







TEXAS INSTRUMENTS

UCC27323, UCC27324, UCC27325, UCC37323, UCC37324, UCC37325 SLUS492K – JUNE 2001 – REVISED NOVEMBER 2023

## UCCx732x Dual 4-A Peak High-Speed Low-Side Power-MOSFET Drivers

## 1 Features

- Bi-CMOS Output Architecture
- ±4 A Drive Current at the Miller Plateau Region
- Constant-Current Even at Low Supply Voltages
- Outputs Paralleled for Higher Drive Current
- Available in MSOP- PowerPAD<sup>™</sup> Package
- TTL/CMOS Inputs Independent of Supply Voltage
- Industry-Standard Pin-Out

## 2 Applications

- Switch-Mode Power Supplies
- DC-DC Converters
- Solar Inverters, Motor Control, UPS

## **3 Description**

The UCC2732x and UCC3732x family of high-speed dual-MOSFET Drivers deliver 4-A source and 4-A sink peak current to effectively drive MOSFETs where it is needed most at the Miller Plateau Region. A unique BiPolar and MOSFET hybrid output stage in parallel also allows efficient current sourcing and sinking at low supply voltages. Three standard logic options are offered - dual-inverting, dual-noninverting, and oneinverting and one-noninverting driver. Input thresholds are based on TTL and CMOS and independent of supply voltage and feature wide input hysteresis offering excellent noise immunity. The UCC2732x and UCC3732x family is available in the standard SOIC-8 (D) as well as the thermally enhanced -8pin PowerPAD MSOP package (DGN), drastically lowering thermal resistance to improve long term reliability.

### **Device Information**

| DEVICE <sup>(1)</sup> | KEY SPECS                                                                                                          | PACKAGE                                    |
|-----------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------|
|                       | -40C <= Temp <=<br>125C                                                                                            | SOIC (8): 4.90 mm ×<br>3.91 mm             |
| UCCx732x              | 4.5V <= V <sub>DD</sub> <= 15V<br>20ns/15ns - Rise/Fall<br>times @ 1.8nF load<br>35ns/25ns Rise/Fall<br>Prop Delay | MSOP-PowerPAD<br>(8): 3.00 mm × 3.00<br>mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



Copyright © 2016, Texas Instruments Incorporated

#### **Simplified Application Diagram**



## **Table of Contents**

| 1 Features                           | 1 |
|--------------------------------------|---|
| 2 Applications                       |   |
| 3 Description                        | 1 |
| 4 Device Comparison Table            |   |
| 5 Pin Configuration and Functions    | 4 |
| 6 Specifications                     | 5 |
| 6.1 Absolute Maximum Ratings         | 5 |
| 6.2 ESD Ratings                      | 5 |
| 6.3 Recommended Operating Conditions | 5 |
| 6.4 Thermal Information              | 5 |
| 6.5 Electrical Characteristics       | 6 |
| 6.6 Switching Characteristics        |   |
| 6.7 Typical Characteristics          | 8 |
| 7 Detailed Description               | 9 |
| 7.1 Overview                         | 9 |
| 7.2 Functional Block Diagram         | 9 |
| 7.3 Feature Description              | 9 |
| 7.4 Device Functional Modes1         | 0 |
| 8 Application and Implementation1    | 1 |

| 8.1 Application Information                          | .11 |
|------------------------------------------------------|-----|
| 8.2 Typical Application                              |     |
| 9 Power Supply Recommendations                       |     |
| 10 Layout                                            | .17 |
| 10.1 Layout Guidelines                               |     |
| 10.2 Layout Example                                  | 17  |
| 10.3 Thermal Considerations                          |     |
| 11 Device and Documentation Support                  | .19 |
| 11.1 Device Support                                  | .19 |
| 11.2 Documentation Support                           | 19  |
| 11.3 Receiving Notification of Documentation Updates | 19  |
| 11.4 Support Resources                               | 19  |
| 11.5 Trademarks                                      | 19  |
| 11.6 Electrostatic Discharge Caution                 |     |
| 11.7 Glossary                                        | 19  |
| 12 Revision History                                  | 20  |
| 13 Mechanical, Packaging, and Orderable              |     |
| Information                                          | 20  |
|                                                      |     |



## 4 Device Comparison Table

|                                  | TEMPERATURE                              | PACKAGED DEVICES <sup>(1)</sup> |                              |            |  |  |
|----------------------------------|------------------------------------------|---------------------------------|------------------------------|------------|--|--|
| OUTPUT CONFIGURATION             | RANGE<br>T <sub>A</sub> = T <sub>J</sub> | SOIC-8 (D)                      | MSOP-8 PowerPAD (DGN)<br>(2) | PDIP-8 (P) |  |  |
| Dual inverting                   | –40°C to +125°C                          | UCC27323D                       | UCC27323DGN                  | UCC27323P  |  |  |
| Duai inventing                   | 0°C to +70°C                             | UCC37323D                       | UCC37323DGN                  | UCC37323P  |  |  |
| Dual noninverting                | –40°C to +125°C                          | UCC27324D                       | UCC27324DGN                  | UCC27324P  |  |  |
| Duai noninverung                 | 0°C to +70°C                             | UCC37324D                       | UCC37324DGN                  | UCC37324P  |  |  |
| One inverting, one noninverting  | –40°C to +125°C                          | UCC27325D                       | UCC27325DGN                  | UCC27325P  |  |  |
| One inverting, one norminverting | 0°C to +70°C                             | UCC37325D                       | UCC37325DGN                  | UCC37325P  |  |  |

(1) D (SOIC-8) and DGN (PowerPAD-MSOP) packages are available taped and reeled. Add R suffix to device type (for example

UCC27323DR, UCC27324DGNR) to order quantities of 2,500 devices per reel for D or 1,000 devices per reel for DGN package.
 The PowerPAD is not directly connected to any leads of the package. However, the PowerPAD is electrically and thermally connected to the substrate which is the ground of the device.



## **5** Pin Configuration and Functions



### Figure 5-1. D, DGN Package 8-Pin SOIC, MSOP With PowerPAD Top View

### Table 5-1. Pin Functions

| PIN  |   | 1/0 | DESCRIPTION                                                                                                                                                                                 |  |  |  |
|------|---|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME |   |     | DESCRIPTION                                                                                                                                                                                 |  |  |  |
| GND  | 3 | _   | <b>Common ground</b> : This ground should be connected very closely to the source of the power MOSFET which the driver is driving.                                                          |  |  |  |
| INA  | 2 | I   | <b>Input A</b> : Input signal of the A driver which has logic compatible threshold and hysteresis. If not used, this input must be tied to either VDD or GND; it must not be left floating. |  |  |  |
| INB  | 4 | I   | <b>Input B</b> : Input signal of the A driver which has logic compatible threshold and hysteresis. If not used, this input must be tied to either VDD or GND; it must not be left floating. |  |  |  |
| N/C  | 1 | —   | No Internal Connection                                                                                                                                                                      |  |  |  |
| N/C  | 8 | —   | No Internal Connection                                                                                                                                                                      |  |  |  |
| OUTA | 7 | 0   | <b>Driver output A</b> : The output stage is capable of providing 4-A drive current to the gate of a power MOSFET.                                                                          |  |  |  |
| OUTB | 5 | 0   | <b>Driver output B</b> : The output stage is capable of providing 4-A drive current to the gate of a power MOSFET.                                                                          |  |  |  |
| VDD  | 6 | I   | Supply: Supply voltage and the power input connection for this device.                                                                                                                      |  |  |  |



## **6** Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> (2)

|                  |                                           |                 | MIN                             | MAX              | UNIT |  |
|------------------|-------------------------------------------|-----------------|---------------------------------|------------------|------|--|
|                  | Analog input voltage (INA, INB)           |                 | -0.3 to V <sub>DD</sub> + 0.3 V | not to exceed 16 | V    |  |
|                  | Output body diode DC current (OUTA, OUTB) |                 |                                 | 0.2              |      |  |
| IOUT DC          | Output current (OUTA, OUTB)               | DC              |                                 | 0.2              | А    |  |
| IOUT_PULSED      |                                           | Pulsed (0.5 µs) |                                 | 4.5              |      |  |
|                  | Output voltage (OUTA, OUTB)               | ·               |                                 | 16               | V    |  |
| V <sub>DD</sub>  | Supply voltage                            |                 | -0.3                            | 16               | V    |  |
| TJ               | Junction operating temperature            |                 | -55                             | 150              | °C   |  |
| T <sub>stg</sub> | Storage temperature                       |                 | -65                             | 150              | C    |  |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to GND. Currents are positive into, negative out of the specified terminal.

### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | 2000  |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | 1000  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                |                | MIN | NOM MAX | UNIT |
|--------------------------------|----------------|-----|---------|------|
| Supply voltage                 | Supply voltage |     |         |      |
| Input voltage                  | Input voltage  |     | 15      | V    |
| Operating junction temperature | UCC2732x       | -40 | 125     | °C   |
| Operating junction temperature | UCC3732x       | 0   | 70      | °C   |

## 6.4 Thermal Information

|                       |                                              |             | UCCx732x                       |             |      |
|-----------------------|----------------------------------------------|-------------|--------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | D<br>(SOIC) | DGN<br>(MSOP With<br>PowerPAD) | P<br>(PDIP) | UNIT |
|                       |                                              | 8 PINS      | 8 PINS                         | 8 PINS      |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 107.3       | 56.6                           | 55.5        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 52.2        | 52.8                           | 45.3        | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 47.3        | 32.6                           | 32.6        | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 10.2        | 1.8                            | 23          | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 46.8        | 32.3                           | 32.5        | °C/W |
| $R_{\theta JC(bot)}$  | Junction-to-case (bottom) thermal resistance | N/A         | 5.9                            | N/A         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Copyright © 2023 Texas Instruments Incorporated

icolporated



### **6.5 Electrical Characteristics**

| $V_{DD}$ = 4.5 to 15 V, $T_A$ = $T_J$ (u | Inless otherwise noted) |
|------------------------------------------|-------------------------|
|------------------------------------------|-------------------------|

|                   | PARAMETE              | R         | TEST CONDITIONS                           | MIN | TYP | MAX | UNIT |
|-------------------|-----------------------|-----------|-------------------------------------------|-----|-----|-----|------|
| INPUT             | (INA, INB)            |           |                                           |     |     |     |      |
| V <sub>IN_H</sub> | Logic 1 input thresho | old       |                                           | 1.6 | 2.2 | 2.5 | V    |
| V <sub>IN_L</sub> | Logic 0 input thresho | old       |                                           | 0.8 | 1.2 | 1.5 | v    |
|                   | Input current         |           | $0 V \leftarrow V_{IN} \leftarrow V_{DD}$ | -10 |     | 10  | μA   |
| Ουτρι             | JT (OUTA, OUTB)       |           |                                           |     |     |     |      |
|                   | Output current        |           | V <sub>DD</sub> = 14 V <sup>(1)</sup>     |     | 4   |     | А    |
| R <sub>OH</sub>   | Output resistance hi  | gh        | $I_{OUT} = -10 \text{ mA}, (2)$           |     | 0.6 | 1.5 | Ω    |
| R <sub>OL</sub>   | Output resistance lo  | w         | I <sub>OUT</sub> = 10 mA, <sup>(2)</sup>  |     | 0.4 | 1   | Ω    |
| OVER              | ALL                   |           |                                           |     |     |     |      |
|                   |                       |           | INA = 0 V, INB = 0 V                      |     | 300 | 450 |      |
|                   |                       | UCCx7323  | INA = 0 V, INB = HIGH                     |     | 300 | 450 |      |
|                   |                       | 00007323  | INA = HIGH, INB = 0 V                     |     | 300 | 450 |      |
|                   |                       |           | INA = HIGH, INB = HIGH                    |     | 300 | 450 |      |
|                   |                       |           | INA = 0 V, INB = 0 V                      |     | 2   | 50  |      |
|                   | Static Operating      | UCCx7324  | INA = 0 V, INB = HIGH                     |     | 300 | 450 |      |
| IDD               | Current               | 00001324  | INA = HIGH, INB = 0 V                     |     | 300 | 450 | μA   |
|                   |                       |           | INA = HIGH, INB = HIGH                    |     | 600 | 750 |      |
|                   |                       |           | INA = 0 V, INB = 0 V                      |     | 150 | 300 |      |
|                   |                       | 1100-7205 | INA = 0 V, INB = HIGH                     |     | 450 | 600 |      |
|                   |                       | UCCx7325  | INA = HIGH, INB = 0 V                     |     | 150 | 300 |      |
|                   |                       |           | INA = HIGH, INB = HIGH                    |     | 450 | 600 |      |

(1) Parameter not tested in production

(2) Output pullup resistance is a DC measurement that measures resistance of PMOS structure only, not N-channel structure.

### 6.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                 |                               | · /                                        |     |     |     |      |
|-----------------|-------------------------------|--------------------------------------------|-----|-----|-----|------|
|                 | PARAMETER                     | TEST CONDITIONS                            | MIN | TYP | MAX | UNIT |
| T <sub>R</sub>  | Rise time (OUTA, OUTB)        | C <sub>LOAD</sub> = 1.8 nF, see Figure 6-1 |     | 20  | 40  |      |
| T <sub>F</sub>  | Fall time (OUTA, OUTB)        | C <sub>LOAD</sub> = 1.8 nF, see Figure 6-1 |     | 15  | 40  | ns   |
| T <sub>D1</sub> | Delay, IN rising (IN to OUT)  | C <sub>LOAD</sub> = 1.8 nF, see Figure 6-1 |     | 25  | 40  | 115  |
| T <sub>D2</sub> | Delay, IN falling (IN to OUT) | C <sub>LOAD</sub> = 1.8 nF, see Figure 6-1 |     | 35  | 35  |      |





Figure 6-1. Switching Waveforms for (a) Inverting Driver and (b) Noninverting Driver



### **6.7 Typical Characteristics**





## 7 Detailed Description

## 7.1 Overview

The UCC2732x and UCC3732x family of high-speed dual MOSFET drivers can deliver large peak currents into capacitive loads. Three standard logic options are offered – dual-inverting, dual-noninverting and one-inverting and one-noninverting driver. Using a design that inherently minimizes shoot-through current, these drivers deliver 4A of current where it is needed most at the Miller plateau region during the MOSFET switching transition. A unique Bipolar and MOSFET hybrid output stage in parallel also allows efficient current sourcing and sinking at low supply voltages.

### 7.2 Functional Block Diagram



## 7.3 Feature Description

### 7.3.1 Input Stage

The input thresholds have a 3.3-V logic sensitivity over the full range of  $V_{DD}$  voltage; yet it is equally compatible with 0 V to  $V_{DD}$  signals.

The inputs of UCC2732x and UCC3732x family of drivers are designed to withstand 500-mA reverse current without either damage to the IC for logic upset. The input stage of each driver must be driven by a signal with a short rise or fall time. This condition is satisfied in typical power-supply applications, where the input signals are provided by a PWM controller or logic gates with fast transition times (<200 ns). The input stages to the drivers function as a digital gate, and are not intended for applications where a slow-changing input voltage is used to generate a switching output when the logic threshold of the input section is reached. While this may not be harmful to the driver, the output of the driver may switch repeatedly at a high frequency.

Users should not attempt to shape the input signals to the driver in an attempt to slow down (or delay) the signal at the output. If limited rise or fall times to the power device is desired, an external resistance can be added between the output of the driver and the load device, which is generally a power MOSFET gate. The external resistor may also help remove power dissipation from the device package, as discussed in (see *Section 10.3*).

Importantly, input signal of the two channels, INA and INB, which has logic compatible threshold and hysteresis. If not used, INA and INB must be tied to either VDD or GND; it must not be left floating.

### 7.3.2 Output Stage

Inverting outputs of the UCCx7323 and OUTA of the UCCx7325 are intended to drive external P-channel MOSFETs. Noninverting outputs of the UCCx7324 and OUTB of the UCCx7325 are intended to drive external N-Channel MOSFETs.

Each output stage is capable of supplying ±4-A peak current pulses and swings to both VDD and GND. The pullup and pulldown circuits of the driver are constructed of bipolar and MOSFET transistors in parallel.

Copyright © 2023 Texas Instruments Incorporated



The peak output current rating is the combined current from the bipolar and MOSFET transistors. The output resistance is the  $R_{DS(on)}$  of the MOSFET transistor when the voltage on the driver output is less than the saturation voltage of the bipolar transistor. Each output stage also provides a very low impedance to overshoot and undershoot due to the body diode of the external MOSFET.

This means that in many cases, external-Schottky-clamp diodes are not required. The UCCx732x family delivers 4 A of gate drive where it is most needed during the MOSFET switching transition – at the Miller plateau region – providing improved efficiency gains. A unique Bipolar and MOSFET hybrid output stage in parallel also allows efficient current sourcing at low supply voltages.

### 7.4 Device Functional Modes

With VDD power supply in the range of 4.5 V to 15 V, the output stage is dependent on the states of the HI and LI pins. Table 7-1 shows the UCCx732x truth table.

| INPUTS (VI | N_L, VIN_H) | UCC3 | 7323x | UCCS | 37324x | UCC37325x |      |  |  |  |  |
|------------|-------------|------|-------|------|--------|-----------|------|--|--|--|--|
| INA        | INB         | OUTA | OUTB  | OUTA | OUTB   | OUTA      | OUTB |  |  |  |  |
| L          | L           | Н    | Н     | L    | L      | Н         | L    |  |  |  |  |
| L          | Н           | Н    | L     | L    | Н      | Н         | Н    |  |  |  |  |
| Н          | L           | L    | Н     | Н    | L      | L         | L    |  |  |  |  |
| Н          | Н           | L    | L     | Н    | Н      | L         | Н    |  |  |  |  |

### Table 7-1. Input and Output Table

Importantly, if INA and INB are not used, they must be tied to either VDD or GND; it must not be left floating.



## 8 Application and Implementation

Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

High-frequency power supplies often require high-speed, high-current drivers such as the UCCx732x family. A leading application is the needed to provide a high-power buffer stage between the PWM output of the control IC and the gates of the primary power MOSFET or IGBT switching devices. In other cases, the driver IC is used to drive the power-device gates through a drive transformer. Synchronous rectification supplies are also needed to simultaneously drive multiple devices which presents an extremely large load to the control circuitry.

Driver ICs are used when having the primary PWM regulator IC directly drive the switching devices for one or more reasons is not feasible. The PWMIC does not have the brute drive capability required for the intended switching MOSFET, limiting the switching performance in the application. In other cases there may be a desire to minimize the effect of high-frequency switching noise by placing the high current driver physically close to the load. Also, newer ICs that target the highest operating frequencies do not incorporate onboard gate drivers at all. Their PWM outputs are only intended to drive the high impedance input to a driver such as the UCCx732x. Finally, the control IC is under thermal stress due to power dissipation, and an external driver helps by moving the heat from the controller to an external package.



### **8.2 Typical Application**



Copyright © 2016, Texas Instruments Incorporated

### Figure 8-1. UCCx732x Driving Two Independent MOSFETs

#### 8.2.1 Design Requirements

To select proper device from UCCx732x family, TI recommends first checking the appropriate logic for the outputs. UCCx7323 has dual inverting outputs; UCCx7324 has dual noninverting outputs; UCCx7325 have inverting channel A and noninverting channel B. Moreover, some design considerations must be evaluated first in order to make the most appropriate selection. Among these considerations are VDD, drive current, and power dissipation.

### 8.2.2 Detailed Design Procedure

### 8.2.2.1 Source/Sink Capabilities During Miller Plateau

Large power MOSFETs present a large load to the control circuitry. Proper drive is required for efficient, reliable operation. The UCCx732x drivers have been optimized to provide maximum drive to a power MOSFET during the Miller plateau region of the switching transition. This interval occurs while the drain voltage is swinging between the voltage levels dictated by the power topology, requiring the charging/discharging of the drain-gate capacitance with current supplied or removed by the driver device [1].

Two circuits are used to test the current capabilities of the UCCx732x driver. In each case external circuitry is added to clamp the output near 5 V while the IC is sinking or sourcing current. An input pulse of 250 ns is applied at a frequency of 1 kHz in the proper polarity for the respective test. In each test there is a transient period where the current peaked up and then settled down to a steady-state value. The noted current measurements are made at a time of 200 ns after the input pulse is applied, after the initial transient. [1]

The first circuit in Figure 8-2 is used to verify the current sink capability when the output of the driver is clamped around 5 V, a typical value of gate-source voltage during the Miller plateau region. The UCCx7323 is found to sink 4.5 A at VDD = 15 V and 4.28 A at VDD = 12 V.

12 Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated





Copyright © 2016, Texas Instruments Incorporated

Figure 8-2. Current Sink Capability Test

The circuit shown in Figure 8-3 is used to test the current source capability with the output clamped to around 5 V with a string of Zener diodes. The UCCx7323 is found to source 4.8 A at VDD = 15 V and 3.7 A at VDD = 12 V.



Copywright © 2016, Texas Instruments Incorporated

Figure 8-3. Current Source Capability Test

### 8.2.2.2 Parallel Outputs

The A and B drivers may be combined into a single driver by connecting the INA/INB inputs together as close to the IC as possible, and the OUTA/OUTB outputs ties together if the external gate drive resistor is not used. In some cases where the external gate drive resistor is used, Ti recommends that the resistor can be equally split in OUTA and OUTB respectively to reduce the parasitic inductance induce unbalance between two channels, as show in Figure 8-4.

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback 13





Figure 8-4. Parallel Operation of UCCx7323 and UCCx7324

Important consideration about paralleling two channels for UCCx7323/4 include: 1) INA and INB should be shorted in PCB layout as close to the device as possible, as well as for OUTA and OUTB, in which condition PCB layout parasitic mismatching between two channels could be minimized. 2) INA/B input slope signal should be fast enough to avoid mismatched  $V_{IN_H}/V_{IN_L}$ ,  $t_{d1}/t_{d2}$  between channel-A and channel-B. TI recommends having input signal slope faster than 20 V/us.

### 8.2.2.3 VDD

Although quiescent VDD current is very low, total supply current will be higher, depending on OUTA and OUTB current and the programmed oscillator frequency. Total VDD current is the sum of quiescent VDD current and the average OUT current. Knowing the operating frequency and the MOSFET gate charge ( $Q_g$ ), average OUT current can be calculated using Equation 1.

$$I_{OUT} = Q_{q} \times f$$
<sup>(1)</sup>

where

• f is frequency

For the best high-speed circuit performance, two VDD bypass capacitors are recommended to prevent noise problems. The use of surface mount components is highly recommended. A  $0.1-\mu$ F ceramic capacitor should be located closest to the VDD to ground connection. In addition, a larger capacitor (such as 1  $\mu$ F and above) with relatively low ESR should be connected in parallel, to help deliver the high current peaks to the load. The parallel combination of capacitors should present a low impedance characteristic for the expected current levels in the driver application.

### 8.2.2.4 Driver Current and Power Requirements

The UCCx732x family of drivers is capable of delivering 4 A of current to a MOSFET gate for a period of tens of nanoseconds. High peak current is required to turn the device ON quickly. Then, to turn the device OFF, the driver is required to sink a similar amount of current to ground. This repeats at the operating frequency of the power device. A MOSFET is used in this discussion because it is the most common type of switching device used in high-frequency power conversion equipment.

Reference [1] and reference [2] discuss the current required to drive a power MOSFET and other capacitiveinput switching devices. Reference [2] includes information on the previous generation of bipolar IC gate drivers.

14 Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



(2)

(3)

When a driver IC is tested with a discrete, capacitive load, it is a fairly simple matter to calculate the power that is required from the bias supply. The energy that must be transferred from the bias supply to charge the capacitor is given by Equation 2.

$$E = \frac{1}{2}CV^{2}$$

where

- C is the load capacitor
- V is the bias voltage feeding the driver

There is an equal amount of energy transferred to ground when the capacitor is discharged. This leads to a power loss given by Equation 3.

$$P = CV^2 \times f$$

where

I

• f is the switching frequency

This power is dissipated in the resistive elements of the circuit. Thus, with no external resistor between the driver and gate, this power is dissipated inside the driver. Half of the total power is dissipated when the capacitor is charged, and the other half is dissipated when the capacitor is discharged. An actual example using the conditions of the previous gate drive waveform should help clarify this.

With  $V_{DD}$  = 12 V,  $C_{LOAD}$  = 10 nF, and f = 300 kHz, the power loss can be calculated as Equation 4.

$$P = 10 \text{ nF} \times (12 \text{ V})^2 \times (300 \text{ kHz}) = 0.432 \text{ W}$$
(4)

With a 12-V supply, this equates to a current of (see Equation 5):

$$= P/V = 0.432 \text{ W} / 12 \text{ V} = 36 \text{ mA}$$
(5)

The actual current measured from the supply was 0.037 A, and is very close to the predicted value. But, the  $I_{DD}$  current that is due to the IC internal consumption should be considered. With no load the IC current draw is 0.0027 A. Under this condition the output rise and fall times are faster than with a load. This could lead to an almost insignificant, yet measurable current due to cross-conduction in the output stages of the driver. However, these small current differences are buried in the high frequency switching spikes, and are beyond the measurement capabilities of a basic lab setup. The measured current with 10-nF load is reasonably close to that expected.

The switching load presented by a power MOSFET can be converted to an equivalent capacitance by examining the gate charge required to switch the device. This gate charge includes the effects of the input capacitance plus the added charge needed to swing the drain of the device between the ON and OFF states. Most manufacturers provide specifications that provide the typical and maximum gate charge, in nC, to switch the device under specified conditions. Using the gate charge  $Q_g$ , one can determine the power that must be dissipated when charging a capacitor. This is done by using the equivalence  $Q_g = C_{eff} \times V$  to provide Equation 6 for power:

$$P = C \times V^2 \times f = V \times Q_q \times f$$
(6)

Equation 6 allows a power designer to calculate the bias power required to drive a specific MOSFET gate at a specific bias voltage and a specific switching frequency.

### 8.2.3 Application Curves

Figure 8-5 shows the circuit performance achievable with a single driver (half of the 8-pin IC) driving a 10-nF load. The input pulse width (not shown) is set to 300 ns to show both transitions in the output waveform. Note the linear rise and fall edges of the switching waveforms which is due to the constant output current

Copyright © 2023 Texas Instruments Incorporated



characteristic of the driver as opposed to the resistive output impedance of traditional MOSFET-based gate drivers.

Sink and source currents of the driver are dependent upon the VDD value and the output capacitive load. The larger the VDD value, the higher the current capability; also, the larger the capacitive load, the higher the current sink and source capability.

Trace resistance and inductance, including wires and cables for testing, slows down the rise and fall times of the outputs; thus reducing the current capabilities of the driver.

To achieve higher current results, reduce resistance and inductance on the board as much as possible and increase the capacitive load value in order to swamp out the effect of inductance values.



C<sub>L</sub> = 10 nF, C<sub>L</sub> = 10 nF, VDD = 12 V



## 9 Power Supply Recommendations

The recommended bias supply voltage range for UCCx732x is from 4.5 V to 15 V. The upper end of this range is driven by the 16 V absolute maximum voltage rating of the VDD. TI recommends keeping proper margin to allow for transient voltage spikes.

A local bypass capacitor must be placed between the VDD and GND pins. And this capacitor must be placed as close to the device as possible. A low ESR, ceramic surface mount capacitor is recommended. TI recommends using 2 capacitors across VDD and GND: a 100-nF ceramic surface-mount capacitor for high frequency filtering placed very close to VDD and GND pin, and another surface-mount capacitor, 220 nF to  $10 \ \mu$ F, for IC bias requirements.

Copyright © 2023 Texas Instruments Incorporated



## 10 Layout

### **10.1 Layout Guidelines**

Optimum performance of high and low-side gate drivers cannot be achieved without taking due considerations during circuit board layout. The following points are emphasized:

1) Low ESR/ESL capacitors must be connected close to the IC between VDD and GND pins to support high peak currents drawn from VDD during the turn-on of the external MOSFETs.

2) Grounding considerations:

- The first priority in designing grounding connections is to confine the high peak currents that charge and discharge the MOSFET gates to a minimal physical area. This will decrease the loop inductance and minimize noise issues on the gate terminals of the MOSFETs. The gate driver must be placed as close as possible to the MOSFETs.
- Star-point grounding is a good way to minimize noise coupling from one current loop to another. The GND
  of the driver is connected to the other circuit nodes such as source of power MOSFET and ground of PWM
  controller at one, single point. The connected paths must be as short as possible to reduce inductance and
  be as wide as possible to reduce resistance.
- Use a ground plane to provide noise shielding. Fast rise and fall times at OUT may corrupt the input signals during transition. The ground plane must not be a conduction path for any current loop. Instead the ground plane must be connected to the star-point with one single trace to establish the ground potential. In addition to noise shielding, the ground plane can help in power dissipation as well.

3) In noisy environments, tying inputs of an unused channel of the UCC2742x device to VDD or GND using short traces in order to ensure that the output is enabled and to prevent noise from causing malfunction in the output may be necessary.

4) Separate power traces and signal traces, such as output and input signals.



## 10.2 Layout Example

Figure 10-1. Recommended PCB Layout for UCCx732x

Copyright © 2023 Texas Instruments Incorporated



### **10.3 Thermal Considerations**

The useful range of a driver is greatly affected by the drive power requirements of the load and the thermal characteristics of the IC package. In order for a power driver to be useful over a particular temperature range, the package must allow for the efficient removal of the heat produced while keeping the junction temperature within rated limits. The UCCx732x family of drivers is available in three different packages to cover a range of application requirements.

The MSOP PowerPAD-8 (DGN) package significantly relieves this concern by offering an effective means of removing the heat from the semiconductor junction. As illustrated in reference [3], the PowerPAD packages offer a lead-frame die pad that is exposed at the base of the package. This pad is soldered to the copper on the PC board directly underneath the IC package, reducing the  $\theta_{JC}$  down to  $4.7^{\circ}$ C/W. Data is presented in reference [3] to show that the power dissipation can be quadrupled in the PowerPAD configuration when compared to the standard packages. The PC board must be designed with thermal lands and thermal vias to complete the heat removal subsystem, as summarized in reference [4]. This design allows a significant improvement in heat sinking over that which is available in the D or P packages, and is shown to more than double the power capability of the D and P packages.

Note

The PowerPAD is not directly connected to any leads of the package. However, the PowerPad is electrically and thermally connected to the substrate which is the ground of the device.



## 11 Device and Documentation Support

## **11.1 Device Support**

### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

### **11.2 Documentation Support**

### 11.2.1 Related Documentation

See the following for related documentation:

- 1. Power Supply Seminar SEM-1400 Topic 2, *Design And Application Guide For High Speed MOSFET Gate Drive Circuits* (SLUP133)
- 2. Practical Considerations in High Performance MOSFET, IGBT and MCT Gate Drive Circuits (SLUA105)
- 3. PowerPad Thermally Enhanced Package (SLMA002)
- 4. PowerPAD Made Easy (SLMA004)

### **11.3 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **11.4 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 11.5 Trademarks

PowerPAD<sup>™</sup> is a trademark of Texas Instruments.

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### **11.6 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.7 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



## **12 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision J (September 2018) to Revision K (November 2023)                                    | Page  |
|---|----------------------------------------------------------------------------------------------------------|-------|
| • | Changed ESD HBM value from 4000 V to 2000 V in ESD Ratings                                               | 5     |
| • | Changed input threshold voltage values, deleted VOH output high level and VOL output low level, char     | nged  |
|   | output resistance high and output resistance low values in Electrical Characteristics                    | 6     |
| • | Changed Figure 6-4                                                                                       | 8     |
| С | hanges from Revision I (July 2016) to Revision J (September 2018)                                        | Page  |
| • | Changed NC description from "No connection: must be grounded" to "No Internal Connection"                | 4     |
| С | hanges from Revision H (May 2013) to Revision I (July 2016)                                              | Page  |
| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and           |       |
|   | Implementation section, Power Supply Recommendations section, Layout section, Device and                 |       |
|   | Documentation Support section, and Mechanical, Packaging, and Orderable Information section              |       |
| • | Deleted Power Dissipation rows from Absolute Maximum Ratings                                             | 5     |
| С | hanges from Revision G (March 2010) to Revision H (May 2013)                                             | Page  |
| • | Changed D <sub>SCHOTTKY</sub> diode direction and voltage of zener diode from 5.5 to 4.5 V in Figure 8-3 | 12    |
| • | Added three paragraphs after first paragraph of Operational Waveforms and Circuit Layout section be      | efore |
|   | Figure 8-5                                                                                               | 15    |
|   |                                                                                                          |       |

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| UCC27323DGNR     | ACTIVE        | HVSSOP       | DGN                | 8    | 2500           | RoHS & Green    | NIPDAU   NIPDAUAG                    | Level-1-260C-UNLIM   | -40 to 125   | 27323                   | Samples |
| UCC27323DR       | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 27323                   | Samples |
| UCC27323P        | ACTIVE        | PDIP         | Р                  | 8    | 50             | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   | -40 to 125   | UCC27323P               | Samples |
| UCC27324DGNR     | ACTIVE        | HVSSOP       | DGN                | 8    | 2500           | RoHS & Green    | NIPDAU   NIPDAUAG                    | Level-1-260C-UNLIM   | -40 to 125   | 27324                   | Samples |
| UCC27324DGNRG4   | ACTIVE        | HVSSOP       | DGN                | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 27324                   | Samples |
| UCC27324DR       | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 27324                   | Samples |
| UCC27324DRG4     | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 27324                   | Samples |
| UCC27324P        | ACTIVE        | PDIP         | Р                  | 8    | 50             | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   | -40 to 125   | UCC27324P               | Samples |
| UCC27324PE4      | ACTIVE        | PDIP         | Р                  | 8    | 50             | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   | -40 to 125   | UCC27324P               | Samples |
| UCC27325DGNR     | ACTIVE        | HVSSOP       | DGN                | 8    | 2500           | RoHS & Green    | NIPDAU   NIPDAUAG                    | Level-1-260C-UNLIM   | -40 to 125   | 27325                   | Samples |
| UCC27325DR       | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 27325                   | Samples |
| UCC27325P        | ACTIVE        | PDIP         | Р                  | 8    | 50             | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   | -40 to 125   | UCC27325P               | Samples |
| UCC27325PE4      | ACTIVE        | PDIP         | Р                  | 8    | 50             | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   | -40 to 125   | UCC27325P               | Samples |
| UCC37323DGNR     | ACTIVE        | HVSSOP       | DGN                | 8    | 2500           | RoHS & Green    | NIPDAU   NIPDAUAG                    | Level-1-260C-UNLIM   | 0 to 70      | 37323                   | Samples |
| UCC37323DR       | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | 37323                   | Samples |
| UCC37323P        | ACTIVE        | PDIP         | Р                  | 8    | 50             | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   | 0 to 70      | UCC37323P               | Samples |
| UCC37324DGNR     | ACTIVE        | HVSSOP       | DGN                | 8    | 2500           | RoHS & Green    | NIPDAU   NIPDAUAG                    | Level-1-260C-UNLIM   | 0 to 70      | 37324                   | Samples |
| UCC37324DR       | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | 37324                   | Samples |
| UCC37324P        | ACTIVE        | PDIP         | Р                  | 8    | 50             | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   | 0 to 70      | UCC37324P               | Samples |
| UCC37324PE4      | ACTIVE        | PDIP         | Р                  | 8    | 50             | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   | 0 to 70      | UCC37324P               | Samples |

| Orderable Device | Status | Package Type | •       | Pins | Package | Eco Plan     | Lead finish/      | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|--------------|-------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)          | Ball material     | (3)                |              | (4/5)          |         |
|                  |        |              |         |      |         |              | (6)               |                    |              |                |         |
| UCC37325DGNR     | ACTIVE | HVSSOP       | DGN     | 8    | 2500    | RoHS & Green | NIPDAU   NIPDAUAG | Level-1-260C-UNLIM | 0 to 70      | 37325          | Samples |
| UCC37325DGNRG4   | ACTIVE | HVSSOP       | DGN     | 8    | 2500    | RoHS & Green | NIPDAU            | Level-1-260C-UNLIM | 0 to 70      | 37325          | Samples |
| UCC37325DR       | ACTIVE | SOIC         | D       | 8    | 2500    | RoHS & Green | NIPDAU            | Level-1-260C-UNLIM | 0 to 70      | 37325          | Samples |
| UCC37325P        | ACTIVE | PDIP         | Ρ       | 8    | 50      | RoHS & Green | NIPDAU            | N / A for Pkg Type | 0 to 70      | UCC37325P      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## PACKAGE OPTION ADDENDUM

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF UCC27324 :

• Automotive : UCC27324-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



Texas

STRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nomina | I               |                    |   |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| UCC27323DGNR               | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| UCC27323DR                 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| UCC27324DGNR               | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| UCC27324DGNR               | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| UCC27324DR                 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| UCC27325DGNR               | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| UCC27325DR                 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| UCC37323DGNR               | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| UCC37323DR                 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| UCC37324DGNR               | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| UCC37324DR                 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| UCC37325DGNR               | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| UCC37325DR                 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

31-Oct-2023



| All dimensions are nominal |              |                 |      |      |             |            |             |
|----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| UCC27323DGNR               | HVSSOP       | DGN             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| UCC27323DR                 | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| UCC27324DGNR               | HVSSOP       | DGN             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| UCC27324DGNR               | HVSSOP       | DGN             | 8    | 2500 | 346.0       | 346.0      | 29.0        |
| UCC27324DR                 | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| UCC27325DGNR               | HVSSOP       | DGN             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| UCC27325DR                 | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| UCC37323DGNR               | HVSSOP       | DGN             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| UCC37323DR                 | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| UCC37324DGNR               | HVSSOP       | DGN             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| UCC37324DR                 | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| UCC37325DGNR               | HVSSOP       | DGN             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| UCC37325DR                 | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |

## TEXAS INSTRUMENTS

www.ti.com

### TUBE



## - B - Alignment groove width

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| UCC27323D     | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| UCC27323DG4   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| UCC27323DGN   | DGN          | HVSSOP       | 8    | 80  | 330    | 6.55   | 500    | 2.88   |
| UCC27323P     | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| UCC27324D     | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| UCC27324DG4   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| UCC27324DGN   | DGN          | HVSSOP       | 8    | 80  | 330    | 6.55   | 500    | 2.88   |
| UCC27324DGNG4 | DGN          | HVSSOP       | 8    | 80  | 330    | 6.55   | 500    | 2.88   |
| UCC27324P     | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| UCC27324PE4   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| UCC27325D     | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| UCC27325DGN   | DGN          | HVSSOP       | 8    | 80  | 330    | 6.55   | 500    | 2.88   |
| UCC27325P     | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| UCC27325PE4   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| UCC37323D     | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| UCC37323DGN   | DGN          | HVSSOP       | 8    | 80  | 330    | 6.55   | 500    | 2.88   |
| UCC37323P     | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| UCC37324D     | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| UCC37324DG4   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| UCC37324DGN   | DGN          | HVSSOP       | 8    | 80  | 330    | 6.55   | 500    | 2.88   |
| UCC37324P     | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| UCC37324PE4   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| UCC37325D     | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| UCC37325DGN   | DGN          | HVSSOP       | 8    | 80  | 330    | 6.55   | 500    | 2.88   |
| UCC37325P     | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |

# **GENERIC PACKAGE VIEW**

## PowerPAD VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE

3 x 3, 0.65 mm pitch

**DGN 8** 

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





4225482/A

# **DGN0008D**

## **PACKAGE OUTLINE**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



# **DGN0008D**

# **EXAMPLE BOARD LAYOUT**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



# DGN0008D

# **EXAMPLE STENCIL DESIGN**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



## **PACKAGE OUTLINE**

# DGN0008G

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



PowerPAD is a trademark of Texas Instruments.

# DGN0008G

# **EXAMPLE BOARD LAYOUT**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



# DGN0008G

# **EXAMPLE STENCIL DESIGN**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



## **PACKAGE OUTLINE**

# **DGN0008H**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.
- 6. Features may differ or may not be present.



# DGN0008H

# **EXAMPLE BOARD LAYOUT**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 7. Publication IPC-7351 may have alternate designs.
- 8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 9. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 10. Size of metal pad may vary due to creepage requirement.



## **DGN0008H**

# **EXAMPLE STENCIL DESIGN**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



# D0008A



## **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



P(R-PDIP-T8)

PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated