

SPNA215A-April 2015-Revised October 2019

# SafeTI<sup>™</sup> Hercules<sup>™</sup> Diagnostic Library Release Notes

### Contents

| 1 | New in This Release   | 2 |
|---|-----------------------|---|
| 2 | Folder Structure      | 2 |
| 3 | Fixed in This Release | 2 |
| 4 | Known Issues          | 6 |
| 5 | References            | 9 |
|   | ···· <b>·</b> - ··    |   |

#### List of Tables

| 1 | Fixed in This Release   | 2 |
|---|-------------------------|---|
| 2 | Summary of Known Issues | 6 |

## Trademarks

SafeTI, Hercules are trademarks of Texas Instruments.

Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere. All other trademarks are the property of their respective owners.



#### 1 New in This Release

- Added Support for TMS570LS07x/09x and RM44x Family of Devices
- Bug Fixes and Documentation Updates

## 2 Folder Structure

The installer, by default, installs to the C:\ti\Hercules folder. The folder structure is as follows:

| C:\ti\Hercules\SafeTI Diagnostic Library\ | Installation Root folder                     |
|-------------------------------------------|----------------------------------------------|
| 2.4.0                                     | Product version number                       |
| <br>+build                                | Draight files for dome                       |
|                                           | application (Device specific)                |
| +build_safeTILib                          | Project file for building library            |
| +build_TPSDriverLib                       | Project file for building TPS Driver library |
| +demo_app\                                | Demo application                             |
|                                           |                                              |
| +common\                                  | Source code                                  |
| \HALCoGen\                                | HALCoGen configuration                       |
|                                           | (Device specific)                            |
|                                           |                                              |
| +docs                                     | Documentation.                               |
| +hal                                      | Device hardware abstraction                  |
| +libs                                     | Prebuilt libraries                           |
| +safety_library                           | Source code for Diagnostic                   |
|                                           | Library                                      |
| +Test                                     | Test automation unit for testing the API.    |
| \TPS_driver                               | Source code for the TPS65381 Driver          |
|                                           |                                              |

# 3 Fixed in This Release

#### Table 1. Fixed in This Release

| References    | Headline                                                                                        | Description                                                                                                                                                                                                                             |                                                                                                                                                           |
|---------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| SDOCM00122888 | ADC Memory Init support is missing<br>in SL_Init_Memory                                         | ADC Memory Init support is missing in SL_Init_Memory. It returns FALSE when used "SL_Init_Memory(RAMTYPE_MIBADC1_RAM   RAMTYPE_MIBADC2_RAM))"                                                                                           |                                                                                                                                                           |
|               |                                                                                                 | The description<br>User'sGuide-<br>[in] param1 -<br>results.                                                                                                                                                                            | on for 'SL_SelfTest_SRAM ' in 'SafeTIDiagnosticLibrary-<br>v2.3.1.chm' contains:<br>Pointer to structure that is used to return the test status and       |
| SDOCM00122935 | Clarification of the<br>SL_SelfTest_SRAM Description in<br>SafeTIDiagnosticLibrary-User'sGuide- | NOTE:                                                                                                                                                                                                                                   | Contents of structure param1 is valid only for self-test. Not valid for fault injection modes.                                                            |
|               | V2.3.1                                                                                          | Issues are:                                                                                                                                                                                                                             |                                                                                                                                                           |
|               |                                                                                                 | <ul> <li>The para</li> </ul>                                                                                                                                                                                                            | ameter is called 'sram_stResult', not 'param1'.                                                                                                           |
|               |                                                                                                 | <ul> <li>It's an 'e</li> </ul>                                                                                                                                                                                                          | num', not a structure.                                                                                                                                    |
|               |                                                                                                 | <ul> <li>What do<br/>further o<br/>This work</li> </ul>                                                                                                                                                                                 | es 'only valid for self-test' mean? Can the note be enhanced to larify what this means and why it is not valid for fault injection? uld add more clarity. |
| SDOCM00122931 | Using BIT_SET Macro for Status Flag<br>Clear is not Adviced                                     | Using BIT_SET Macro for Status Flag Clear is not Adviced. For example, BIT_SET(sl_tcram1REG $\rightarrow$ RAMERRSTATUS, TCRAM_RAMERRSTATUS_ADDR_SERR); BIT_SET is iplemented as " =", which can clear the bits if they are already set. |                                                                                                                                                           |



| Table 1. Fixed in | This Release | (continued) |
|-------------------|--------------|-------------|
|-------------------|--------------|-------------|

| References    | Headline                                                                                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SDOCM00122928 | SafeTI: Bug in SL_SelfTest_DMA()<br>with DMA_SOFTWARE_TEST test                         | Test fails to first expected ok-return, based on register content, the Region 0 error is found: if (sl_dmaSoftwrTestConfig(&dma_test_varA,&dma_test_varB, DMA_PERMISSION_READ_ACCESS,&dmaCTRLPKT))<br>After some code inspection and careful reading of the device-specific TRM, it was found that the end-region is set like this sl_dmaREG->DMAMPROE = (uint32)(srcAddr) + sizeof(uint32);<br>This resulted the DMAPROS to be240 and DMAPROE be +4 so244.<br>The variables A and B used in testing are stack variables and for me those addresses are after each other240 and244, respectively. After the end region setting was changed like this (-1), the test started to work sl_dmaREG->DMAMPROE = (uint32)(srcAddr) + sizeof(uint32)-1U;<br>Based on the device-specific TRM, the PROE is end address of the region so the initial code is wrong and sets region 1 byte too far.<br>Given the severity of this bug, it is imperative that you also check the test suite implementation to insure it can catch this error and that the expected results for passing is correct.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| SDOCM00122867 | SL_SelfTest_Status_CCMR4F Self<br>Test Error Type (STET) is<br>interchanged             | <pre>The two error types are interchanged in the following code:<br/>if (CCMR4F_CCMSR_STET == (uint32) (ccmr4fREG1-<br/>&gt;_CCMSR &amp; CCMR4F_CCMSR_STET)) {<br/>failInfoccmr4f-<br/>&gt;failInfo = CCMR4F_ST_ERR_COMPARE_MATCH;<br/>} else {<br/>failInfoccmr4f-<br/>&gt;failInfo = CCMR4F_ST_ERR_COMPARE_MISMATCH;<br/>}<br/>According to the device-specific TRM and design spec, a 1 means<br/>MISMATCH and a 0 means MATCH:<br/>0 = self test failed during Compare Match Test<br/>1 = self test failed during Compare Mismatch Test</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| SDOCM00122933 | Handling of nERROR pin clearing in<br>CCMR4F_SELF_TEST_ERROR_FO<br>RCING                | In the SafeTI Diagnostic library function boolean, SL_SelfTest_CCMR4F (<br>SL_SelfTestType testType, boolean bMode, SL_CCMR4F_FailInfo * config)<br>test condition CCMR4F_SELF_TEST_ERROR_FORCING, the ESM error<br>condition that is triggered is a group 1 error and, as such, has no dedicated<br>nERROR or interrupt response unless configured as such. The test forces<br>the error then sets the results appropriately, but after the test is completed,<br>the software calls_SL_HoldNClear_nError(), which attempts to clear the<br>nERROR signal that has not been set. Given, the CCMR4F is still<br>functionally active during this test, there could be a real CCMR4F error<br>condition or other error that would then be masked if it were to occur during<br>the execution of the test or if an error should happen after the assertion of<br>the nERROR reset bit. For more information, see the <i>ERROR Pin Timing</i> -<br><i>Example 5</i> figure in the <i>TMS570LS12x/11x 16/32-Bit RISC Flash</i><br><i>Microcontroller Technical Reference Manual</i> . For explanation and advisory<br>against such assertion of the nERROR reset prior to a real error<br>occurrence, see the <i>ERROR Pin Timing</i> - <i>Example 5</i> figure. This same<br>issue is present in the test of CCMR5F. It is also worth noting that. This<br>same issue is present in the test of CCMR5F. It is also worth noting that<br>these are the only instances where a group 1 error is handled in this way. |
| SDOCM00122915 | Please enhance the documentation<br>for the following (destructive)<br>peripheral tests | The following peripheral tests are destructive, (if they are disturbing the normal operation of the module they apply to in some way): <ul> <li>SL_SelfTest_DMA(DMA_SOFTWARE_TEST)</li> <li>SL_SelfTest_DMA(DMA_SRAM_PARITY_TEST)</li> <li>SL_SelfTest_VIM(VIM_SRAM_PARITY_TEST)</li> <li>SL_SelfTest_VIM(VIM_SOFTWARE_TEST)</li> <li>SL_SelfTest_HET(HET_SRAM_PARITY_TEST)</li> <li>SL_SelfTest_HTU(HTU_SRAM_PARITY_TEST)</li> <li>All of the tests listed are disturbing the normal operation of the respective module.</li> <li>DMA tests will reconfigure a DMA channel to perform the test or the HET_SRAM_PARITY_TEST will introduce a fault in the RAM that will cause the HET to stop operation. Thus, normal operation will somehow be disturbed by these tests, even if the test performs a cleanup afterwards and the module can continue its normal operation.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

Texas Instruments

www.ti.com

| Table 1. Fixed in | This Release | (continued) |
|-------------------|--------------|-------------|
|-------------------|--------------|-------------|

| References    | Headline                                                                                                                           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SDOCM00122912 | SL_Init_ResetReason returns<br>RESET_TYPE_DEBUG incase reset<br>reason is unknown.                                                 | The final else branch in the function SL_Init_ResetReason causes it to<br>return RESET_TYPE_DEBUG if the reset reason is unknown, not signaled<br>by SysEsr.<br>else<br>{<br>/*default reset type*/<br>retVal = RESET_TYPE_DEBUG;<br>}<br>Some IDE's including CCS do set the PC to 0 to simulate a CPU reset, in<br>this case the else branch shown above is executed.<br>However, this simulated reset is quite different from a rel CPU reset and<br>from a System Reset which equals the Debug (ICEPICK) reset. Therefore,<br>the customer can't rely on the value returned by SL_Init_ResetReason. |
| SDOCM00122904 | Error Pin check Entry condition check<br>is not valid for the function<br>SL_SelfTest_PBIST().                                     | <pre>PBIST test / self Test does not affect Error pin in case of Failure so, Error<br/>Pin check Entry condition check is not valid for the function<br/>SL_SelfTest_PBIST().<br/>The following check must be removed<br/>/* If nERROR is active then do not proceed with<br/>tests that trigger nERROR */<br/>if((boolean)(TRUE) == SL_ESM_nERROR_Active()){<br/>SL_Log_Error(FUNC_ID_ST_PBIST,<br/>ERR_TYPE_ENTRY_CON, 2u);<br/>return(retVal);</pre>                                                                                                                                                 |
| SDOCM00122845 | Incorrect use of size of operator in Safety library demo code                                                                      | <ul> <li>The statements:</li> <li>for(i = 0;i &lt;(sizeof(all2portmemories)/sizeof(uint32));i++)</li> <li>for(j =0;j&lt;(size of(all2portalgos)/siz eof(uint32));j++) are incorrect.<br/>There is no need to divide by the size of (uint32).</li> </ul>                                                                                                                                                                                                                                                                                                                                                 |
| SDOCM00122769 | Wrong shift in Safety Library CRC example file                                                                                     | <pre>Line in the sys_startup.c files<br/>crcAtInit_FLASH = SL_CRC_Calculate((uint64 *)<br/>(uint32)&amp;ulFlashStartAddr),<br/>((((uint32)&amp;ulFlashEndAddr)-<br/>((uint32)&amp;ulFlashStartAddr)) &gt;&gt; 6));<br/>should be "&gt;&gt;3" (divide by 8, not divide by 64)</pre>                                                                                                                                                                                                                                                                                                                      |
| SDOCM00122826 | Documentation: For GIO, not all ports<br>are available on all devices.<br>Parameter range checks only validate<br>for superset.    | Document that the customer should ensure that the GIO port/instance is valid for the given device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| SDOCM00122825 | Documentation: For DCAN, not all<br>ports are available on all devices.<br>Parameter range checks only validate<br>for superset.   | Document that the customer should ensure that the DCAN port/instance is valid for the given device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SDOCM00122824 | Documentation: For MibSPI, not all<br>ports are available on all devices.<br>Parameter range checks only validate<br>for superset. | Document that the customer should ensure that the MibSPI port/instance is valid for the given device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| SDOCM00122802 | Document the meanings of the fields of the structure _SL_STC_FailInfo                                                              | <ul> <li>The meaning of the three detailed fault fields in this struct is counterintuitive; improve the documentation to make this more clear.</li> <li>Here is a short description of the meaning for all four fields: <ul> <li>In an STC pass case (stResult==ST_PASS), CPU1Failure, CPU2Failure, TimeOutFailure should all be ST_FAIL.</li> <li>In an STC failure case (stResult==ST_FAIL), one or more of CPU1Failure, CPU2Failure, TimeOutFailure, TimeOutFailure would indicate ST_PASS to indicate that as the reason of failure.</li> </ul> </li> </ul>                                         |
| SDOCM00122842 | Documentation for<br>SL_SelfTest_PBIST,<br>SL_SelfTest_PBIST_StopExec and<br>SL_SelfTest_Status_PSCON is<br>wrong                  | Documentation for SL_SelfTest_PBIST, SL_SelfTest_PBIST_StopExec and SL_SelfTest_Status_PSCON is wrong there is no function SL_SelfTest_PBIST_ExecStatus.                                                                                                                                                                                                                                                                                                                                                                                                                                                |



| Table 1. | Fixed in | This | Release | (continued) |
|----------|----------|------|---------|-------------|
|----------|----------|------|---------|-------------|

| References    | Headline                                                                                                          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------------|-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SDOCM00122840 | Description of the parameter<br>flash_stResult in SL_SelfTest_Flash()<br>is wrong                                 | The description of the parameter flash_stResult says that this is a pointer to a structure and in the additional note it is stated, that member param1 is not valid for all tests.<br>However, flash_stResult is a enum and not a structure and also has no member param1.                                                                                                                                                                                                                                                                                                                                                                                             |
| SDOCM00122819 | Document that<br>_SL_HoldNClear_nError<br>unconditionally resets the nError pin                                   | The function _SL_HoldNClear_nError unconditionally resets the nError pin<br>in many self test functions. However, the application might rely on the<br>nError pin staying activated once a real fault was detected. Even if it is<br>unlikely, the current implementation might mask the nError pin and could<br>cause issues on application level.                                                                                                                                                                                                                                                                                                                    |
| SDOCM00122812 | Redefine<br>SL_FLAG_SET/CLEAR/GET with<br>argument type of SL_SelfTestType to<br>avoid implicit type cast         | Redefine SL_FLAG_SET/CLEAR/GET with argument type of SL_SelfTestType to avoid implicit type cast.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| SDOCM00122808 | Example ESM_ApplicationCallback<br>many ESM SRx writes are faulty and<br>clear all set bits instead of only one   | The Status Registers (SRx) are clear on write (WPC), which means that the status bit gets cleared if a one in written to it.<br>Many if not all of the status clear operations in ESM_ApplicationCallback are written with in a read modify write way with a logic or which causes all pending bits to be cleared instead of only one. This could lead to masking real faults and should be corrected in this example provided with the library.                                                                                                                                                                                                                       |
| SDOCM00122838 | SL_SelfTestL2L3Interconnect<br>documentation is incorrect                                                         | The description for SL_SelfTestL2L3Interconnect lists two test types:<br>• L2L3INTERCONNECT_RESERVED_ACCESS<br>• L2L3INTERCONNECT_UNPRIVELEGED_ACCESS<br>However, these do not exist. Instead, there are four:<br>• L3INTERCONNECT_RESERVED_ACCESS<br>• L2INTERCONNECT_RESERVED_ACCESS<br>• L3INTERCONNECT_UNPRIVELEGED_ACCESS<br>• L3INTERCONNECT_UNPRIVELEGED_ACCESS<br>• L2INTERCONNECT_UNPRIVELEGED_ACCESS                                                                                                                                                                                                                                                         |
| SDOCM00122829 | DMA ECC Single bit test mode:<br>EDACMODE assumed to be enabled                                                   | In the case of DMA ECC test for single bit failures, the SBERR bit indicates if a single bit error has occurred and was corrected by the ECC logic. The auto-correction is controlled by EDACMODE. In the implementation, the EDACMODE is not forced to be enabled, and if in the default application configuration is not enabled, the SBERR bit will not be set. Assumption should be documented in the device-specific user's guide.                                                                                                                                                                                                                                |
| SDOCM00122811 | _SL_HoldNClear_nError<br>unconditionally resets the nError pin                                                    | The function _SL_HoldNClear_nError unconditionally resets the nError pin<br>in many self test functions. However, the application might rely on the<br>nError pin staying activated once a real fault was detected. Even if it is<br>unlikely, the current implementation might mask the nError pin and could<br>cause issues on application level. Clear indication in the API documentation<br>is required.                                                                                                                                                                                                                                                          |
| SDOCM00122791 | (Child) Implementation of<br>_SL_Kickoff_STC_execution in<br>Safety Library Assumes WFI always<br>enters standby. | Really all platforms.<br>The code for _SL_Kickoff_STC_execution assumes that the WFI always<br>causes the standby state. This is not correct. The Arm® Architecture manual<br>explains that WFI is a hint. The instruction can be retired without the CPU<br>ever entering standby. It takes some cycles to enter standby due to the<br>need to do things like flush the write buffer, and if, during this time, an<br>interrupt or debug request occurs, the CPU will not enter standby.<br>If the CPU does not enter standby, then even though WFI is executed the<br>code will resume execution after the WFI.<br>LBIST will not run and the CPU will not be reset. |
| SDOCM00122789 | SL_SelfTest_STC nERROR entry<br>condition check doesn't set retval to<br>FALSE                                    | The nERROR entry condition check in SL_SelfTest_STC does not set retval to FALSE. This is no functional issue as the variable is initialized to FALSE at the beginning but it is inconsistent to the other condition checks which explicitly set the retval variable.                                                                                                                                                                                                                                                                                                                                                                                                  |
| SDOCM00121630 | Need #defines for PBIST RAM<br>groups to make code readable.<br>Otherwise it's a support problem.                 | For more information, see the forum post.<br>Having a hard coded hex # instead of something humanly readable makes<br>it difficult to understand what needs fixing when changing/adapting to a<br>lower end MCU with subset of ESRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                  |



Page

Known Issues

# 4 Known Issues

Table 2. Summary of Known Issues

#### Title

 HERCULES\_SW-5107
 —Version B implementation of the Stuck at zero test for efuse is not available in Diagnostic library.
 6

 HERCULES\_SW-5113
 —TPS-Driver - Reset on enabling a ABIST and LBIST Run.
 6

 HERCULES\_SW-5126
 —TPS\_GetWatchdogFailureStatus giving failure status as TRUE when Watchdog fail count is 7 and Watchdog reset is not enabled.
 6

 HERCULES\_SW-5195
 —DMA\_SOFTWARE\_TEST fails.
 7

 HERCULES\_SW-6014
 —demo\_app in the SDL sw incorrectly uses size of unary operator in calling PBIST routine.
 7

 HERCULES\_SW-6087
 —The user's guide does not contain the macros for PBIST RAM groups for TMS570LC4357 and RM57.
 7

 HERCULES\_SW-6124
 —Flash self test using SDL on TMS570LC43x and RM57Lx devices causes abort.
 8

 HERCULES\_SW-6130
 —Fix for wrong shift in CRC calculation not applied to code for IAR toolchain.
 8

## HERCULES\_SW-5107 Version B implementation of the Stuck at zero test for efuse is not available in Diagnostic library

 Issue details
 The TRM specifies of two ways of doing the stuck at 0 test for efuse. For more information, see the Stuck at Zero Test chapter in the TMS570LS12x/11x 16/32-Bit RISC Flash Microcontroller Technical Reference Manual. The version B is not implemented.

Devices All device platforms.

**Workaround** This is a feature gap and not a bug. Customers can implement this using the description in the TRM.

#### HERCULES\_SW-5113 TPS-Driver - Reset on enabling a ABIST and LBIST Run.

Issue details Power reset is observed when enabling the ABIST/LBIST run by writing the LBIST\_EN and ABIST\_EN bits in the safety\_bist\_ctrl register of the TPS device.

Devices All device platforms

**Workaround** ABIST and LBIST must be run independently. Trying to run both ABIST and LBIST at the same time is not allowed.

# HERCULES\_SW-5126 TPS\_GetWatchdogFailureStatus giving failure status as TRUE when Watchdog fail count is 7 and Watchdog reset is not enabled

Issue details The API TPS\_GetWatchdogFailureStatus should return the failure status as true only when the watchdog failure count is 7 and the watchdog reset is enabled. But the failure status is returned as TRUE even when the watchdog failure count is 7 and watchdog reset is not enabled.

Devices All device platforms

Workaround The TPS65381A-Q1 datasheet has been updated to provide clarity on the working of the watchdog. When the fail counter reaches 7, device will not cause a RESET. The counter on reaching 7+1(or the next bad event after it has reached 7) will put the device to RESET state.



## HERCULES\_SW-5195 DMA\_SOFTWARE\_TEST fails

| Issue details   | DMA_SOFTWARE_TEST conducts test of MPU on DMA access to memory locations with defined read/write access. The diagnostic fails, the likely cause being that the memory locations under test are not 64-bit aligned. A #pragma directive is required to ensure 64-bit alignment of the allocated memories.                                                                                                            |  |  |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Devices         | All device platforms                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| Workaround      | Added a dummy variable in-between to get 64 bit alignment.                                                                                                                                                                                                                                                                                                                                                          |  |  |
| HERCULES_SW-601 | 4 demo_app in the SDL sw incorrectly uses sizeof unary operator in calling PBIST routine.                                                                                                                                                                                                                                                                                                                           |  |  |
| Issue details   | The issue is in the demo_app included with the SDL SW.at line 1936 as shown below where all2portmemories is an array of 64bit values. The obvious intention is for the sizeof to return the number of elements in the array since each element is associated with a 2 port RAM, but size of returns the number of bytes in the array. This would then return a much larger index value than the array has elements. |  |  |
|                 | <pre>/running PBISTALGO_MARCH13N_1PORT algorithms on 2 port memories/ for(i = 0;i &lt; (sizeof(all2portmemories));i++) {    /* only run March13N algorithm. */    {    retVal = SL_SelfTest_PBIST( PBIST_EXECUTE,    all2portmemories[i],    PBISTALGO_MARCH13N_2PORT);</pre>                                                                                                                                       |  |  |
| Devices         | TMS570LC43x,TMS570LS04x,TMS570LS12x,TMS570LS31x,RM42x,RM46x,RM48x,RM<br>57LX                                                                                                                                                                                                                                                                                                                                        |  |  |
| Workaround      | Please change the for loop implementation as given below:<br>for(i = 0;i < (sizeof(all2portmemories) / 8;i++)                                                                                                                                                                                                                                                                                                       |  |  |
| HERCULES_SW-608 | The user's guide does not contain the macros for PBIST RAM groups for TMS570LC4357 and RM57.                                                                                                                                                                                                                                                                                                                        |  |  |
| Issue details   | In the SafeTI Diagnostic Library - User's Guide, the macros for PBIST RAM Groups<br>under Modules are for Cortex-R4 devices. The user guide doesn't list the macros for<br>TMS570LC4357 and RM57x's PBIST RAM Groups. The macros for R5 devices need to<br>be updated here.                                                                                                                                         |  |  |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |

- Devices TMS570LC43x, RM57Lx
- **Workaround** The macros for Cortex-R5 devices exist in the source code. This is a documentation issue.



#### HERCULES\_SW-6124 — Flash self test using SDL on TMS570LC43x and RM57Lx devices causes abort.

www.ti.com

## HERCULES\_SW-6124 Flash self test using SDL on TMS570LC43x and RM57Lx devices causes abort.

| Issue details   | In SL_SelfTest_Flash API, the loop variable "content" is used outside the for() loop as shown below. If the if() condition inside the for() loop fails, the "break" is not executed, and the "content" will be 32.When "content" is 32, the index becomes 8. Since the size of CAM_INDEX is 8 (from 0 to 7, register), it run into data abort when index is 8.                                                                                                                                                        |  |  |  |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                 | <pre>for(content = 0U; content&lt;32U; content++) {     if((volatile uint32 *)(sl_epcREG1- &gt;CAM_CONTENT[content] &amp; EPC_CAM_CONTENT_ADDR) == (volatile uint32 *)(flashBadECC1 &amp; EPC_CAM_CONTENT_ADDR))     { </pre>                                                                                                                                                                                                                                                                                         |  |  |  |
|                 | <pre>break; } } /* Calculate the index location */ index = content/4; index = content/4;</pre>                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|                 | <pre>index = content - index*4;<br/>content = content/4;<br/>BF_SET(sl_epcREG1-<br/>&gt;CAM_INDEX[content], EPC_CAM_INDEX_CLEAR, EPC_CAM_INDEX_START(index),<br/>EPC_CAM_INDEX_LENGTH);</pre>                                                                                                                                                                                                                                                                                                                         |  |  |  |
| Devices         | TMS570LC43x, RM57Lx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| Workaround      | The workaround is to not use the loop variable outside the for() loop. Adding a counter before if() in for() loop, and using this counter outside the loop will solve the problem.                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|                 | <pre>unsigned int counter = 0;<br/>for(content = 0U; content&lt;32U; content++) {<br/>counter ++;<br/>if((volatile uint32 )(sl_epcREGI-<br/>&gt;CAM_CONTENT[content] &amp; EPC_CAM_CONTENT_ADDR) == (*volatile uint32<br/>*)(flashBadECC1 &amp; EPC_CAM_CONTENT_ADDR)) {<br/>break;<br/>}<br/>/* Calculate the index location */<br/>index = counter/4;<br/>index = counter/4;<br/>BF_SET(sl_epcREGI-<br/>&gt;CAM_INDEX[*counter*], EPC_CAM_INDEX_CLEAR, EPC_CAM_INDEX_START(index),<br/>EPC_CAM_INDEX_LENGTH);</pre> |  |  |  |
| HERCULES_SW-613 | 0 Fix for wrong shift in CRC calculation not applied to code for IAR toolchain.                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| Issue details   | Bug fix for issue SDOCM00122769 where in the sys_startup.c files crcAtInit_FLASH = SL_CRC_Calculate((uint64 *)((uint32)&ulFlashStartAddr), ((((uint32)&ulFlashEndAddr)-((uint32)&ulFlashStartAddr)) >> 6)); was changed to >>3. This was applied only to TI toolchain and not in IAR code in the demo application.                                                                                                                                                                                                    |  |  |  |

Devices TMS570LC43x,TMS570LS04x,TMS570LS12x,TMS570LS31x,RM42x,RM46x,RM48x,RM 57LX

WorkaroundModify crcAtInit\_FLASH = SL\_CRC\_Calculate((uint64 \*)((uint32)&ulFlashStartAddr),<br/>((((uint32)&ulFlashEndAddr)-((uint32)&ulFlashStartAddr)) >> 6)); to crcAtInit\_FLASH =<br/>SL\_CRC\_Calculate((uint64 \*)((uint32)&ulFlashStartAddr), ((((uint32)&ulFlashEndAddr)-<br/>((uint32)&ulFlashStartAddr)) >> 3));

in IAR demo application.

The same fix has been applied to TI toolchain code in the SDOCM00122769 fix.



- 5 References
  - TMS570LS12x/11x 16/32-Bit RISC Flash Microcontroller Technical Reference Manual



**Revision History** 

#### www.ti.com

# **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

|  | Changes fr | om Original | (April 2015 | ) to A | Revision |
|--|------------|-------------|-------------|--------|----------|
|--|------------|-------------|-------------|--------|----------|

| Changes from Original (April 2015) to A Revision |                                |   |
|--------------------------------------------------|--------------------------------|---|
| •                                                | Updates were made in Section 1 | 2 |
| •                                                | Update was made in Section 2.  | 2 |
| •                                                | Updates were made in Section 3 | 2 |
| •                                                | Updates were made in Section 4 | 6 |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated