# INA229-Q1/INA239-Q1 Functional Safety FIT Rate, FMD and Pin FMA



#### 1 Overview

This document contains information for INA229-Q1/INA239-Q1 (VSSOP-10 package) to aid in a functional safety system design. Information provided are:

- Functional Safety Failure In Time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- Component failure modes and their distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (Pin FMA)

Figure 1-1 shows the device functional block diagram for reference.



Figure 1-1. Functional Block Diagram

INA229-Q1/INA239-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards.



# 2 Functional Safety Failure In Time (FIT) Rates 2.1 VSSOP-10 Package

This section provides Functional Safety Failure In Time (FIT) rates for VSSOP-10 package of INA229-Q1/INA239-Q1 based on two different industry-wide used reliability standards:

- Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2

Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 109 Hours) |
|------------------------------|------------------------------|
| Total Component FIT Rate     | 6                            |
| Die FIT Rate                 | 2                            |
| Package FIT Rate             | 4                            |

The failure rate and mission profile information in Table 2-1 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11:

Mission Profile: Motor Control from Table 11

· Power dissipation: 25 mW

Climate type: World-wide Table 8Package factor (lambda 3): Table 17b

Substrate Material: FR4

· EOS FIT rate assumed: 0 FIT

Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                          | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|---------------------------------------------------|--------------------|----------------------------------|
| 5     | CMOS/BICMOS ASICs,<br>Analog & Mixed ≤ 50V supply | 60 FIT             | 70°C                             |

The Reference FIT Rate and Reference Virtual  $T_J$  (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



### 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for INA229-Q1/INA239-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures due to misuse or overstress.

Table 3-1. Die Failure Modes and Distribution

| Die Failure Modes                     | Failure Mode Distribution (%) |
|---------------------------------------|-------------------------------|
| ADC output bit error                  | 20%                           |
| ADC gain out of specification         | 20%                           |
| ADC offset out of specification       | 20%                           |
| Communication error                   | 15%                           |
| Register bit error                    | 10%                           |
| ADC mux select error                  | 5%                            |
| ALERT - false trip or failure to trip | 5%                            |
| Pin to pin short, any two pins        | 5%                            |



#### 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a Failure Mode Analysis (FMA) for the pins of the INA229-Q1/INA239-Q1 (VSSOP-10 package). The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to Ground (see Table 4-2)
- Pin open-circuited (see Table 4-3)
- Pin short-circuited to an adjacent pin (see Table 4-4)
- Pin short-circuited to VS (see Table 4-5)

Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

Table 4-1. TI Classification of Failure Effects

| Class | Failure Effects                                             |
|-------|-------------------------------------------------------------|
| Α     | Potential device damage that affects functionality          |
| В     | No device damage, but loss of functionality                 |
| С     | No device damage, but performance degradation               |
| D     | No device damage, no impact to functionality or performance |

Following are the assumptions of use and the device configuration assumed for the pin FMA in this section:

- $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$
- $V_S = 3.3 V$
- V<sub>CM</sub> = V<sub>IN-</sub> = 48 V

#### 4.1 VSSOP-10 Package

Figure 4-1 shows the INA229-Q1/INA239-Q1 pin diagram for the VSSOP-10 package. For a detailed description of the device pins please refer to the *Pin Configuration and Functions* section in the INA229-Q1/INA239-Q1 data sheet.



Figure 4-1. Pin Diagram (VSSOP-10) Package

Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                            |   |
|----------|---------|---------------------------------------------------------------------------------------------------------------------------------------|---|
| CS       | 1       | CS shorted to GND will keep the device active on the SPI bus. This may cause problems if other devices try to communicate on the bus. | D |
| MOSI     | 2       | MOSI shorted to GND. Loss of SPI communication.                                                                                       | В |
| ALERT    | 3       | ALERT forced to active mode. Loss of ALERT functionality.                                                                             | В |
| MISO     | 4       | MISO shorted to GND. Loss of SPI communication.                                                                                       | В |



| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                   |                                               |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|
| SCL      | 5       | SCL shorted to GND. Loss of SPI communication.                                                                                                               | В                                             |
| VS       | 6       | Power supply shorted to GND. No power to the device.                                                                                                         | В                                             |
| GND      | 7       | Normal operation.                                                                                                                                            | D                                             |
| VBUS     | 8       | VBUS shorted to GND. High current will flow from bus supply to GND.                                                                                          | В                                             |
| IN-      | 9       | In high-side configuration, a short from the bus supply to GND will occur resulting in high current flow. In low-side configuration, normal operation.       | B for<br>high-<br>side; D<br>for low-<br>side |
| IN+      | 10      | In high-side configuration, a short from the bus supply to GND will occur resulting in high current flow. In low-side configuration, input pins are shorted. | В                                             |

# Table 4-3. Pin FMA for Device Pins Open-Circuited

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                         |   |  |
|----------|---------|--------------------------------------------------------------------------------------------------------------------|---|--|
| CS       | 1       | CS pin is open. Loss of SPI communication.                                                                         | В |  |
| MOSI     | 2       | MOSI pin is open. Loss of SPI communication.                                                                       | В |  |
| ALERT    | 3       | ALERT pin is open. Loss of ALERT functionality.                                                                    | В |  |
| MISO     | 4       | MISO pin is open. Loss of SPI communication.                                                                       | В |  |
| SCL      | 5       | SCL pin is open. Loss of SPI communication.                                                                        | В |  |
| VS       | 6       | No power to the device.                                                                                            | В |  |
| GND      | 7       | No power to the device.                                                                                            | В |  |
| VBUS     | 8       | VBUS pin will float to an unknown voltage. Any measurements and calculations which depend on VBUS will be invalid. | В |  |
| IN-      | 9       | Cannot measure sense voltage.                                                                                      | В |  |
| IN+      | 10      | Cannot measure sense voltage.                                                                                      | В |  |

## Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

| Pin Name | Pin No. | Shorted to | Description of Potential Failure Effect(s)                                                                                                                                                                                                                                                                       | Failure<br>Effect<br>Class                    |
|----------|---------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|
| CS       | 1       | 2 - MOSI   | CS shorted to MOSI. Loss of SPI communication.                                                                                                                                                                                                                                                                   | В                                             |
| MOSI     | 2       | 3 - ALERT  | MOSI shorted to ALERT. Loss of SPI communication.                                                                                                                                                                                                                                                                | В                                             |
| ALERT    | 3       | 4 - MISO   | ALERT shorted to MISO. Loss of SPI communication.                                                                                                                                                                                                                                                                | В                                             |
| MISO     | 4       | 5 - SCL    | MISO shorted to SCL. Loss of SPI communication.                                                                                                                                                                                                                                                                  | В                                             |
| SCL      | 5       | 6 - VS     | SCL shorted to VS. Loss of SPI communication.                                                                                                                                                                                                                                                                    | В                                             |
| VS       | 6       | 7 - GND    | Power supply shorted to GND. No power to the device.                                                                                                                                                                                                                                                             | В                                             |
| GND      | 7       | 8 - VBUS   | VBUS shorted to GND. High current will flow from bus supply to GND.                                                                                                                                                                                                                                              | В                                             |
| VBUS     | 8       | 9 - IN-    | In high-side configuration, input pins are shorted and applied sense voltage is 0 V. In low-side configuration, a short from the bus supply to GND will occur resulting in high current flow.                                                                                                                    | В                                             |
| IN-      | 9       | 10 - IN+   | Input pins shorted together. Applied sense voltage is 0 V.                                                                                                                                                                                                                                                       | В                                             |
| IN+      | 10      | 1 - CS     | In high-side configuration, a short from the bus supply to CS will occur. If CS is driven to voltage > VS + 0.3 V, the device could be damaged. In low-side configuration, CS shorted to GND will keep the device active on the SPI bus. This may cause problems if other devices try to communicate on the bus. | A for<br>high-<br>side; D<br>for low-<br>side |



#### Table 4-5. Pin FMA for Device Pins Short-Circuited to VS

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                                                      | Failure<br>Effect<br>Class                    |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|
| CS       | 1       | CS shorted to VS. Loss of SPI communication.                                                                                                                                                    | В                                             |
| MOSI     | 2       | MOSI shorted to VS. Loss of SPI communication.                                                                                                                                                  | В                                             |
| ALERT    | 3       | ALERT shorted to VS. When ALERT is driven low, device could be damaged if input current is > 10 mA.                                                                                             | А                                             |
| MISO     | 4       | MISO shorted to VS. When MISO is driven low, device could be damaged if input current is > 10 mA.                                                                                               | А                                             |
| SCL      | 5       | SCL shorted to VS. Loss of SPI communication.                                                                                                                                                   | В                                             |
| VS       | 6       | Normal operation.                                                                                                                                                                               | D                                             |
| GND      | 7       | Power supply shorted to GND. No power to the device.                                                                                                                                            | В                                             |
| VBUS     | 8       | VBUS shorted to VS. The device could be damaged if VS is driven to a voltage > 6 V.                                                                                                             | Α                                             |
| IN-      | 9       | In high-side configuration, VBUS shorted to VS. The device could be damaged if VS is driven to a voltage > 6 V. In low-side configuration, power supply shorted to GND. No power to the device. | A for<br>high-<br>side; B<br>for low-<br>side |
| IN+      | 10      | In high-side configuration, VBUS shorted to VS. The device could be damaged if VS is driven to a voltage > 6 V. In low-side configuration, power supply shorted to GND. No power to the device. | A for<br>high-<br>side; B<br>for low-<br>side |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated