

# SN3257-Q1 Functional Safety FIT Rate, FMD and Pin FMA

Saminah Chaudhry

#### 1 Overview

This document contains information for SN3257-Q1 (TSSOP-16 and SOT-23 package) to aid in a functional safety system design. Information provided are:

- Functional Safety Failure In Time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- Component failure modes and their distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (Pin FMA)

Figure 1 shows the device functional block diagram for reference.



\*Internal 6M $\Omega$  Pull-Down on Logic Pins

Figure 1. Functional Block Diagram

SN3257-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards.



# 2 Functional Safety Failure In Time (FIT) Rates

This section provides Functional Safety Failure In Time (FIT) rates for the TSSOP-16 and SOT-23 package of SN3257-Q1 based on two different industry-wide used reliability standards:

- Table 1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2 provides FIT rates based on the Siemens Norm SN 29500-2

Table 1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |        |  |
|------------------------------|------------------------------------------|--------|--|
| FIT IEC TR 02360 / ISO 20202 | TSSOP-16                                 | SOT-23 |  |
| Total Component FIT Rate     | 13                                       | 9      |  |
| Die FIT Rate                 | 4                                        | 4      |  |
| Package FIT Rate             | 9                                        | 5      |  |

The failure rate and mission profile information in Table 1 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11:

Mission Profile: Motor Control from Table 11

Power dissipation:100 mW

Climate type: World-wide Table 8Package factor (lambda 3): Table 17b

Substrate Material: FR4

EOS FIT rate assumed: 0 FIT

Table 2. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category               | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|------------------------|--------------------|----------------------------------|
| 5     | Digital, Analog, Mixed | 20 FIT             | 55°C                             |

The Reference FIT Rate and Reference Virtual  $T_J$  (junction temperature) in Table 2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



# 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for SN3257-Q1 in Table 3 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures due to misuse or overstress.

 Die Failure Modes
 Failure Mode Distribution (%)

 Switch channel stuck on
 20%

 Switch channel stuck off
 20%

 Switch functional - high resistance
 25%

 Switch out of specification voltage or leakage
 25%

 Pin to Pin short any two pins
 10%

Table 3. Die Failure Modes and Distribution

# 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a Failure Mode Analysis (FMA) for the pins of the SN3257-Q1 (TSSOP-16 and SOT-23 package). The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to Ground (see Table 5)
- Pin open-circuited (see Table 6)
- Pin short-circuited to an adjacent pin (see Table 7)
- Pin short-circuited to VDD (see Table 8)

Table 5 through Table 8 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4.

| Class Failure Effects |                                                             |
|-----------------------|-------------------------------------------------------------|
| А                     | Potential device damage that affects functionality          |
| В                     | No device damage, but loss of functionality                 |
| С                     | No device damage, but performance degradation               |
| D                     | No device damage, no impact to functionality or performance |

**Table 4. TI Classification of Failure Effects** 

# 4.1 TSSOP-16 and SOT-23 Package

Figure 2 and Figure 3 shows the SN3257-Q1 pin diagram for the TSSOP-16 and SOT-23 package. For a detailed description of the device pins please refer to the 'Pin Configuration and Functions' section in the SN3257-Q1 datasheet.







Figure 3. Pin Diagram (SOT-23 Package)



### Table 5. Pin FMA for Device Pins Short-Circuited to Ground

| Pin Name | in Name Pin No. Description of Potential Failure Effect(s) |                                                                                                                                                                  | Failure<br>Effect<br>Class |  |
|----------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--|
| SEL      | 1                                                          | SEL stuck low. Cannot control switch states                                                                                                                      | В                          |  |
| S1A      | 2                                                          | Corruption of signal passed onto the D1 pin. If there is no limiting resistor in the switch path device damage possible                                          | Α                          |  |
| S1B      | 3                                                          | Corruption of signal passed onto the D1 pin. If there is no limiting resistor in the switch path device damage possible                                          | Α                          |  |
| D1       | 4                                                          | Corruption of signal passed onto the S1A/S1B pins. If there is no limiting resistor in the switch path device damage possible                                    | Α                          |  |
| S2A      | 5                                                          | Corruption of signal passed onto the D2 pin. If there is no limiting resistor in the switch path device damage possible                                          | Α                          |  |
| S2B      | 6                                                          | Corruption of signal passed onto the D2 pin. If there is no limiting resistor in the switch path device damage possible                                          |                            |  |
| D2       | 7                                                          | Corruption of signal passed onto the S2A/S2B pins. If there is no limiting resistor in the switch path device damage possible                                    |                            |  |
| GND      | 8                                                          | No effect, normal operation                                                                                                                                      | D                          |  |
| D3       | 9                                                          | Corruption of signal passed onto the S3A/S3B pins. If there is no limiting resistor in the switch path device damage possible                                    | Α                          |  |
| S3B      | 10                                                         | Corruption of signal passed onto the D3 pin. If there is no limiting resistor in the switch path device damage possible                                          |                            |  |
| S3A      | 11                                                         | Corruption of signal passed onto the D3 pin. If there is no limiting resistor in the switch path device damage possible                                          |                            |  |
| D4       | 12                                                         | Corruption of signal passed onto the S4A/S4B pins. If there is no limiting resistor in the switch path device damage possible                                    |                            |  |
| S4B      | 13                                                         | Corruption of signal passed onto the D4 pin. If there is no limiting resistor in the switch path device damage possible                                          |                            |  |
| S4A      | 14                                                         | Corruption of signal passed onto the D4 pin. If there is no limiting resistor in the switch path device damage possible                                          |                            |  |
| /EN      | 15                                                         | /EN Stuck low. Can no longer disable device                                                                                                                      | В                          |  |
| VDD      | 16                                                         | Device unpowered. Device not functional. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage may be plausible. | Α                          |  |

# Table 6. Pin FMA for Device Pins Open-Circuited

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                           | Failure<br>Effect<br>Class |
|----------|---------|--------------------------------------------------------------------------------------|----------------------------|
| SEL      | 1       | Loss of control of SEL pin. Cannot control switch. Will default to all A switches on | В                          |
| S1A      | 2       | Corruption of signal passed onto the D1 pin.                                         | В                          |
| S1B      | 3       | Corruption of signal passed onto the D1 pin.                                         | В                          |
| D1       | 4       | Corruption of signal passed onto the S1A/S1B pins.                                   | В                          |
| S2A      | 5       | Corruption of signal passed onto the D2 pin.                                         | В                          |
| S2B      | 6       | Corruption of signal passed onto the D2 pin.                                         | В                          |
| D2       | 7       | Corruption of signal passed onto the S2A/S2B pins.                                   | В                          |
| GND      | 8       | No effect, normal operation                                                          | В                          |
| D3       | 9       | Corruption of signal passed onto the S3A/S3B pins.                                   | В                          |
| S3B      | 10      | Corruption of signal passed onto the D3 pin.                                         | В                          |
| S3A      | 11      | Corruption of signal passed onto the D3 pin.                                         | В                          |
| D4       | 12      | Corruption of signal passed onto the S4A/S4B pins.                                   | В                          |
| S4B      | 13      | Corruption of signal passed onto the D4 pin.                                         | В                          |
| S4A      | 14      | Corruption of signal passed onto the D4 pin.                                         | В                          |
| /EN      | 15      | Loss of control of /EN pin. Cannot disable switch. Will default to switches enabled  | В                          |
| VDD      | 16      | Device unpowered. Device not functional.                                             | В                          |



# Table 7. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

| Pin Name | Pin No. | Shorted<br>To | Description of Potential Failure Effect(s)                                                                                    | Failure<br>Effect<br>Class |
|----------|---------|---------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| SEL      | 1       | S1A           | Corruption of signal passed onto the D1 pin. Switch state will be undefined                                                   | В                          |
| S1A      | 2       | S1B           | Corruption of signal passed onto the D1 pin.                                                                                  | В                          |
| S1B      | 3       | D1            | Corruption of signal passed onto the D1 pin.                                                                                  | В                          |
| D1       | 4       | S2A           | Corruption of signal passed onto the S1A/S1B & D2 pins.                                                                       | В                          |
| S2A      | 5       | S2B           | Corruption of signal passed onto the D2 pin.                                                                                  | В                          |
| S2B      | 6       | D2            | Corruption of signal passed onto the D2 pin.                                                                                  | В                          |
| D2       | 7       | GND           | Corruption of signal passed onto the S2A/S2B pins. If there is no limiting resistor in the switch path device damage possible | Α                          |
| GND      | 8       | D3            | Not considered, Corner pin.                                                                                                   | D                          |
| D3       | 9       | S3B           | Corruption of signal passed onto the S3A/S3B & D3 pins.                                                                       | Α                          |
| S3B      | 10      | S3A           | Corruption of signal passed onto the D3 pin.                                                                                  | Α                          |
| S3A      | 11      | D4            | Corruption of signal passed onto the S3A & D3/D4 pins.                                                                        | Α                          |
| D4       | 12      | S4B           | Corruption of signal passed onto the D4 pin.                                                                                  | Α                          |
| S4B      | 13      | S4A           | Corruption of signal passed onto the D4 pin.                                                                                  | Α                          |
| S4A      | 14      | /EN           | Corruption of signal passed onto the D4 pin. Switch state will be undefined                                                   | Α                          |
| /EN      | 15      | VDD           | /EN Stuck high. Can no longer enable the device                                                                               | В                          |
| VDD      | 16      | SEL           | Not considered, Corner pin.                                                                                                   | D                          |

Table 8. Pin FMA for Device Pins Short-Circuited to VDD

| Pin Name Pin No. Description of Potential Failure Effect(s) |    |                                                                                                                                                                  |   |
|-------------------------------------------------------------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| SEL                                                         | 1  | SEL stuck high. Cannot control switch states                                                                                                                     |   |
| S1A                                                         | 2  | Corruption of signal passed onto the D1 pin. If there is no limiting resistor in the switch path device damage possible                                          | А |
| S1B                                                         | 3  | Corruption of signal passed onto the D1 pin. If there is no limiting resistor in the switch path device damage possible                                          | Α |
| D1                                                          | 4  | Corruption of signal passed onto the S1A/S1B pins. If there is no limiting resistor in the switch path device damage possible                                    | Α |
| S2A                                                         | 5  | Corruption of signal passed onto the D2 pin. If there is no limiting resistor in the switch path device damage possible                                          | А |
| S2B                                                         | 6  | Corruption of signal passed onto the D2 pin. If there is no limiting resistor in the switch path device damage possible                                          |   |
| D2                                                          | 7  | Corruption of signal passed onto the S2A/S2B pins. If there is no limiting resistor in the switch path device damage possible                                    |   |
| GND                                                         | 8  | Device unpowered. Device not functional. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage may be plausible. |   |
| D3                                                          | 9  | Corruption of signal passed onto the S3A/S3B pins. If there is no limiting resistor in the switch path device damage possible                                    |   |
| S3B                                                         | 10 | Corruption of signal passed onto the D3 pin. If there is no limiting resistor in the switch path device damage possible                                          |   |
| S3A                                                         | 11 | Corruption of signal passed onto the D3 pin. If there is no limiting resistor in the switch path device damage possible                                          |   |
| D4                                                          | 12 | Corruption of signal passed onto the S4A/S4B pins. If there is no limiting resistor in the switch path device damage possible                                    |   |
| S4B                                                         | 13 | Corruption of signal passed onto the D4 pin. If there is no limiting resistor in the switch path device damage possible                                          |   |
| S4A                                                         | 14 | Corruption of signal passed onto the D4 pin. If there is no limiting resistor in the switch path device damage possible                                          |   |
| /EN                                                         | 15 | /EN Stuck high. Can no longer enable the device                                                                                                                  | В |
| VDD                                                         | 16 | No effect, normal operation                                                                                                                                      | D |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated