

# THVD4421 Multiprotocol (RS-232, RS-422, RS485) Transceiver with Integrated 120Ω Switchable Termination Resistor and IEC-ESD protection

## 1 Features

- Meets or exceeds the requirements of the TIA/EIA-485A and TIA/EIA-232F standards
- 2 transmitters, 2 receivers for RS-232
- 1 transmitter, 1 receiver for RS-485
- On-chip switchable 120Ω termination resistor for RS-485 mode
- Integrated charge-pump for RS-232 signaling
- 3V to 5.5V supply voltage
- 1.65V to 5.5V supply for logic data and control signals
- RS-485 differential output exceeds 2.1V for PROFIBUS compatibility with 5V supply
- Large output swing (typical  $\pm 9V$ ) for RS-232 mode
- SLR Pin Selectable Data Rates:
  - RS-232 3T5R mode: 250kbps and 1Mbps
  - RS-485 half-duplex and full-duplex mode: 500kbps and 20Mbps
- Bus I/O protection
  - $\pm 16kV$  HBM ESD
  - $\pm 8kV$  IEC 61000-4-2 contact and  $\pm 15kV$  air-gap discharge
  - $\pm 4kV$  IEC 61000-4-4 fast transient burst
- Diagnostic loopback for both RS-232 mode
- Shutdown pin for extremely low current consumption (10 $\mu$ A typical) in disabled state
- Glitch-free power-up and down for hot plug-in capability
- 1/8 unit load (up to 256 bus nodes) for RS-485
- Open, short, and idle bus failsafe for RS-485 receiver
- Bus short-circuit protection, thermal shutdown
- Extended ambient temperature range: -40°C to 125°C
- Space-saving thermally efficient 5mm x 5mm VQFN-32 package

## 2 Applications

- Industrial PC
- Factory automation and control
- HVAC systems
- Building automation
- Point-of-sale terminals
- Grid infrastructure
- Industrial transport

## 3 Description

THVD4421 is a highly integrated and robust multiprotocol transceiver supporting RS-232, RS-422 and RS-485 physical layers. The device has two transmitters and two receivers to enable 2T2R RS-232 port. The device also integrates one transmitter and one receiver to enable half and full duplex RS-485 port. MODE selection pins enable shared bus and logic pins for the protocols to share a common single connector. Integrated termination for RS-485 bus pins and for RS-232 receiver inputs is provided so no external components are needed to realize a fully-functional communication port. These devices have slew rate select feature that enables them to be used at two maximum speeds based on the SLR pin setting.

These devices feature integrated Level 4 IEC ESD protection, eliminating the need for external system-level protection components. Diagnostic loopback mode for RS-232 is provided to check for logic to bus and bus to logic path functional integrity and check for cable or connector shorts. In addition, the RS-485 receiver fail-safe feature drives logic high on received logic output when the bus inputs are open or shorted together or when the bus is idle. Shutdown mode consumes ultra-low current (10 $\mu$ A typical) suited for power-sensitive applications. The device needs 3V to 5.5V supply that powers the charge pump for RS-232 and the drivers and receivers for both RS-232 and RS-485. A separate logic supply  $V_{IO}$  (1.65V to 5.5V) enables interface with low level microcontrollers.

### Package Information

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |
|-------------|------------------------|-----------------------------|
| THVD4421    | VQFN (32)              | 5mm x 5mm                   |

(1) For more information, see [Section 11](#).

(2) The package size (length x width) is a nominal value and includes pins, where applicable.



**THVD4421 Simplified Schematic**



An **IMPORTANT NOTICE** at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. **PRODUCTION DATA**.

## Table of Contents

|                                                                    |          |                                                                          |           |
|--------------------------------------------------------------------|----------|--------------------------------------------------------------------------|-----------|
| <b>1 Features</b> .....                                            | <b>1</b> | <b>6 Parameter Measurement Information</b> .....                         | <b>17</b> |
| <b>2 Applications</b> .....                                        | <b>1</b> | <b>7 Detailed Description</b> .....                                      | <b>23</b> |
| <b>3 Description</b> .....                                         | <b>1</b> | 7.1 Overview.....                                                        | 23        |
| <b>4 Pin Configuration and Functions</b> .....                     | <b>3</b> | 7.2 Functional Block Diagrams.....                                       | 23        |
| <b>5 Specifications</b> .....                                      | <b>5</b> | 7.3 Feature Description.....                                             | 24        |
| 5.1 Absolute Maximum Ratings.....                                  | 5        | 7.4 Device Functional Modes.....                                         | 27        |
| 5.2 ESD Ratings .....                                              | 5        |                                                                          |           |
| 5.3 ESD Ratings [IEC].....                                         | 5        |                                                                          |           |
| 5.4 Recommended Operating Conditions.....                          | 6        |                                                                          |           |
| 5.5 Thermal Information.....                                       | 6        |                                                                          |           |
| 5.6 Power Dissipation.....                                         | 6        |                                                                          |           |
| 5.7 Electrical Characteristics.....                                | 7        |                                                                          |           |
| 5.8 Switching Characteristics_RS-485_500kbps.....                  | 10       |                                                                          |           |
| 5.9 Switching Characteristics_RS-485_20Mbps.....                   | 10       |                                                                          |           |
| 5.10 Switching Characteristics, Driver_RS232.....                  | 11       |                                                                          |           |
| 5.11 Switching Characteristics, Receiver_RS232.....                | 11       |                                                                          |           |
| 5.12 Switching Characteristics_MODE switching.....                 | 12       |                                                                          |           |
| 5.13 Switching Characteristics_RS-485_Termination<br>resistor..... | 13       |                                                                          |           |
| 5.14 Switching Characteristics_Loopback mode.....                  | 13       |                                                                          |           |
| 5.15 Typical Characteristics.....                                  | 14       |                                                                          |           |
|                                                                    |          | <b>8 Application and Implementation</b> .....                            | <b>33</b> |
|                                                                    |          | 8.1 Application Information .....                                        | 33        |
|                                                                    |          | 8.2 Typical Application.....                                             | 33        |
|                                                                    |          | 8.3 Power Supply Recommendations.....                                    | 38        |
|                                                                    |          | 8.4 Layout.....                                                          | 39        |
|                                                                    |          | <b>9 Device and Documentation Support</b> .....                          | <b>41</b> |
|                                                                    |          | 9.1 Device Support.....                                                  | 41        |
|                                                                    |          | 9.2 Receiving Notification of Documentation Updates.....                 | 41        |
|                                                                    |          | 9.3 Support Resources.....                                               | 41        |
|                                                                    |          | 9.4 Trademarks.....                                                      | 41        |
|                                                                    |          | 9.5 Electrostatic Discharge Caution.....                                 | 41        |
|                                                                    |          | 9.6 Glossary.....                                                        | 41        |
|                                                                    |          | <b>10 Revision History</b> .....                                         | <b>41</b> |
|                                                                    |          | <b>11 Mechanical, Packaging, and Orderable<br/>    Information</b> ..... | <b>41</b> |

## 4 Pin Configuration and Functions



**Figure 4-1. THVD4421  
32-Pin VQFN Package (RHB)  
Top View**

**Table 4-1. Pin Functions**

| NAME               | NO. | TYPE | DESCRIPTION                                                                                              |
|--------------------|-----|------|----------------------------------------------------------------------------------------------------------|
| V <sub>CC</sub>    | 1   | P    | 3V to 5.5V supply voltage                                                                                |
| L1                 | 2   | O    | Logic output                                                                                             |
| L2                 | 3   | O    | Logic output (RS-232/RS-485). External Pull up resistor is recommended                                   |
| L3                 | 4   | I    | Logic input (RS-232/RS-485)                                                                              |
| L4                 | 5   | I    | Logic input                                                                                              |
| NC                 | 6   |      | Not connected internally. Can be left open or Grounded on PCB.                                           |
| NC                 | 7   |      |                                                                                                          |
| GND <sup>(1)</sup> | 8   | G    | Ground                                                                                                   |
| SLR                | 9   | I    | Slew rate control, internal pull-down. SLR=H enables slow speed (250kbps for RS-232, 500kbps for RS-485) |
| DIR                | 10  | I    | RS-485 TX/RX enable/disable. Internal pull-down                                                          |
| MODE0              | 11  | I    | MODE control pins                                                                                        |
| MODE1              | 12  | I    |                                                                                                          |
| V <sub>IO</sub>    | 13  | P    | 1.65V to 5.5V logic supply voltage                                                                       |
| TERM_TX            | 14  | I    | 120Ω Termination enable/disable across R1/R2 terminals. Internal Pull down                               |
| TERM_RX            | 15  | I    | 120Ω Termination enable/disable across R3/R4 terminals. Internal Pull down                               |
| SHDN               | 16  | I    | Device enable/disable. Internal pull-down                                                                |
| V <sub>CC</sub>    | 17  | P    | 3V to 5.5V supply voltage                                                                                |

**Table 4-1. Pin Functions (continued)**

| NAME               | NO.    | TYPE | DESCRIPTION                                                     |
|--------------------|--------|------|-----------------------------------------------------------------|
| R4                 | 18     | I/O  | RS-232 driver output or RS-485 inverting receiver input (B)     |
| R3                 | 19     | I/O  | RS-232 driver output or RS-485 non-inverting receiver input (A) |
| GND <sup>(1)</sup> | 20, 21 | G    | Ground                                                          |
| NC                 | 22     |      | Not connected internally. Can be left open or Grounded on PCB.  |
| R2                 | 23     | I/O  | RS-232 receiver input or RS-485 bus pin (Y or A)                |
| R1                 | 24     | I/O  | RS-232 receiver input or RS-485 bus pin (Z or B)                |
| V <sub>CC</sub>    | 25     | P    | 3V to 5.5V supply voltage                                       |
| V-                 | 26     |      | Negative charge pump rail                                       |
| C2-                | 27     |      | Negative terminal of charge pump capacitor                      |
| C1-                | 28     |      | Negative terminal of charge pump capacitor                      |
| C1+                | 29     |      | Positive terminal of charge pump capacitor                      |
| V <sub>CC</sub>    | 30     | P    | 3V to 5.5V supply voltage                                       |
| C2+                | 31     |      | Positive terminal of charge pump capacitor                      |
| V+                 | 32     |      | Positive charge pump rail                                       |

(1) GND pins 8, 20, 21 all must be grounded on PCB.

## 5 Specifications

### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                            |                                                                                                                                                                          |  | MIN                   | MAX                   | UNIT |
|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-----------------------|-----------------------|------|
| Bus supply voltage                         | V <sub>CC</sub> to GND                                                                                                                                                   |  | -0.5                  | 6                     | V    |
| Logic supply voltage                       | V <sub>IO</sub> to GND                                                                                                                                                   |  | -0.5                  | V <sub>CC</sub> + 0.2 | V    |
| Charge pump positive-output supply voltage | V <sub>+</sub> to GND                                                                                                                                                    |  | -0.3                  | 14                    | V    |
| Charge pump negative-output supply voltage | V <sub>-</sub> to GND                                                                                                                                                    |  | 0.3                   | -14                   | V    |
| Charge pump capacitor terminals            | C <sub>1+</sub> to GND                                                                                                                                                   |  | V <sub>CC</sub> - 0.3 | V <sub>+</sub>        | V    |
| Charge pump capacitor terminals            | C <sub>2+</sub> to GND                                                                                                                                                   |  | -0.3                  | V <sub>+</sub>        | V    |
| Charge pump capacitor terminals            | C <sub>1-</sub> to GND                                                                                                                                                   |  | -0.3                  | V <sub>CC</sub>       | V    |
| Charge pump capacitor terminals            | C <sub>2-</sub> to GND                                                                                                                                                   |  | V <sub>-</sub>        | -0.3                  | V    |
| Bus voltage                                | Voltage at any bus pin (R <sub>1</sub> , R <sub>2</sub> , R <sub>3</sub> , R <sub>4</sub> ) with respect to GND                                                          |  | -16                   | 16                    | V    |
| Differential bus voltage                   | (R <sub>1</sub> -R <sub>2</sub> ) or (R <sub>2</sub> -R <sub>1</sub> ), (R <sub>3</sub> -R <sub>4</sub> ) or (R <sub>4</sub> -R <sub>3</sub> ) with termination disabled |  | -22                   | 22                    | V    |
| Differential bus voltage RS485 mode        | (R <sub>1</sub> -R <sub>2</sub> ) or (R <sub>2</sub> -R <sub>1</sub> ), (R <sub>3</sub> -R <sub>4</sub> ) or (R <sub>4</sub> -R <sub>3</sub> ) with termination enabled  |  | -6                    | 6                     | V    |
| Input voltage                              | Range at any logic pin (L <sub>3</sub> , L <sub>4</sub> , SLR, SHDN, TERM <sub>_TX</sub> , TERM <sub>_RX</sub> , MODE0, MODE1, DIR)                                      |  | -0.3                  | V <sub>IO</sub> + 0.2 | V    |
| Receiver output current                    | I <sub>O</sub> (L <sub>1</sub> , L <sub>2</sub> )                                                                                                                        |  | -8                    | 8                     | mA   |
| Storage temperature                        | T <sub>stg</sub>                                                                                                                                                         |  | -65                   | 150                   | °C   |
| Junction temperature                       | T <sub>J</sub>                                                                                                                                                           |  | -40                   | 170                   | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 5.2 ESD Ratings

|                    |                         |                                                                                | VALUE                                                                                      | UNIT    |   |
|--------------------|-------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|---------|---|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | Bus terminals (R <sub>1</sub> , R <sub>2</sub> , R <sub>3</sub> , R <sub>4</sub> ) and GND | ±16,000 | V |
|                    |                         |                                                                                | All pins except bus terminals and GND                                                      | ±4,000  | V |
|                    |                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1,500                                                                                     | V       |   |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 5.3 ESD Ratings [IEC]

|                    |                                                                                                                                                                                |                                      | VALUE                                                                              | UNIT   |   |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------|--------|---|
| V <sub>(ESD)</sub> | Electrostatic discharge, Device in powered or unpowered state, In powered condition- either shutdown or RS232 or RS485 mode, on chip termination ON or OFF, loopback ON or OFF | Contact discharge, per IEC 61000-4-2 | ±8,000                                                                             | V      |   |
|                    |                                                                                                                                                                                | Air-gap discharge, per IEC 61000-4-2 |                                                                                    |        |   |
| V <sub>(EFT)</sub> | Electrical fast transient in RS485 HD or FD mode                                                                                                                               | Per IEC 61000-4-4                    | Bus terminals (R <sub>1</sub> , R <sub>2</sub> , R <sub>3</sub> , R <sub>4</sub> ) | ±4,000 | V |

## 5.4 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                       |                                                                                          |                           | MIN           | NOM | MAX           | UNIT     |
|-----------------------|------------------------------------------------------------------------------------------|---------------------------|---------------|-----|---------------|----------|
| $V_{CC}$              | Supply voltage                                                                           |                           | 3             |     | 5.5           | V        |
| $V_{IO}$              | I/O supply voltage                                                                       |                           | 1.65          |     | $V_{CC}$      | V        |
| $V_{I(RS-485)}$       | Input voltage at any bus terminal (R1, R2, R3, R4) in RS-485 mode <sup>(1)</sup>         |                           | -7            |     | 12            | V        |
| $V_{ID}$              | Differential input voltage in RS-485 mode [ (R1-R2) or (R2-R1), (R3-R4) or (R4-R3) ]     |                           | -12           |     | 12            | V        |
| $V_{I(RS-232)}$       | Receiver input voltage in RS-232 mode                                                    |                           | -15           |     | 15            | V        |
| $V_{IH}$              | High-level input voltage (L3, L4, SLR, SHDN, TERM_TX, TERM_RX, MODE0, MODE1, DIR inputs) |                           | 0.7* $V_{IO}$ |     | $V_{IO}$      | V        |
| $V_{IL}$              | Low-level input voltage (L3, L4, SLR, SHDN, TERM_TX, TERM_RX, MODE0, MODE1, DIR inputs)  |                           | 0             |     | 0.3* $V_{IO}$ | V        |
| $I_O$                 | Output current, driver in RS-485 mode                                                    |                           | -60           |     | 60            | mA       |
| $I_{OR}$              | Output current, receiver                                                                 | $V_{IO} = 1.8$ V or 2.5 V | -2            |     | 2             | mA       |
| $I_{OR}$              | Output current, receiver                                                                 | $V_{IO} = 3.3$ V or 5 V   | -4            |     | 4             | mA       |
| $R_L$                 | Differential load resistance in RS-485 mode                                              |                           | 54            | 60  |               | $\Omega$ |
| $1/t_{UI}$            | Signaling rate in RS-485 mode                                                            | SLR = $V_{IO}$            |               |     | 500           | kbps     |
|                       |                                                                                          | SLR = GND or floating     |               |     | 20            | Mbps     |
|                       | Signaling rate in RS-232 mode                                                            | SLR = $V_{IO}$            |               |     | 250           | kbps     |
|                       |                                                                                          | SLR = GND or floating     |               |     | 1             | Mbps     |
| $1/t_{UI}$ (loopback) | Signaling rate in RS-232 loopback mode                                                   |                           |               |     | 1             | Mbps     |
| $T_A$ <sup>(2)</sup>  | Operating ambient temperature                                                            |                           | -40           |     | 125           | °C       |

(1) The algebraic convention, in which the least positive (most negative) limit is designated as minimum is used in this data sheet.  
 (2) Operation is specified for internal (junction) temperatures up to 150°C. Self-heating due to internal power dissipation should be considered for each application. Maximum junction temperature is internally limited by the thermal shut-down (TSD) circuit which disables the driver and receiver when the junction temperature reaches 170°C.

## 5.5 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                              |  | THVD4421  | UNIT |      |
|-------------------------------|----------------------------------------------|--|-----------|------|------|
|                               |                                              |  | RHB (QFN) |      |      |
|                               |                                              |  | 32 PINS   |      |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       |  | 31.0      |      | °C/W |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    |  | 22.1      |      | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         |  | 11.8      |      | °C/W |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   |  | 0.3       |      | °C/W |
| $\Psi_{JB}$                   | Junction-to-board characterization parameter |  | 11.7      |      | °C/W |
| $R_{\theta JC(bot)}$          | Junction-to-case (bottom) thermal resistance |  | 2.5       |      | °C/W |

(1) For more information about traditional and new thermal metrics, see the [yes](#) application report.

## 5.6 Power Dissipation

| PARAMETER      | TEST CONDITIONS                                                                                                                                                |                                        |          | Typical  | Max | UNIT |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------|----------|-----|------|
| $P_D$ (RS-485) | Driver outputs externally shorted to receiver inputs, MODE1, MODE0 = 11, $DIR = V_{IO}$ , $V_{IO} = V_{CC} = 5.5$ V, $T_A = 125$ °C, L3 = square wave 50% duty | Unterminated, TERM_TX = L, TERM_RX = L | SLR = H  | 500 kbps | 160 | 200  |
|                |                                                                                                                                                                |                                        | SLR = L  | 20Mbps   | 390 | 450  |
|                | TERM_RX = TERM_TX = $V_{IO}$                                                                                                                                   | SLR = H                                | 500 kbps | 430      | 500 | mW   |
|                |                                                                                                                                                                | SLR = L                                | 20Mbps   | 500      | 575 |      |

## 5.6 Power Dissipation (continued)

| PARAMETER      |                                    | TEST CONDITIONS                                                                                           |         |          | Typical | Max | UNIT |
|----------------|------------------------------------|-----------------------------------------------------------------------------------------------------------|---------|----------|---------|-----|------|
| $P_D$ (RS-232) | RS-232 mode with MODE1, MODE0 = 01 | $V_{CC} = V_{IO} = 5.5V$ , R3, R4 bus lines loaded with 3 k $\Omega$ , R3 load cap = 1000 pF, L3 toggling | SLR = L | 1 Mbps   | 310     | 490 | mW   |
|                |                                    | $V_{CC} = V_{IO} = 5.5V$ , R3, R4 bus lines loaded with 3 k $\Omega$ , R3 load cap = 2500 pF, L3 toggling | SLR = H | 250 kbps | 180     | 200 | mW   |

## 5.7 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted). All typical values are at 25°C and supply voltage of  $V_{CC}$  = 5 V,  $V_{IO}$  = 3.3 V, unless otherwise noted.

| PARAMETER              |                                                                               | TEST CONDITIONS                                                                                     |                     |  | MIN            | TYP            | MAX     | UNIT |
|------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|---------------------|--|----------------|----------------|---------|------|
| <b>Driver_RS-485</b>   |                                                                               |                                                                                                     |                     |  |                |                |         |      |
| $ V_{OD} $             | Driver differential output voltage magnitude                                  | $R_L = 60 \Omega$ , $-7V \leq V_{test} \leq 12V$ (See Figure 6-1)                                   |                     |  | 1.5            | 2              |         | V    |
|                        |                                                                               | $R_L = 60 \Omega$ , $-7V \leq V_{test} \leq 12V$ , $4.5V \leq V_{CC} \leq 5.5V$ (See Figure 6-1)    |                     |  | 2.1            | 3              |         | V    |
|                        |                                                                               | $R_L = 100 \Omega$ (See Figure 6-2)                                                                 |                     |  | 2              | 2.5            |         | V    |
|                        |                                                                               | $R_L = 54 \Omega$ , $4.5V \leq V_{CC} \leq 5.5V$ (See Figure 6-2)                                   |                     |  | 2.1            | 3.3            |         | V    |
|                        |                                                                               | $R_L = 54 \Omega$ (See Figure 6-2)                                                                  |                     |  | 1.5            | 3.3            |         | V    |
| $\Delta V_{OD} $       | Change in magnitude of differential output voltage                            | $R_L = 54 \Omega$ or $100 \Omega$ (See Figure 6-2)                                                  |                     |  | -50            | 50             | mV      |      |
| $V_{OC}$               | Common-mode output voltage                                                    | $R_L = 54 \Omega$ or $100 \Omega$ (See Figure 6-2)                                                  |                     |  | $V_{CC}/2$     | 3              | V       |      |
| $\Delta V_{OC(ss)}$    | Change in steady-state common-mode output voltage                             | $R_L = 54 \Omega$ or $100 \Omega$ (See Figure 6-2)                                                  |                     |  | -50            | 50             | mV      |      |
| $I_{os}$               | Short-circuit output current (bus terminals)                                  | DIR = $V_{IO}$ , $-7V \leq (V_{R2} \text{ or } V_{R1}) \leq 12V$ , or R1 shorted to R2              |                     |  | -250           | 250            | mA      |      |
| $I_{OZD}$              | Driver High impedance output leakage current on R1 and R2 in Full duplex mode | MODE1, MODE0 = 11, TERM_TX = GND, DIR = GND, $V_{CC} = GND$ or 5.5V, $V_O = -7V$ , +12V             |                     |  | -125           | 125            | $\mu A$ |      |
|                        |                                                                               | MODE1, MODE0 = 11, TERM_TX = $V_{IO}$ , DIR = GND, $V_{CC} = 5.5V$ , $V_O = -7V$ , +12V             |                     |  | -325           | 350            | $\mu A$ |      |
| <b>Receiver_RS-485</b> |                                                                               |                                                                                                     |                     |  |                |                |         |      |
| $I_I$                  | Bus input current (termination disabled)                                      | Half and full duplex modes, DIR = 0 V, $V_{CC}$ and $V_{IO}$ = 0 V or 5.5 V                         | $V_I = 12V$         |  | 75             | 125            | $\mu A$ |      |
|                        |                                                                               |                                                                                                     | $V_I = -7V$         |  | -125           | -70            | $\mu A$ |      |
| $I_{RXT}$              | Receiver bus input leakage current with termination enabled                   | Full duplex mode, $V_{CC}$ and $V_{IO} = 5.5V$ , TERM_RX = $V_{IO}$                                 | $V_I = -7$ to $12V$ |  | -325           | 325            | $\mu A$ |      |
| $V_{TH+}$              | Positive-going input threshold voltage <sup>(1)</sup>                         | Over common-mode range of - 7 V to 12 V                                                             |                     |  | -70            | -40            | mV      |      |
| $V_{TH-}$              | Negative-going input threshold voltage <sup>(1)</sup>                         |                                                                                                     |                     |  | -200           | -150           | mV      |      |
| $V_{HYS}$              | Input hysteresis                                                              |                                                                                                     |                     |  | 25             | 80             | mV      |      |
| $C_{A,B}$              | Input differential capacitance                                                | Measured between R3 and R4, $f = 1$ MHz                                                             |                     |  | 45             |                | pF      |      |
| $V_{OH}$               | Output high voltage, L2 pin                                                   | $I_{OH} = -4$ mA, $V_{IO} = 3$ to $3.6$ V or $4.5$ V to $5.5$ V                                     |                     |  | $V_{IO} - 0.4$ | $V_{IO} - 0.2$ | V       |      |
| $V_{OL}$               | Output low voltage, L2 pin                                                    | $I_{OL} = 4$ mA, $V_{IO} = 3$ to $3.6$ V or $4.5$ V to $5.5$ V                                      |                     |  | 0.2            | 0.4            | V       |      |
| $V_{OH}$               | Output high voltage, L2 pin                                                   | $I_{OH} = -2$ mA, $V_{IO} = 1.65$ to $1.95$ V or $2.25$ V to $2.75$ V                               |                     |  | $V_{IO} - 0.4$ | $V_{IO} - 0.2$ | V       |      |
| $V_{OL}$               | Output low voltage, L2 pin                                                    | $I_{OL} = 2$ mA, $V_{IO} = 1.65$ to $1.95$ V or $2.25$ V to $2.75$ V                                |                     |  | 0.2            | 0.4            | V       |      |
| $I_{OZ}$               | Output high-impedance current, L2 pin                                         | $V_O = 0$ V or $V_{IO}$ , DIR = $V_{IO}$ , MODE1, MODE0= 10 (half duplex mode)                      |                     |  | -2             | 2              | $\mu A$ |      |
| <b>Driver_RS-232</b>   |                                                                               |                                                                                                     |                     |  |                |                |         |      |
| $V_{OH}$               | High-level output voltage                                                     | All DOUT (R3, R4) at $R_L = 3$ k $\Omega$ to GND, DIN (L3, L4) = GND; $V_{CC} = 3$ V to 3.6 V       |                     |  | 5              | 5.5            | 7       | V    |
| $V_{OL}$               | Low-level output voltage                                                      | All DOUT (R3, R4) at $R_L = 3$ k $\Omega$ to GND, DIN (L3, L4) = $V_{IO}$ ; $V_{CC} = 3$ V to 3.6 V |                     |  | -7             | -5.5           | -5      | V    |

## 5.7 Electrical Characteristics (continued)

over operating free-air temperature range (unless otherwise noted). All typical values are at 25°C and supply voltage of  $V_{CC} = 5\text{ V}$ ,  $V_{IO} = 3.3\text{ V}$ , unless otherwise noted.

| PARAMETER                 |                                                                           | TEST CONDITIONS                                                                                                                      |                         | MIN                     | TYP | MAX            | UNIT      |
|---------------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|-----|----------------|-----------|
| $V_{OH}$                  | High-level output voltage                                                 | All DOUT (R3, R4) at $R_L = 3\text{ k}\Omega$ to GND, DIN (L3, L4) = GND; $V_{CC} = 4.5\text{ V}$ to 5.5 V                           |                         | 7.8                     | 9   | 11             | V         |
| $V_{OL}$                  | Low-level output voltage                                                  | All DOUT (R3, R4) at $R_L = 3\text{ k}\Omega$ to GND, DIN (L3, L4) = $V_{IO}$ ; $V_{CC} = 4.5\text{ V}$ to 5.5 V                     |                         | -11                     | -9  | -7.7           | V         |
| $I_{OS}$<br>(2)           | Short-circuit output current                                              | $V_{CC} = 3.6\text{ V}$                                                                                                              | $V_O = 0\text{ V}$      | $\pm 35$                |     | $\pm 60$       | mA        |
|                           |                                                                           | $V_{CC} = 5.5\text{ V}$                                                                                                              | $V_O = 0\text{ V}$      |                         |     |                |           |
| $r_o$                     | Output resistance on R3, R4                                               | $V_{CC} = 0\text{ V}$ , $V_+ = 0\text{ V}$ , and $V_- = 0\text{ V}$                                                                  |                         | 300                     | 10M |                | $\Omega$  |
| $I_{off}$                 | Output leakage current on R3, R4                                          | $SHDN = GND$                                                                                                                         | $V_O = \pm 12\text{ V}$ | $\pm 125$               |     | $\pm 125$      | $\mu A$   |
|                           |                                                                           |                                                                                                                                      | $V_O = \pm 10\text{ V}$ | $V_{CC} = 4.5$ to 5.5 V |     | $\pm 125$      | $\mu A$   |
| <b>Receiver_RS-232</b>    |                                                                           |                                                                                                                                      |                         |                         |     |                |           |
| $V_{OH}$                  | High-level output voltage L1/L2                                           | $I_{OH} = -4\text{ mA}$ , $V_{IO} = 3$ to 3.6 V or 4.5 V to 5.5 V                                                                    |                         | $V_{IO} - 0.5$          |     | $V_{IO} - 0.2$ | V         |
|                           |                                                                           | $I_{OH} = -2\text{ mA}$ , $V_{IO} = 1.65$ to 1.95 V or 2.25 V to 2.75 V                                                              |                         | $V_{IO} - 0.46$         |     | $V_{IO} - 0.2$ | V         |
| $V_{OL}$                  | Low-level output voltage L1/L2                                            | $I_{OL} = 4\text{ mA}$ , $V_{IO} = 3$ to 3.6 V or 4.5 V to 5.5 V                                                                     |                         | 0.4                     |     | 0.4            | V         |
|                           |                                                                           | $I_{OL} = 2\text{ mA}$ , $V_{IO} = 1.65$ to 1.95 V or 2.25 V to 2.75 V                                                               |                         | 0.4                     |     | 0.4            | V         |
| $V_{IT+}$                 | Positive-going input threshold voltage on RS-232 receiver inputs (R1, R2) | $V_{CC} = 3.3\text{ V}$                                                                                                              |                         | 1.6                     |     | 2.4            | V         |
|                           |                                                                           | $V_{CC} = 5\text{ V}$                                                                                                                |                         | 1.9                     |     | 2.4            | V         |
| $V_{IT-}$                 | Negative-going input threshold voltage on RS-232 receiver inputs (R1, R2) | $V_{CC} = 3.3\text{ V}$                                                                                                              |                         | 0.6                     | 1.1 |                | V         |
|                           |                                                                           | $V_{CC} = 5\text{ V}$                                                                                                                |                         | 0.8                     | 1.4 |                | V         |
| $V_{hys}$                 | Input hysteresis on receiver inputs ( $V_{IT+} - V_{IT-}$ )               |                                                                                                                                      |                         | 0.4                     | 0.5 |                | V         |
| $I_{off}$                 | Output leakage current on receiver output pins L1/L2                      | $SHDN = 0\text{ V}$                                                                                                                  |                         | ±0.05                   | ±10 |                | $\mu A$   |
| $r_I$                     | Input resistance on receiver input pins                                   | $-15\text{ V} \leq V_I \leq 15\text{ V}$                                                                                             |                         | 3                       | 5   | 7              | $k\Omega$ |
| <b>Thermal Protection</b> |                                                                           |                                                                                                                                      |                         |                         |     |                |           |
| $T_{SHDN}$                | Thermal shutdown threshold                                                | Temperature rising                                                                                                                   |                         | 150                     | 170 |                | °C        |
| $T_{HYS}$                 | Thermal shutdown hysteresis                                               |                                                                                                                                      |                         | 15                      |     |                | °C        |
| <b>Supply</b>             |                                                                           |                                                                                                                                      |                         |                         |     |                |           |
| $UV_{VCC}$<br>(rising)    | Rising under-voltage threshold on $V_{CC}$                                |                                                                                                                                      |                         | 2.5                     | 2.7 |                | V         |
| $UV_{VCC}$<br>(falling)   | Falling under-voltage threshold on $V_{CC}$                               |                                                                                                                                      |                         | 1.9                     | 2.1 |                | V         |
| $UV_{VCC(hys)}$           | Hysteresis on under-voltage of $V_{CC}$                                   |                                                                                                                                      |                         | 100                     | 400 |                | mV        |
| $UV_{VIO}$<br>(rising)    | Rising under-voltage threshold on $V_{IO}$                                |                                                                                                                                      |                         | 1.5                     | 1.6 |                | V         |
| $UV_{VIO}$<br>(falling)   | Falling under-voltage threshold on $V_{IO}$                               |                                                                                                                                      |                         | 1.2                     | 1.4 |                | V         |
| $UV_{VIO(hys)}$           | Hysteresis on under-voltage of $V_{IO}$                                   |                                                                                                                                      |                         | 85                      | 100 |                | mV        |
| $I_{CC\_SHDN}$            | Supply current in shutdown mode                                           | $V_{CC} = 4.5\text{ V}$ to 5.5 V, $SHDN = GND$ , all other logic input pins floating, no load on bus, $T_A \leq 125\text{ }^\circ C$ |                         | 5                       | 20  |                | $\mu A$   |
|                           |                                                                           | $V_{CC} = 3\text{ V}$ to 3.6 V, $SHDN = GND$ , all other logic input pins floating, no load on bus, $T_A \leq 125\text{ }^\circ C$   |                         | 3                       | 15  |                | $\mu A$   |
|                           |                                                                           | $V_{CC} = 4.5\text{ V}$ to 5.5 V, $SHDN = GND$ , all other logic input pins floating, no load on bus, $T_A \leq 105\text{ }^\circ C$ |                         | 5                       | 15  |                | $\mu A$   |
|                           |                                                                           | $V_{CC} = 3\text{ V}$ to 3.6 V, $SHDN = GND$ , all other logic input pins floating, no load on bus, $T_A \leq 105\text{ }^\circ C$   |                         | 3                       | 10  |                | $\mu A$   |

## 5.7 Electrical Characteristics (continued)

over operating free-air temperature range (unless otherwise noted). All typical values are at 25°C and supply voltage of  $V_{CC} = 5$  V,  $V_{IO} = 3.3$  V, unless otherwise noted.

| PARAMETER           | TEST CONDITIONS                                                                                     |                                                                                                | MIN                                                                                  | TYP | MAX | UNIT |
|---------------------|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----|-----|------|
| $I_{IO\_SHDN}$      | Logic supply current in shutdown mode                                                               |                                                                                                | $V_{IO} = 1.65$ V to 5.5 V, $\bar{SHDN} = GND$ , all other logic input pins floating |     | 2   | μA   |
| $I_{CC\_485}$       | Supply current (quiescent), $V_{CC} = 4.5$ V to 5.5 V<br>TERM_RX, TERM_TX= Floating or low, SLR = X | Driver and receiver enabled, DIR = $V_{IO}$ , MODE1, MODE0 = 11 (Full duplex)                  | No load                                                                              | 1.7 | 3.4 | mA   |
|                     |                                                                                                     | Driver enabled, receiver disabled, DIR = $V_{IO}$ , MODE1, MODE0 = 10 (Half duplex)            | No load                                                                              | 1.3 | 2.8 | mA   |
|                     |                                                                                                     | Driver disabled, receiver enabled, DIR = GND, MODE1, MODE0 = 10 (Half duplex)                  | No load                                                                              | 0.8 | 1.5 | mA   |
| $I_{CC\_485}$       | Supply current (quiescent), $V_{CC} = 3$ V to 3.6 V<br>TERM_RX, TERM_TX= Floating or low, SLR = X   | Driver and receiver enabled, DIR = $V_{IO}$ , MODE1, MODE0 = 11 (Full duplex)                  | No load                                                                              | 1.5 | 2.8 | mA   |
|                     |                                                                                                     | Driver enabled, receiver disabled, DIR = $V_{IO}$ , MODE1, MODE0 = 10 (Half duplex)            | No load                                                                              | 1   | 2.3 | mA   |
|                     |                                                                                                     | Driver disabled, receiver enabled, DIR = GND, MODE1, MODE0 = 10 (Half duplex)                  | No load                                                                              | 0.7 | 1.3 | mA   |
| $I_{IO\_485}$       | Logic supply current (quiescent), $V_{IO} = 3$ to 3.6 V<br>TERM_RX, TERM_TX= Floating               | Driver disabled, Receiver enabled, SLR = GND, DIR = GND; MODE1, MODE0 = 10 (half duplex)       | No load                                                                              | 7   | 17  | μA   |
|                     |                                                                                                     | Driver disabled, Receiver enabled, SLR = $V_{IO}$ ; DIR = GND; MODE1, MODE0 = 10 (half duplex) | No load                                                                              | 8   | 21  | μA   |
| $I_{CCDT\_485}$     | Supply current in RS-485 driver termination mode                                                    | Driver enabled with termination ON; MODE1, MODE0 = 11 (full duplex)                            | DIR = $V_{IO}$ , TERM_TX = $V_{IO}$                                                  | 38  | 50  | mA   |
| $I_{CCRT\_485}$     | Supply current in RS-485 receiver termination mode                                                  | Receiver enabled with termination ON; MODE1, MODE0 = 11 (full duplex)                          | DIR = GND, TERM_RX = $V_{IO}$                                                        | 1   | 1.5 | mA   |
| $I_{CC\_RS232}$     | Supply current in RS-232 mode                                                                       | MODE1, MODE0 = 01, $\bar{SHDN} = V_{IO}$ ; other logic inputs floating                         | No load                                                                              | 3.2 | 4   | mA   |
| $I_{CC\_RS232\_LB}$ | Supply current in RS-232 loopback mode                                                              | MODE1 = 0, MODE0 = 0; L3 = L4 = static logic high, $-40^{\circ}C \leq T_A \leq 85^{\circ}C$    | No extra load on RS-232 drivers or on logic output                                   | 12  | 14  | mA   |

### On-Chip termination resistor\_RS-485

|                |                                                          |                                                                                                                                                                   |     |     |     |   |
|----------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|---|
| $R_{TERM\_TX}$ | 120 Ω termination across Driver output R1/R2 terminals   | MODE1, MODE0 = 11 (Full duplex) or 10 (half duplex); DIR = GND, TERM_TX = $V_{IO}$ , $V_{R2R1} = 2$ V, $V_{R1} = -7$ V, 0 V, 10 V, See <a href="#">Figure 6-9</a> | 102 | 120 | 138 | Ω |
| $R_{TERM\_RX}$ | 120 Ω termination across receiver output R3/R4 terminals | MODE1, MODE0 = 11 (Full duplex); TERM_RX = $V_{IO}$ , $V_{R3R4} = 2$ V, $V_{R4} = -7$ V, 0 V, 10 V, See <a href="#">Figure 6-9</a>                                | 102 | 120 | 138 | Ω |

### Logic

|               |                                                                                 |                                                      |               |               |    |
|---------------|---------------------------------------------------------------------------------|------------------------------------------------------|---------------|---------------|----|
| $I_{IN}$      | Input current (L3, L4, DIR, $\bar{SHDN}$ , SLR, TERM_RX, TERM_TX, MODE1, MODE0) | 1.65 V ≤ $V_{IO}$ ≤ 5.5 V, 0 V ≤ $V_{IN}$ ≤ $V_{IO}$ | -20           | 5             | μA |
| $V_{IT+(IN)}$ | Rising threshold: logic inputs                                                  | 1.65 V ≤ $V_{IO}$ ≤ 5.5 V                            | 0.6* $V_{IO}$ | 0.7* $V_{IO}$ | V  |
| $V_{IT-(IN)}$ | Falling threshold: logic inputs                                                 |                                                      | 0.3* $V_{IO}$ | 0.4* $V_{IO}$ | V  |
| $V_{IN(HYS)}$ | Input threshold: logic inputs                                                   |                                                      | 0.1* $V_{IO}$ | 0.2* $V_{IO}$ | V  |

- (1) Under any specific conditions,  $V_{TH+}$  is assured to be at least  $V_{HYS}$  higher than  $V_{TH-}$ .
- (2) Short-circuit durations should be controlled to prevent exceeding the device absolute power dissipation ratings, and not more than one output should be shorted at a time.

## 5.8 Switching Characteristics\_RS-485\_500kbps

500-kbps (with  $SLR = V_{IO}$ ) over recommended operating conditions. All typical values are at  $25^\circ C$  and supply voltage of  $V_{CC} = 5$  V,  $V_{IO} = 3.3$  V, unless otherwise noted. <sup>(1)</sup>

| PARAMETER                | TEST CONDITIONS                                                |                                                                          | MIN                                                           | TYP | MAX  | UNIT          |    |  |
|--------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------|-----|------|---------------|----|--|
| <b>Driver</b>            |                                                                |                                                                          |                                                               |     |      |               |    |  |
| $t_r, t_f$               | Differential output rise/fall time                             | $R_L = 54 \Omega, C_L = 50 \text{ pF}$<br>See <a href="#">Figure 6-3</a> | $V_{CC} = 3$ to $3.6$ V, Typical at $3.3$ V                   | 210 | 300  | 600           | ns |  |
|                          |                                                                |                                                                          | $V_{CC} = 4.5$ to $5.5$ V, Typical at $5$ V                   | 250 | 300  | 600           | ns |  |
|                          | Propagation delay                                              |                                                                          | $V_{CC} = 3$ to $3.6$ V, Typical at $3.3$ V                   | 250 | 450  | ns            | ns |  |
|                          |                                                                |                                                                          | $V_{CC} = 4.5$ to $5.5$ V, Typical at $5$ V                   | 250 | 450  | ns            | ns |  |
|                          | Pulse skew, $ t_{PHL} - t_{PLH} $                              |                                                                          | $V_{CC} = 3$ to $3.6$ V, Typical at $3.3$ V                   | 2   | 15   | ns            | ns |  |
|                          |                                                                |                                                                          | $V_{CC} = 4.5$ to $5.5$ V, Typical at $5$ V                   | 2   | 15   | ns            | ns |  |
| $t_{PHZ}, t_{PLZ}$       | Disable time                                                   | MODE1, MODE0 = 10 (half duplex) or 11 (full duplex)                      | <a href="#">See Figure 6-4</a> and <a href="#">Figure 6-5</a> | 80  | 150  | ns            | ns |  |
| $t_{PZH}, t_{PZL}$       | Enable time                                                    | MODE1, MODE0 = 11 (full duplex): receiver enabled                        |                                                               | 200 | 650  | ns            | ns |  |
| <b>Receiver</b>          |                                                                |                                                                          |                                                               |     |      |               |    |  |
| $t_r, t_f$               | Output rise/fall time                                          | $C_L = 15 \text{ pF}$                                                    | <a href="#">See Figure 6-6</a>                                | 13  | 20   | ns            | ns |  |
| $t_{PHL}, t_{PLH}$       | Propagation delay                                              |                                                                          |                                                               | 700 | 1200 | ns            | ns |  |
| $t_{SK(P)}$              | Pulse skew, $ t_{PHL} - t_{PLH} $                              |                                                                          |                                                               | 10  | 45   | ns            | ns |  |
| $t_{PHZ}, t_{PLZ}$       | Disable time in half duplex mode                               | MODE1, MODE0 = 10, TERM_TX = $V_{IO}$                                    | <a href="#">See Figure 6-7</a>                                | 30  | 80   | ns            | ns |  |
| $t_{PZH(1)}$             | Enable time in half duplex mode                                |                                                                          |                                                               | 60  | 155  | ns            | ns |  |
| $t_{PZL(1)}$             |                                                                |                                                                          |                                                               | 450 | 1250 | ns            | ns |  |
| $t_{PZH(2)}, t_{PZL(2)}$ | Enable time from shutdown with TX disabled in full duplex mode | DIR = 0 V; MODE1, MODE0 = 11                                             | <a href="#">See Figure 6-8</a>                                | 7   | 16   | $\mu\text{s}$ |    |  |

(1) A, B are RX input, Y/Z are driver output terminals in Full duplex mode

## 5.9 Switching Characteristics\_RS-485\_20Mbps

20-Mbps ( $SLR = GND$ ) over recommended operating conditions. All typical values are at  $25^\circ C$  and supply voltage of  $V_{CC} = 5$  V,  $V_{IO} = 3.3$  V. <sup>(1)</sup>

| PARAMETER          | TEST CONDITIONS                    |                                                                          | MIN                                                           | TYP | MAX | UNIT |    |  |
|--------------------|------------------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------|-----|-----|------|----|--|
| <b>Driver</b>      |                                    |                                                                          |                                                               |     |     |      |    |  |
| $t_r, t_f$         | Differential output rise/fall time | $R_L = 54 \Omega, C_L = 50 \text{ pF}$<br>See <a href="#">Figure 6-3</a> | $V_{CC} = 3$ to $3.6$ V, Typical at $3.3$ V                   | 5   | 10  | 15   | ns |  |
|                    |                                    |                                                                          | $V_{CC} = 4.5$ to $5.5$ V, Typical at $5$ V                   | 5   | 10  | 15   | ns |  |
|                    | Propagation delay                  |                                                                          | $V_{IO} = 1.65$ V to $1.95$ V                                 | 14  | 25  | 58   | ns |  |
|                    |                                    |                                                                          | $V_{IO} = 3$ V to $3.6$ V                                     | 9   | 20  | 46   | ns |  |
|                    | Pulse skew, $ t_{PHL} - t_{PLH} $  |                                                                          | $V_{CC} = 3$ to $3.6$ V, Typical at $3.3$ V                   | 1   | 3.5 | ns   | ns |  |
|                    |                                    |                                                                          | $V_{CC} = 4.5$ to $5.5$ V, Typical at $5$ V                   | 1   | 3.5 | ns   | ns |  |
| $t_{PHZ}, t_{PLZ}$ | Disable time                       | MODE1, MODE0 = 10 (half duplex) or 11 (full duplex)                      | <a href="#">See Figure 6-4</a> and <a href="#">Figure 6-5</a> | 11  | 65  | ns   | ns |  |
| $t_{PZH}, t_{PZL}$ | Enable time                        | MODE1, MODE0 = 11 (full duplex): receiver enabled                        |                                                               | 8   | 80  | ns   | ns |  |
| <b>Receiver</b>    |                                    |                                                                          |                                                               |     |     |      |    |  |
| $t_r, t_f$         | Output rise/fall time              | $C_L = 15 \text{ pF}$                                                    | <a href="#">See Figure 6-6</a>                                | 5   | 10  | ns   | ns |  |
| $t_{PHL}, t_{PLH}$ | Propagation delay                  |                                                                          |                                                               | 40  | 70  | ns   | ns |  |
| $t_{SK(P)}$        | Pulse skew, $ t_{PHL} - t_{PLH} $  |                                                                          |                                                               | 10  | ns  |      |    |  |

## 5.9 Switching Characteristics\_RS-485\_20Mbps (continued)

20-Mbps (SLR = GND) over recommended operating conditions. All typical values are at 25°C and supply voltage of  $V_{CC} = 5$  V,  $V_{IO} = 3.3$  V. (1)

| PARAMETER          | TEST CONDITIONS                                                                                                                                                                                       |                                                                           | MIN            | TYP | MAX | UNIT |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|----------------|-----|-----|------|
| $t_{PHZ}, t_{PLZ}$ | Disable time in half duplex mode<br><br>$t_{PZH(1)}, t_{PZL(1)}$<br>Enable time in half duplex mode<br><br>$t_{PZH(2)}, t_{PZL(2)}$<br>Enable time from shutdown with TX disabled in full duplex mode | MODE1, MODE0 = 10, TERM_TX = $V_{IO}$<br><br>DIR = 0 V; MODE1, MODE0 = 11 | See Figure 6-7 | 20  | 80  | ns   |
|                    |                                                                                                                                                                                                       |                                                                           |                | 50  | 160 | ns   |
|                    |                                                                                                                                                                                                       |                                                                           |                | 4   | 15  | μs   |

(1) A, B are RX input, Y/Z are driver output terminals in Full duplex mode.

## 5.10 Switching Characteristics, Driver\_RS232

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (1)

| PARAMETER                                           | TEST CONDITIONS                                                                                                                                                                                |                                                                | MIN  | TYP <sup>(2)</sup> | MAX | UNIT |
|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------|--------------------|-----|------|
| <b>250 kbps</b>                                     |                                                                                                                                                                                                |                                                                |      |                    |     |      |
| Maximum data rate                                   | $R_L = 3 \text{ k}\Omega$<br>One DOUT switching                                                                                                                                                | $C_L = 2500 \text{ pF}$<br>See Figure 6-15                     | 250  | 500                |     | kbps |
| $t_{PLH}, t_{PHL}$<br>Transmitter propagation delay | $R_L = 3 \text{ k}\Omega$ to $7 \text{ k}\Omega$                                                                                                                                               | $C_L = 150 \text{ pF}$ to $2500 \text{ pF}$<br>See Figure 6-15 | 0.8  | 2                  |     | μs   |
|                                                     |                                                                                                                                                                                                |                                                                | 220  | 600                |     | ns   |
| SR(tr)<br>Slew rate, transition region              | $V_{CC} = 3.3 \text{ V} \pm 10\%$ , $5 \text{ V} \pm 10\%$ ,<br>$R_L = 3 \text{ k}\Omega$ to $7 \text{ k}\Omega$ , See Figure 6-16                                                             | $C_L = 150 \text{ pF}$ to $1000 \text{ pF}$                    | 6    | 30                 |     | V/μs |
|                                                     |                                                                                                                                                                                                | $C_L = 150 \text{ pF}$ to $2500 \text{ pF}$                    | 4    | 30                 |     |      |
| <b>1 Mbps</b>                                       |                                                                                                                                                                                                |                                                                |      |                    |     |      |
| Maximum data rate                                   | $R_L = 3 \text{ k}\Omega$<br>One DOUT switching, See Figure 6-15                                                                                                                               | $C_L = 250 \text{ pF}, V_{CC} = 3$ to $3.6 \text{ V}$          | 1000 |                    |     | kbps |
|                                                     |                                                                                                                                                                                                | $C_L = 1000 \text{ pF}, V_{CC} = 4.5$ to $5.5 \text{ V}$       | 1000 |                    |     | kbps |
| $t_{PLH}, t_{PHL}$<br>Transmitter propagation delay | $R_L = 3 \text{ k}\Omega$ to $7 \text{ k}\Omega$ , See Figure 6-15                                                                                                                             | $C_L = 150 \text{ pF}$ to $1000 \text{ pF}$                    | 300  | 800                |     | ns   |
|                                                     |                                                                                                                                                                                                |                                                                | 25   | 150                |     | ns   |
| SR(tr)<br>Slew rate, transition region              | $R_L = 3 \text{ k}\Omega$ to $7 \text{ k}\Omega$ , $V_{CC} = 4.5 \text{ V}$ to $5.5 \text{ V}$<br>$R_L = 3 \text{ k}\Omega$ to $7 \text{ k}\Omega$ , $V_{CC} = 3 \text{ V}$ to $3.6 \text{ V}$ | $C_L = 150 \text{ pF}$ to $1000 \text{ pF}$ , See Figure 6-16  | 18   | 150                |     | V/μs |
|                                                     |                                                                                                                                                                                                |                                                                | 15   | 150                |     | V/μs |

(1) Test conditions are  $C1-C4 = 0.1 \mu\text{F}$  at  $V_{CC} = 3.3 \text{ V} + 0.3 \text{ V}$ ;  $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ .

(2) All typical values are at  $V_{CC} = 3.3 \text{ V}$  or  $V_{CC} = 5 \text{ V}$ , and  $T_A = 25^\circ\text{C}$ .

(3) Pulse skew is defined as  $|t_{PLH} - t_{PHL}|$  of each channel of the same device.

## 5.11 Switching Characteristics, Receiver\_RS232

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (1)

| PARAMETER                                                                                                  | TEST CONDITIONS                                                   |  | MIN | TYP <sup>(2)</sup> | MAX | UNIT |
|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|--|-----|--------------------|-----|------|
| <b>250 kbps</b>                                                                                            |                                                                   |  |     |                    |     |      |
| $t_{PLH}$<br>Propagation delay time, low- to high-level output                                             | $C_L = 150 \text{ pF}$ , See Figure 6-17                          |  | 150 | 550                |     | ns   |
| $t_{PHL}$<br>Propagation delay time, high- to low-level output                                             |                                                                   |  | 150 | 550                |     | ns   |
| $t_{PLH}$<br>Propagation delay time, low- to high-level output                                             | $C_L = 15 \text{ pF}$ , See Figure 6-17                           |  | 130 | 520                |     | ns   |
| $t_{PHL}$<br>Propagation delay time, high- to low-level output                                             |                                                                   |  | 130 | 520                |     | ns   |
| $t_{R_{232}}, t_{F_{232}}$<br>Rise/fall time (receiver buffer output), $V_{IO} = 3$ to $5.5 \text{ V}$     | $C_L = 150 \text{ pF}$ , See Figure 6-17                          |  | 20  | 50                 |     | ns   |
|                                                                                                            | $C_L = 15 \text{ pF}$ , See Figure 6-17                           |  | 5   | 10                 |     | ns   |
| $t_{R_{232}}, t_{F_{232}}$<br>Rise/fall time (receiver buffer output), $V_{IO} = 1.65$ to $2.75 \text{ V}$ | $C_L = 150 \text{ pF}$ , See Figure 6-17                          |  | 40  | 90                 |     | ns   |
|                                                                                                            | $C_L = 15 \text{ pF}$ , See Figure 6-17                           |  | 10  | 20                 |     | ns   |
| $t_{en}$<br>Output enable time                                                                             | $C_L = 150 \text{ pF}, R_L = 3 \text{ k}\Omega$ , See Figure 6-18 |  | 6   | 14                 |     | ns   |
| $t_{dis}$<br>Output disable time                                                                           |                                                                   |  | 100 | 200                |     | ns   |
| $t_{sk(p)}$<br>Pulse skew <sup>(3)</sup>                                                                   | $C_L = 150 \text{ pF}$ , See Figure 6-17                          |  | 50  | 135                |     | ns   |
|                                                                                                            | $C_L = 15 \text{ pF}$ , See Figure 6-17                           |  | 50  | 135                |     | ns   |

## 5.11 Switching Characteristics, Receiver\_RS232 (continued)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup>

| PARAMETER                        | TEST CONDITIONS                                                              | MIN                                                                                  | TYP <sup>(2)</sup> | MAX | UNIT |
|----------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------|-----|------|
| <b>1 Mbps</b>                    |                                                                              |                                                                                      |                    |     |      |
| $t_{PLH}$                        | Propagation delay time, low- to high-level output                            |                                                                                      |                    | 150 | 550  |
| $t_{PHL}$                        | Propagation delay time, high- to low-level output                            | $C_L = 150 \text{ pF}$ , See <a href="#">Figure 6-17</a>                             |                    | 150 | 550  |
| $t_{PLH}$                        | Propagation delay time, low- to high-level output                            | $C_L = 15 \text{ pF}$ , See <a href="#">Figure 6-17</a>                              |                    | 130 | 520  |
| $t_{PHL}$                        | Propagation delay time, high- to low-level output                            | $C_L = 15 \text{ pF}$ , See <a href="#">Figure 6-17</a>                              |                    | 130 | 520  |
| $t_{R_{232}}$ ,<br>$t_{f_{232}}$ | Rise/fall time (receiver buffer output), $V_{IO} = 3$ to $5.5 \text{ V}$     | $C_L = 150 \text{ pF}$ , See <a href="#">Figure 6-17</a>                             | 20                 | 50  | ns   |
|                                  |                                                                              | $C_L = 15 \text{ pF}$ , See <a href="#">Figure 6-17</a>                              | 5                  | 10  | ns   |
| $t_{en}$                         | Rise/fall time (receiver buffer output), $V_{IO} = 1.65$ to $2.75 \text{ V}$ | $C_L = 150 \text{ pF}$ , See <a href="#">Figure 6-17</a>                             | 40                 | 90  | ns   |
|                                  |                                                                              | $C_L = 15 \text{ pF}$ , See <a href="#">Figure 6-17</a>                              | 10                 | 20  | ns   |
| $t_{dis}$                        | Output enable time                                                           | $C_L = 150 \text{ pF}$ , $R_L = 3 \text{ k}\Omega$ , See <a href="#">Figure 6-18</a> | 6                  | 14  | us   |
| $t_{sk(p)}$                      | Output disable time                                                          |                                                                                      | 100                | 200 | ns   |
| $t_{sk(p)}$                      | Pulse skew <sup>(3)</sup>                                                    | $C_L = 150 \text{ pF}$ , See <a href="#">Figure 6-17</a>                             | 50                 | 125 | ns   |
|                                  |                                                                              | $C_L = 15 \text{ pF}$ , See <a href="#">Figure 6-17</a>                              | 50                 | 125 | ns   |

(1) Test conditions are  $C1-C4 = 0.1 \mu\text{F}$  at  $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ ;  $C1 = 0.047 \mu\text{F}$ ,  $C2-C4 = 0.33 \mu\text{F}$  at  $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ .

(2) All typical values are at  $V_{CC} = 3.3 \text{ V}$  or  $V_{CC} = 5 \text{ V}$ , and  $T_A = 25^\circ\text{C}$ .

(3) Pulse skew is defined as  $|t_{PLH} - t_{PHL}|$  of each channel of the same device.

## 5.12 Switching Characteristics\_MODE switching

Parameters over recommended operating conditions. All typical values are at  $25^\circ\text{C}$  and supply voltage of  $V_{CC} = 5 \text{ V}$ ,  $V_{IO} = 3.3 \text{ V}$ , unless otherwise noted.

| PARAMETER        | TEST CONDITIONS                                                 | MIN                                                                                                                                                                                                                                                            | TYP  | MAX  | UNIT |
|------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|
| $t_{RDY}$        | Time from Shutdown to RS-232 ready                              |                                                                                                                                                                                                                                                                | 0.05 | 0.11 | ms   |
|                  |                                                                 | $MODE1$ , $MODE0 = 00$ or floating; $SHDN = GND$ to $V_{IO}$ ; rest of logic input pins floating, $V_{CC} = 4.5 \text{ V}$ to $5.5 \text{ V}$ Time from 50% of rising $SHDN$ to charge pump V-supply reaching $-8 \text{ V}$ ; See <a href="#">Figure 6-11</a> | 0.1  | 0.4  | ms   |
| $t_{R2\_R4}$     | Time to switch from RS-232 2T2R mode to RS-485 Full duplex mode |                                                                                                                                                                                                                                                                | 0.04 | 0.1  | μs   |
|                  |                                                                 | $L3 = V_{IO}$ , $MODE1$ from $GND$ to $V_{IO}$ , $MODE0 = V_{IO}$ ; $SHDN = DIR = V_{IO}$ ; $SLR$ , $TERM\_TX$ , $TERM\_RX$ = floating; Time from 50% of $MODE1$ rising edge to $R2$ reaching $2\text{V}$ ; See <a href="#">Figure 6-12</a>                    | 2    | 2.1  | μs   |
| $t_{R4\_R2}$     | Time to switch from RS-485 full duplex mode to RS-232 3T5R mode |                                                                                                                                                                                                                                                                | 2    | 2.4  | μs   |
| $t_{LP\_RS232}$  | Time to switch from RS-232 loopback mode to normal RS-232 mode  |                                                                                                                                                                                                                                                                | 2    | 2.4  | μs   |
| $t_{RS232\_LP}$  | Time to switch from normal RS-232 mode to RS-232 loopback mode  |                                                                                                                                                                                                                                                                | 2    | 15   | μs   |
| $t_{FHD\_RS485}$ | Time to switch from RS-485 full duplex to half duplex mode      |                                                                                                                                                                                                                                                                | 0.5  | 1    | μs   |

## 5.12 Switching Characteristics\_MODE switching (continued)

Parameters over recommended operating conditions. All typical values are at 25°C and supply voltage of  $V_{CC} = 5$  V,  $V_{IO} = 3.3$  V, unless otherwise noted.

| PARAMETER        |                                                            | TEST CONDITIONS                                                                                                                                                                                                                                        | MIN | TYP | MAX | UNIT |
|------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| $t_{HFD\_RS485}$ | Time to switch from RS-485 half duplex to full duplex mode | DIR= $V_{IO}$ , MODE1 = $V_{IO}$ ; MODE0 from GND to $V_{IO}$ ; SHDN = $V_{IO}$ , SLR, TERM_TX, TERM_RX= floating; L3= GND, 10k pull down resistor on L2, Time from 50% of MODE0 rising edge to 50% rising edge on L2; See <a href="#">Figure 6-14</a> |     | 0.5 | 1   | μs   |

## 5.13 Switching Characteristics\_RS-485\_Termination resistor

Parameters over recommended operating conditions. All typical values are at 25°C and supply voltage of  $V_{CC} = 5$  V,  $V_{IO} = 3.3$  V, unless otherwise noted.

| PARAMETER  |                                                      | TEST CONDITIONS                                                                                                        | MIN | TYP  | MAX  | UNIT |
|------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|
| $t_{DTEN}$ | Driver terminal Termination resistor turn-on time    | MODE1, MODE0 = 11; $V_{IO} = 3$ to 3.6 V, DIR = GND, $V_{R2R1} = 2$ V, $V_{R1} = 0$ V; See <a href="#">Figure 6-10</a> |     | 1000 | 2200 | ns   |
| $t_{DTZ}$  | Driver terminal Termination resistor turn-off time   | MODE1, MODE0 = 11; $V_{IO} = 3$ to 3.6 V, DIR = GND, $V_{R2R1} = 2$ V, $V_{R1} = 0$ V; See <a href="#">Figure 6-10</a> |     | 2000 | 7200 | ns   |
| $t_{RTEN}$ | Receiver terminal Termination resistor turn-on time  | MODE1, MODE0 = 11; $V_{IO} = 3$ to 3.6 V, $V_{R3R4} = 2$ V, $V_{R4} = 0$ V; See <a href="#">Figure 6-10</a>            |     | 1000 | 2200 | ns   |
| $t_{RTZ}$  | Receiver terminal Termination resistor turn-off time | MODE1, MODE0 = 11; $V_{IO} = 3$ to 3.6 V, $V_{R3R4} = 2$ V, $V_{R4} = 0$ V; See <a href="#">Figure 6-10</a>            |     | 2000 | 7200 | ns   |

## 5.14 Switching Characteristics\_Loopback mode

Parameters over recommended operating conditions. All typical values are at 25°C and supply voltage of  $V_{CC} = 5$  V,  $V_{IO} = 3.3$  V, unless otherwise noted.

| PARAMETER                |                                                                                          | TEST CONDITIONS                                                                                                                                                                                                                                           | MIN | TYP | MAX  | UNIT |
|--------------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| $t_{LB\_RS232\_rising}$  | Delay from Logic input rising edge to logic output rising edge in RS-232 Loopback mode   | MODE1, MODE0 = GND; SLR = GND, Delay from 50% of L3/L4 rising edge to 50% L2/L1 rising edge, SHDN = $V_{IO}$ , TERM_TX and TERM_RX float, Load capacitance on output buffers = 15 pF, $R_L$ on all 2 driver outputs = 3kΩ, -40 °C ≤ $T_A$ ≤ 85 °C         |     | 410 | 920  | ns   |
|                          |                                                                                          | MODE1, MODE0 = GND; SLR = $V_{IO}$ , Delay from 50% of L3/L4 rising edge to 50% L2/L1 rising edge, SHDN = $V_{IO}$ , TERM_TX and TERM_RX float, Load capacitance on output buffers = 15 pF, $R_L$ on all 2 driver outputs = 3kΩ, -40 °C ≤ $T_A$ ≤ 85 °C   |     | 640 | 1100 | ns   |
| $t_{LB\_RS232\_falling}$ | Delay from Logic input falling edge to logic output falling edge in RS-232 Loopback mode | MODE1, MODE0 = GND; SLR = GND, Delay from 50% of L3/L4 falling edge to 50% L2/L1 falling edge, SHDN = $V_{IO}$ , TERM_TX and TERM_RX float, Load capacitance on output buffers = 15 pF, $R_L$ on all 2 driver outputs = 3kΩ, -40 °C ≤ $T_A$ ≤ 85 °C       |     | 570 | 760  | ns   |
|                          |                                                                                          | MODE1, MODE0 = GND; SLR = $V_{IO}$ , Delay from 50% of L3/L4 falling edge to 50% L2/L1 falling edge, SHDN = $V_{IO}$ , TERM_TX and TERM_RX float, Load capacitance on output buffers = 15 pF, $R_L$ on all 2 driver outputs = 3kΩ, -40 °C ≤ $T_A$ ≤ 85 °C |     | 600 | 1460 | ns   |
| $t_{SKEW\_RS232\_LB}$    | Pulse skew from logic input to logic output in RS232 loopback mode                       | $ t_{LB\_RS232\_rising} - t_{LB\_RS232\_falling} $ , SLR = $V_{IO}$ , -40 °C ≤ $T_A$ ≤ 85 °C                                                                                                                                                              |     | 100 | 860  | ns   |
|                          |                                                                                          | $ t_{LB\_RS232\_rising} - t_{LB\_RS232\_falling} $ , SLR = GND, -40 °C ≤ $T_A$ ≤ 85 °C                                                                                                                                                                    |     | 70  | 250  | ns   |

## 5.15 Typical Characteristics



Figure 5-1. RS-485 Termination Resistor vs Temperature



Figure 5-2. Termination Resistor vs Bus Common Mode Voltage



Figure 5-3. Voltage vs Current across R2-R1 Bus Pins with Termination OFF



Figure 5-4. Voltage vs Current across R2-R1 Bus Pins with Termination ON



Figure 5-5. RS-485 Driver Output Voltage vs Driver Output Current



Figure 5-6. RS-485 Driver Differential Output Voltage vs Driver Output Current

## 5.15 Typical Characteristics (continued)



$T_A = 25^\circ\text{C}$        $R_L = 54\Omega$        $\text{DIR} = \text{L3} = V_{IO}$   
RS-485 Full Duplex mode

Figure 5-7. RS-485 Supply Current vs Supply Voltage



$\text{DIR} = \text{L3} = V_{IO}$        $R_L = 54\Omega$   
RS-485 Full Duplex mode

Figure 5-8. RS-485 Driver Differential Output Voltage vs Temperature



Bus Load =  $54\Omega \parallel 50\text{ pF}$        $\text{SLR} = V_{IO}$        $\text{DIR} = V_{IO}$

Figure 5-9. RS-485 500kbps Driver Rise or Fall Time vs Temperature



Bus Load =  $54\Omega \parallel 50\text{ pF}$        $\text{SLR} = \text{GND}$        $\text{DIR} = V_{IO}$

Figure 5-10. RS-485 20Mbps Driver Rise or Fall Time vs Temperature



Bus Load =  $54\Omega \parallel 50\text{ pF}$        $\text{SLR} = V_{IO}$        $\text{DIR} = V_{IO}$

Figure 5-11. RS-485 500kbps Driver Propagation Delay vs Temperature



Bus Load =  $54\Omega \parallel 50\text{ pF}$        $\text{SLR} = \text{GND}$        $\text{DIR} = V_{IO}$

Figure 5-12. RS-485 20Mbps Driver Propagation Delay vs Temperature

## 5.15 Typical Characteristics (continued)



Figure 5-13. RS-485 500kbps Supply Current vs Signaling Rate



Figure 5-14. RS-485 20Mbps Supply Current vs Signaling Rate



Figure 5-15. RS-232 Supply Current vs Signaling Rate for 250 kbps Mode



Figure 5-16. RS-232 Supply Current vs Signaling Rate for 1 Mbps Mode



Figure 5-17. RS-232 Receiver Thresholds vs Temperature

## 6 Parameter Measurement Information



Figure 6-1. Measurement of RS-485 Driver Differential Output Voltage With Common-Mode Load



Figure 6-2. Measurement of RS-485 Driver Differential and Common-Mode Output With RS-485 Load



Figure 6-3. Measurement of RS-485 Driver Differential Output Rise and Fall Times and Propagation Delays



Figure 6-4. Measurement of RS-485 Driver Enable and Disable Times With Active High Output and Pull-Down Load



Figure 6-5. Measurement of RS-485 Driver Enable and Disable Times With Active Low Output and Pull-up Load



**Figure 6-6. Measurement of RS-485 Receiver Output Rise and Fall Times and Propagation Delays**



**Figure 6-7. Measurement of RS-485 Receiver Enable/Disable Times in Half Duplex Mode**



**Figure 6-8. Measurement of RS-485 Receiver Enable Time from Shutdown with TX Disabled: Full duplex Mode**



**Figure 6-9. Termination Resistor Measurement**



Figure 6-10. Termination Resistor Switching Measurement



Figure 6-11. Time from Shutdown to RS-232 Ready



**Figure 6-12. Time to Switch from RS-232 2T2R Mode to RS-485 Full Duplex Mode and Back**



**Figure 6-13. Time to Switch from RS-232 Loopback to Normal RS-232 2T2R Mode and Back**



Figure 6-14. Time to Switch from RS-485 Full Duplex to Half Duplex and Back



Figure 6-15. RS-232 Driver Prop Delay, Pulse Skew



Figure 6-16. RS-232 Driver Slew Rate



A.  $C_L$  includes probe and jig capacitance.

B. The pulse generator has the following characteristics:  $Z_0 = 50\Omega$ , 50% duty cycle,  $t_r \leq 10\text{ ns}$ ,  $t_f \leq 10\text{ ns}$ .



**Figure 6-17. RS-232 Receiver Propagation Delay, Pulse Skew**



A.  $C_L$  includes probe and jig capacitance.

B. The pulse generator has the following characteristics:  $Z_0 = 50\Omega$ , 50% duty cycle,  $t_r \leq 10\text{ ns}$ ,  $t_f \leq 10\text{ ns}$ .

C.  $t_{PLZ}$  and  $t_{PHZ}$  are same as  $t_{DIS}$

D.  $t_{PZL}$  and  $t_{PZH}$  are same as  $t_{EIN}$



**Figure 6-18. RS-232 Receiver Enable and Disable Time**

## 7 Detailed Description

### 7.1 Overview

THVD4421 is a highly integrated and robust multiprotocol transceiver supporting RS-232, RS-422 and RS-485 physical layers. The device has two transmitters and two receivers to enable 2T2R RS-232 port. Device also integrates one transmitter and one receiver to enable half and full duplex RS-485 port. The MODE selection pins enable shared bus and logic pins for the protocols to share a common single connector.

The device has SLR pin which allows it to be used for two different maximum speed settings for RS-232 and for RS-485. This is beneficial as customers can qualify one device and use it in two separate end-applications. The devices also have flexible I/O supply pin  $V_{IO}$  which enables digital interface voltage range, from 1.65V to 5.5V, different from bus voltage supply 3V to 5.5V.

### 7.2 Functional Block Diagrams



Figure 7-1. THVD4421 Block Diagram

## 7.3 Feature Description

### 7.3.1 Integrated IEC ESD and EFT Protection

Internal ESD protection circuits protect all the transceiver bus pins (driver and receiver) against electrostatic discharges (ESD) according to IEC 61000-4-2 up to  $\pm 8\text{kV}$  for contact discharge and  $\pm 15\text{kV}$  (air-discharge) for all operating modes. Bus lines in RS-485 mode can also withstand electrical fast transients (EFT) according to IEC 61000-4-4 for up to  $\pm 4\text{kV}$ .

### 7.3.2 Protection Features

The THVD4421 bus pins are protected against any DC supply shorts in the range of  $-16\text{V}$  to  $+16\text{V}$ . In the RS-485 mode, the short circuit current is limited to  $\pm 250\text{mA}$  in order to comply with the TIA/EIA-485A standard. In RS-232 mode, current limiting of  $\pm 60\text{mA}$  is applicable for scenarios where bus pins can short to ground.

The device also features thermal shutdown protection that disables the driver and the receiver if the junction temperature exceeds the  $T_{SHDN}$  threshold due to excessive power dissipation on-chip.

Supply undervoltage protection is present on both  $V_{CC}$  and  $V_{IO}$  supplies. This maintains the bus output and receiver logic output in known driven state when both the supplies are above their rising undervoltage thresholds. [Table 7-1](#) describes the device behavior in various scenarios of supply levels.

**Table 7-1. Supply Function Table**

| $V_{CC}$              | $V_{IO}$              | Driver Output                                                                                                           | Receiver Output                                                                                                                         |
|-----------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| $> UV_{VCC(rising)}$  | $> UV_{VIO(rising)}$  | For RS-485 mode, determined by DIR and L3 inputs; For RS-232 mode, determined by L3, L4 inputs; For shutdown mode, Hi-Z | For RS-485 mode, determined by DIR and (R1-R2) or (R3-R4) inputs. For RS-232 mode, determined by R1, R2 inputs. For shutdown mode, Hi-Z |
| $< UV_{VCC(falling)}$ | $> UV_{VIO(rising)}$  | High impedance                                                                                                          | Undetermined                                                                                                                            |
| $> UV_{VCC(rising)}$  | $< UV_{VIO(falling)}$ | High impedance                                                                                                          | High impedance                                                                                                                          |
| $< UV_{VCC(falling)}$ | $< UV_{VIO(falling)}$ | High impedance                                                                                                          | High impedance                                                                                                                          |

### 7.3.3 Receiver Fail-Safe Operation

The RS-485 differential receiver of the THVD4421 is *failsafe* to invalid bus states caused by the following:

- Open bus conditions, such as a disconnected connector
- Shorted bus conditions, such as cable damage shorting the twisted-pair together
- Idle bus conditions that occur when no driver on the bus is actively driving

In any of these cases, the differential receiver outputs a failsafe logic high state so that the output of the receiver is not indeterminate.

Receiver failsafe is accomplished by offsetting the receiver thresholds such that the *input indeterminate* range does not include zero volts differential. To comply with the RS-422 and RS-485 standards, the receiver output must output a high when the differential input  $V_{ID}$  is more positive than 200mV, and must output a low when  $V_{ID}$  is more negative than -200mV. The receiver parameters which determine the failsafe performance are  $V_{TH+}$ ,  $V_{TH-}$ , and  $V_{HYS}$  (the separation between  $V_{TH+}$  and  $V_{TH-}$ ). As shown in the Receiver Function table, differential signals more negative than -200mV always causes a low receiver output, and differential signals more positive than 200mV always causes a high receiver output.

When the differential input signal is close to zero, it is still above the  $V_{TH+}$  threshold, and the receiver output is high. Only when the differential input is more than  $V_{HYS}$  below  $V_{TH+}$  does the receiver output transition to a low state. Therefore, the noise immunity of the receiver inputs during a bus fault conditions includes the receiver hysteresis value,  $V_{HYS}$ , as well as the value of  $V_{TH+}$ .

### 7.3.4 Low-Power Shutdown Mode

Driving the  $\overline{SHDN}$  pin low puts the device into the shutdown mode. This is the lowest power mode of the device and current consumption is 10 $\mu$ A typical. All the blocks are disabled in this mode.

### 7.3.5 On-chip Switchable Termination Resistor

THVD4421 has 2 termination resistors of nominal 120 $\Omega$ , one across R1/R2 and another across R3/R4 in RS-485 mode. Both termination resistors are enabled or disabled using pins as described in [Table 7-2](#). Both the termination resistors can be enabled or disabled independent of the state of driver or receiver. Termination is OFF in RS-232 loopback, RS-232 2T2R, RS-485 loopback, unpowered and thermal shutdown modes.

**Table 7-2. On-chip Termination Function Table**

| Signal state                    | Device mode      | Function                                | Comments                                                                   |
|---------------------------------|------------------|-----------------------------------------|----------------------------------------------------------------------------|
| TERM_TX = $V_{IO}$              | Full duplex mode | 120 $\Omega$ enabled between R1 and R2  | Termination between R1/R2 is disabled by default                           |
| TERM_TX = GND or floating       | Full duplex mode | 120 $\Omega$ disabled between R1 and R2 |                                                                            |
| TERM_RX = $V_{IO}$              | Full duplex mode | 120 $\Omega$ enabled between R3 and R4  | Termination between R3/R4 is disabled by default                           |
| TERM_RX = GND or floating       | Full duplex mode | 120 $\Omega$ disabled between R3 and R4 |                                                                            |
| TERM_RX = X, TERM_TX = $V_{IO}$ | Half duplex mode | 120 $\Omega$ enabled between R1 and R2  | In half duplex mode, TERM_RX is don't care and TERM_TX has higher priority |
| TERM_RX = X, TERM_TX = GND      | Half duplex mode | 120 $\Omega$ disabled between R1 and R2 |                                                                            |

On-chip 120 $\Omega$  termination resistor is designed to have minimum variation with temperature and across common mode voltage on bus pins. Also, the termination block offers a resistive load to the bus, and does not alter the magnitude or phase of the bus signals from DC to 20Mbps signaling.

### 7.3.6 Operational Data Rate

THVD4421 can be used in slow speed or fast speed RS-485 and RS-232 applications by configuring slew rate control (SLR) pin. [Table 7-3](#) describes slew rate control function.

**Table 7-3. Slew Rate Control Function Table**

| Signal state          | Driver                                                                                                | Receiver                                                                                              | Comment                                                                                                                              |
|-----------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| SLR = $V_{IO}$        | Maximum speed of operation for RS-485 = 500kbps. Maximum speed of operation in RS-232 mode is 250kbps | Maximum speed of operation for RS-485 = 500kbps. Maximum speed of operation in RS-232 mode is 250kbps | Active high slew rate limiting applied on driver output. In this configuration, glitch filter in receiver path for RS-485 is enabled |
| SLR = GND or floating | Maximum speed of operation for RS-485= 20Mbps. Maximum speed of operation in RS-232 mode is 1Mbps     | Maximum speed of operation for RS-485 = 20Mbps. Maximum speed of operation in RS-232 mode is 1Mbps    | Slew rate limiting on driver output disabled.                                                                                        |

For RS-485 half and full duplex modes, receiver path in the slow speed mode (500kbps) provides additional noise filtering. To attenuate high frequency noise pulses from the bus which can be wrongly interpreted as valid data,  $SLR = V_{IO}$  enables a low pass filter to filter out pulses with frequency higher than typical 800kHz.

### 7.3.7 Diagnostic Loopback

THVD4421 provides complete diagnostic loopback mode for RS-232. This mode internally shorts bus outputs to bus inputs. So, if data is toggled from logic input, data reaches bus and is reflected back on logic buffer output. This enables MCU to detect bus side short (due to connector and cable) by comparing logic input and logic output.

In RS-232 loopback mode, L3 reflects on L2/R2/R3; L4 reflects on L1/R4/R1; enabling to detect short to ground on all bus pins from R1 through R4. RS-232 loopback mode is optimized for -40°C to 85°C ambient temperature. RS-232 diagnostic loopback can be performed on a node even with another node connected via cable, but listening node is not allowed to transmit anything on the RS232 lines while loopback is ongoing.

### 7.3.8 Integrated Charge Pump for RS-232

THVD4421 has integrated high-efficiency and low-noise charge pump to generate large output voltages for RS-232 signals. Charge pump consists of a voltage doubler and an inverter to regulate the voltage to nominal  $\pm 5.5$  V or  $\pm 9.5$  V for 3.3 V or 5 V  $V_{CC}$  operation respectively. Charge pump needs four external ceramic capacitors (2 flying capacitors and 2 storage capacitors) and allows for single supply operation for RS-232. For a generic description of RS-232 charge pump operation, please refer to the blog: [How the RS-232 transceiver's regulated charge-pump circuitry works](#).

## 7.4 Device Functional Modes



Figure 7-2. RS-232 Loopback mode


**Figure 7-3. RS-232 2T2R Mode**



**Figure 7-4. RS-485 Half Duplex Mode**



Figure 7-5. RS-485 Full Duplex Mode

#### 7.4.1 RS-485 Functionality

When the driver enable pin, DIR, is logic high, the differential outputs R2 and R1 follow the logic states at data input L3. A logic high at L3 causes R2 to turn high and R1 to turn low. If the differential output voltage defined as  $V_{OD} = V_{R2} - V_{R1}$  is positive. When L3 is low, the output states reverse: R1 turns high, R2 becomes low, and  $V_{OD}$  is negative.

When DIR is low, both outputs turn high-impedance. In this condition, the logic state at L3 is irrelevant. The DIR pin has an internal pull-down resistor to ground, thus when left open the driver is disabled (high-impedance) by default. The L3 pin has an internal pull-up resistor to  $V_{IO}$ ; thus, when left open while the driver is enabled, output R2 turns high and R1 turns low.

**Table 7-4. Driver Function Table**

| INPUT | ENABLE | OUTPUTS        |                | FUNCTION                           |
|-------|--------|----------------|----------------|------------------------------------|
|       |        | L3             | DIR            |                                    |
| H     | H      | H              | L              | Actively drive bus high            |
| L     | H      | L              | H              | Actively drive bus low             |
| X     | L      | High impedance | High impedance | Driver disabled                    |
| X     | OPEN   | High impedance | High impedance | Driver disabled by default         |
| OPEN  | H      | H              | L              | Actively drive bus high by default |

Table 7-4 is valid for both half duplex and full duplex modes, and is independent of state of TERM\_TX, TERM\_RX and SLR pins.

In full duplex mode, if SHDN is high, receiver is always enabled. In half duplex mode, receiver is enabled if DIR = Low/floating and disabled if DIR =  $V_{IO}$ . When the differential input voltage defined as  $V_{ID} = V_{R2} - V_{R1}$  or  $V_{R3} - V_{R4}$  is higher than the positive input threshold,  $V_{TH+}$ , the receiver output, L2, turns high. When  $V_{ID}$  is lower than the negative input threshold,  $V_{TH-}$ , the receiver output, L2, turns low. If  $V_{ID}$  is between  $V_{TH+}$  and  $V_{TH-}$  the output is indeterminate.

In half duplex mode, when DIR is high, the receiver output is high-impedance and the magnitude and polarity of  $V_{ID}$  are irrelevant. Internal biasing of the receiver inputs causes the output to go failsafe-high when the transceiver is disconnected from the bus (open-circuit), the bus lines are shorted to one another (short-circuit), or the bus is not actively driven (idle bus).

Table 7-5 is valid irrespective of state of TERM\_TX, TERM\_RX and SLR pins. Other logic output L1 remains high in RS-485 mode.

**Table 7-5. Receiver Function Table**

| DIFFERENTIAL INPUT                                                                    | OUTPUT                                                | FUNCTION                                                 |
|---------------------------------------------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------|
| $V_{ID} = V_{R2} - V_{R1}$ (Half duplex mode) or $V_{R3} - V_{R4}$ (Full duplex mode) | L2                                                    |                                                          |
| $V_{TH+} < V_{ID}$                                                                    | H                                                     | Receive valid bus high                                   |
| $V_{TH-} < V_{ID} < V_{TH+}$                                                          | ?                                                     | Indeterminate bus state                                  |
| $V_{ID} < V_{TH-}$                                                                    | L                                                     | Receive valid bus low                                    |
| X                                                                                     | High impedance for DIR = $V_{IO}$ in Half duplex mode | Receiver disabled in half duplex mode for DIR = $V_{IO}$ |
| Open-circuit bus                                                                      | H                                                     | Fail-safe high output                                    |
| Short-circuit bus                                                                     | H                                                     | Fail-safe high output                                    |
| Idle (terminated) bus                                                                 | H                                                     | Fail-safe high output                                    |

#### 7.4.2 RS-232 Functionality

In RS-232 mode, only way to disable driver is to go in shutdown mode by pulling SHDN pin low. A logic high at inputs for driver L3, L4 causes driver outputs R3, R4 to be driven low towards negative charge pump output V-. A logic low at inputs for driver L3, L4 causes driver outputs R3, R4 to be driven high towards positive charge pump output V+. If logic inputs are left floating, due to the pull-up resistors on driver logic inputs, the driver outputs are driven low towards V-.

**Table 7-6. Driver Function Table**

| INPUT  | ENABLE | OUTPUTS                 | FUNCTION                                                       |
|--------|--------|-------------------------|----------------------------------------------------------------|
| L3, L4 | SHDN   | R3, R4                  |                                                                |
| H      | H      | Low (driven towards V-) | Normal operation with inverting logic                          |
| L      | H      | H (Driven towards V+)   | Normal operation with inverting logic                          |
| X      | L      | High impedance          | TX and RX are disabled in shutdown mode                        |
| Open   | H      | Low (driven towards V-) | Since pull-up on logic input pin, output driven low by default |

Table 7-6 is valid irrespective of the state of SLR pin.

For the RS-232 receiver, if the receiver bus inputs are above rising threshold  $V_{IT+}$ , corresponding received logic output goes low. Also, if receiver bus inputs are below falling threshold  $V_{IT-}$ , corresponding received logic output goes high.

**Table 7-7. Receiver Function Table**

| RS-232 BUS INPUT              | LOGIC OUTPUT                  | FUNCTION                              |
|-------------------------------|-------------------------------|---------------------------------------|
| $V_{IRx}$ (voltage on R1, R2) | L1, L2                        |                                       |
| $V_{IT+} < V_{IRx}$           | L                             | Normal operation with inverting logic |
| $V_{IT-} < V_{IRx} < V_{IT+}$ | ?                             | Indeterminate bus state               |
| $V_{IRx} < V_{IT-}$           | H                             | Normal operation with inverting logic |
| X                             | High impedance for SHDN = GND | Receiver disabled in shutdown mode    |
| Open-circuit bus              | H                             | Fail-safe high output                 |

Table 7-7 is valid irrespective of the state of SLR pin.

#### 7.4.3 Mode Control

**Table 7-8. MODE Control Function Table**

| MODE1 | MODE0 | Operating mode                                           | Function                                                                                                          |
|-------|-------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| L     | L     | RS-232 loopback, charge pump is ON, V+/V- are regulated  | L3 reflects on L2/R2/R3; L4 reflects on L1/R4/R1                                                                  |
| L     | H     | RS-232 2T2R mode, charge pump is ON, V+/V- are regulated | 2T2R mode; L3, L4 are Logic inputs for RS232 driver; L1, L2 are Logic outputs                                     |
| H     | L     | RS-485 half duplex mode (charge pump is off)             | L2 is RX Logic output; L3 is Driver Logic input; R1 R2 are Bus inverting and non-inverting terminals respectively |
| H     | H     | RS-485 full duplex mode (charge pump is off)             | R1R2 are inverting and non-inverting driver terminals; R3R4 are non-inverting and inverting receiver terminals.   |

## 8 Application and Implementation

### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

THVD4421 is a highly integrated multiprotocol transceiver supporting RS-232, RS-422 and RS-485 physical layer and is used for asynchronous data transmissions. MODE pins allow for the configuration of different operating modes. Device allows point-to-point RS-232 communication port and multipoint RS-485 communication port over common connector. The device also features integrated 120Ω switchable termination resistor on RS-485 bus lines which enables same device to be used for middle nodes or end nodes in an RS-485 network. When the device is configured in RS-232 mode, RS-485 circuits and 120Ω termination are disabled and do not interfere in RS-232 communication. For RS-232 communication, charge pump and 5kΩ resistor to ground on receiver bus pins is integrated in the device. This 5kΩ resistor and charge pump is automatically disabled in RS-485 mode. Slew rate limiting pin is provided so that same device can be used in slow speed or fast speed RS-485 and RS-232 applications. When ultra-low power consumption is needed, device can be put in shutdown mode using SHDN pin. All these features make the device completely flexible and suitable for various application needs. Integration of termination resistor saves significant PCB area compared to discrete implementation.

### 8.2 Typical Application

An RS-485 bus consists of multiple transceivers connecting in parallel to a bus cable. To eliminate line reflections, each cable end is terminated with a termination resistor,  $R_T$ , whose value matches the characteristic impedance,  $Z_0$ , of the cable. This method, known as parallel termination, generally allows for higher data rates over longer cable length.



Figure 8-1. Typical RS-485 Network With Half-Duplex Transceivers



**Figure 8-2. Typical RS-485 Network With Full-Duplex Transceivers**

THVD4421 can be used in both networks (half and full duplex) and at all nodes (end node or middle nodes) since device has the configurability based on MODE1, MODE0 pins and TERM\_TX, TERM\_RX pins.

THVD4421 also consists of two line drivers, two line receivers and dual charge pump circuit to enable RS-232 serial communication port. This device provides the electrical interface between an asynchronous communication controller and the serial-port connector.

### 8.2.1 Design Requirements

RS-485 is a robust electrical standard suitable for long-distance networking that may be used in a wide range of applications with varying requirements, such as distance, data rate, and number of nodes. RS-232 is more suitable for debug or configuration point to point applications.

#### 8.2.1.1 Data Rate and Bus Length

There is an inverse relationship between data rate and cable length, which means the higher the data rate, the shorter the cable length; and conversely, the lower the data rate, the longer the cable length. While most RS-485 systems use data rates between 10kbps and 100kbps, some applications require data rates up to 250kbps at distances of 4000 feet and longer. Longer distances are possible by allowing for small signal jitter of up to 5 or 10%.

Even higher data rates are achievable (that is, 50Mbps for the THVD24xxV) when the interconnect is short enough (or has suitably low attenuation at signal frequencies) to not degrade the data.



**Figure 8-3. Cable Length vs Data Rate Characteristic**

### 8.2.1.2 Stub Length

When connecting a node to the bus, the distance between the transceiver inputs and the cable trunk, known as the stub, should be as short as possible. Stubs present a non-terminated piece of bus line which can introduce reflections of varying phase as the length of the stub increases. As a general guideline, the electrical length, or round-trip delay, of a stub should be less than one-tenth of the rise time of the driver, thus giving a maximum physical stub length as shown in [Equation 1](#).

$$L_{(STUB)} \leq 0.1 \times t_r \times v \times c \quad (1)$$

where

- $t_r$  is the 10/90 rise time of the driver
- $c$  is the speed of light ( $3 \times 10^8$  m/s)
- $v$  is the signal velocity of the cable or trace as a factor of  $c$

### 8.2.1.3 Bus Loading

The RS-485 standard specifies that a compliant driver must be able to drive 32 unit loads (UL), where 1 unit load represents a load impedance of approximately  $12\text{k}\Omega$ . Because the THVD4421 device in RS-485 half and full duplex mode consists of 1/8 UL transceivers, connecting up to 256 receivers to the bus is possible for a limited common mode range of -7V to 12V.

### 8.2.2 Detailed Design Procedure

Figure 8-4 suggests an application schematic for THVD4421. Device has all logic pins on one side and bus side pins on other side to enable a flow-through layout in end application.

All  $V_{CC}$  power pins should have  $1\mu F$  decoupling capacitor close to the respective device pins. RS-232 charge pump is designed such that  $100nF$  charge pump capacitors work for both 3.3V and 5V operating  $V_{CC}$  supply.



Figure 8-4. Typical application diagram for THVD4421

### 8.2.3 Application Curves



### 8.2.3 Application Curves (continued)



### 8.3 Power Supply Recommendations

For reliable operation at all data rates and supply voltages, each supply should be decoupled with a ceramic capacitor located as close to the supply pins as possible. Recommended bypass capacitor for  $V_{CC}$  is  $1\mu F$ , for  $V_{IO}$  is  $100nF$ , for  $V_+$ ,  $V_-$  charge pump voltage supplies is  $100nF$ . Besides this, two charge pump flying capacitors of  $100\text{ nF}$  each are needed between  $C1+$ ,  $C1-$  terminals and between  $C2+$ ,  $C2-$  terminals. For  $V_{CC} = 3.3V \pm 10\%$ ,  $V_+$  and  $V_-$  voltages are regulated to  $+5.5V$  and  $-5.5V$  typically. If an application needs larger RS-232 output voltages,  $V_{CC} = 5V \pm 10\%$  is recommended because  $V_+$  and  $V_-$  are regulated to  $\pm 9.5V$ .

## 8.4 Layout

### 8.4.1 Layout Guidelines

Robust and reliable bus node design often requires the use of external transient protection devices in order to protect against surge transients that may occur in industrial environments. THVD4421 has integrated IEC ESD and EFT protection. So, if the application does not need IEC Surge protection, external transient protection may not be needed. Since these transients have a wide frequency bandwidth (from approximately 3MHz to 300MHz), high-frequency layout techniques should be applied during PCB design.

1. Place the external protection circuitry close to the bus connector to prevent noise transients from propagating across the board.
2. Use  $V_{CC}$  and ground planes to provide low inductance. Note that high-frequency currents tend to follow the path of least impedance and not the path of least resistance.
3. Design the protection components into the direction of the signal path. Do not force the transient currents to divert from the signal path to reach the protection device.
4. Apply decoupling capacitors as close as possible to the  $V_{CC}$ ,  $V_{IO}$ ,  $V_+$ ,  $V_-$  pins of transceiver.
5. Use at least two vias for  $V_{CC}$  and ground connections of decoupling capacitors and protection devices to minimize effective via inductance.
6. Optionally, use  $1k\Omega$  to  $10k\Omega$  pull-up and pull-down resistors for control lines to limit noise currents in these lines during transient events.

### 8.4.2 Layout Example



Figure 8-13. Layout Example

## 9 Device and Documentation Support

### 9.1 Device Support

### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on [ti.com](http://ti.com). Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 9.3 Support Resources

[TI E2E™ support forums](#) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use](#).

### 9.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 9.5 Electrostatic Discharge Caution

 This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 9.6 Glossary

[TI Glossary](#) This glossary lists and explains terms, acronyms, and definitions.

## 10 Revision History

| Changes from Revision * (April 2024) to Revision A (May 2025)                                 | Page |
|-----------------------------------------------------------------------------------------------|------|
| • Changed the Description of pin 3 (L2) and pin 7 (NC) in the <i>Pin Functions</i> table..... | 3    |
| • Updated pins 6 and 8 in <a href="#">Figure 8-4</a> .....                                    | 36   |

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins  | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|-----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| THVD4421RHBR          | Active        | Production           | VQFN (RHB)   32 | 5000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | THVD 4421           |
| THVD4421RHBR.A        | Active        | Production           | VQFN (RHB)   32 | 5000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | THVD 4421           |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|--------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| THVD4421RHBR | VQFN         | RHB             | 32   | 5000 | 330.0              | 12.4               | 5.3     | 5.3     | 1.1     | 8.0     | 12.0   | Q2            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| THVD4421RHBR | VQFN         | RHB             | 32   | 5000 | 367.0       | 367.0      | 35.0        |

## GENERIC PACKAGE VIEW

**RHB 32**

**VQFN - 1 mm max height**

5 x 5, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.

4224745/A

# PACKAGE OUTLINE

RHB0032E



VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



4223442/B 08/2019

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

## EXAMPLE BOARD LAYOUT

**RHB0032E**

## **VQFN - 1 mm max height**

#### PLASTIC QUAD FLATPACK - NO LEAD



## LAND PATTERN EXAMPLE



NON SOLDER MASK  
DEFINED  
(PREFERRED)



## SOLDER MASK DEFINED

## SOLDER MASK DETAILS

4223442/B 08/2019

#### NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 ([www.ti.com/lit/slua271](http://www.ti.com/lit/slua271)).
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

# EXAMPLE STENCIL DESIGN

RHB0032E

VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



## SOLDER PASTE EXAMPLE BASED ON 0.125 mm THICK STENCIL

EXPOSED PAD 33:  
75% PRINTED SOLDER COVERAGE BY AREA UNDER PACKAGE  
SCALE:20X

4223442/B 08/2019

NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#), [TI's General Quality Guidelines](#), or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2026, Texas Instruments Incorporated

Last updated 10/2025