**TPS7H3014-SP** SNVSCE7A - JANUARY 2024 -REVISED MAY 2024 # TPS7H3014-SP Radiation-Hardened, 14V, 4-Channel Sequencer ### 1 Features - Radiation performance: - Radiation hardness assurance (RHA) up to a total ionizing dose (TID) of 100krad(Si) - Single-event latchup (SEL), single-event burnout (SEB), and single-event gate rupture (SEGR) immune up to linear energy transfer $(LET) = 75MeV-cm^2/mq$ - Single-event functional interrupt (SEFI) and single-event transient (SET) characterized up to $LET = 75MeV-cm^2/mg$ - Wide supply IN voltage range (V<sub>IN</sub>): 3V to 14V - Sequence and monitor up to 4 voltage rails with a single device - Daisy chain capability for extended channel count - Single resistor programmable global timers for: - Sequence up and down delay - Sequence up time to regulation - Reverse order sequence down - Precision threshold voltage and hysteresis current - V<sub>TH</sub> SENSEx of 599mV ±1% across: voltage, temperature, and radiation (TID) - I<sub>HYS SENSEx</sub> of 24μA ±3% across: voltage, temperature, and radiation (TID) - Push-pull outputs with programmable pull-up voltage between 1.6V to 7V - Global ENx pull-up domain (V<sub>PULL UP1</sub>) - Common SEQ DONE and PWRGD pull-up domain (V<sub>PULL UP2</sub>) - FAULT open drain output for monitoring of state machine induced faults - Available in military (-55°C to 125°C) temperature range ## 2 Applications - Satellite electrical power system (EPS) - Control sequence and monitoring for complex digital processors such as: FPGAs, SoCs, AFEs, and power systems for space applications ## 3 Description The TPS7H3014 is an integrated, 3V to 14V, fourchannel radiation-hardness-assured power-supply sequencer. Channel count can be expanded by connecting multiple devices in a daisy-chain configuration. The device provides sequence up and down control signals for integrated circuits (IC) with active high ("on") inputs. In addition SEQ DONE and PWRGD flags are provided to monitor the sequence and power status of the monitored power tree. An accurate 599mV ±1% threshold voltage and a 24µA ±3% hysteresis current provide programmable rise and fall monitoring voltages. The rise and fall delay time is globally programmed via a single resistor. Also, a time-to-regulation timer is provided to track the rising voltage on SENSEx. In addition to these features, a FAULT detection pin is incorporated to monitor internally generated faults and provide increased system level reliability for power sequencing space applications. A standard microcircuit drawing (SMD) is available for the QML variant, 5962R23201VXC. #### **Device Information** | PART NUMBER <sup>(1)</sup> | GRADE <sup>(2)</sup> | PACKAGE <sup>(3)</sup> | |----------------------------|----------------------|-----------------------------------| | 5962R23201VXC | QMLV-RHA | 22-pin ceramic (CFP) | | TPS7H3014HFT/EM | | 6.21mm x 7.69mm<br>Mass = 415.6mg | - For additional information view the **Device Options** table. - (2)For additional information about part grade, view SLYB235. - (3)Dimensions and mass are nominal values. Typical Application # **Table of Contents** | 1 Features1 | 8.3 Feature Description | 21 | |---------------------------------------|-----------------------------------------------------|----| | 2 Applications1 | 8.4 Daisy Chain | | | 3 Description | 9 Application and Implementation | 38 | | 4 Device Options | 9.1 Application Information | | | 5 Pin Configuration and Functions4 | 9.2 Typical Application | 38 | | 6 Specifications6 | 9.3 Externally Induced System RESET | | | 6.1 Absolute Maximum Ratings6 | 9.4 Power Supply Recommendations | | | 6.2 ESD Ratings6 | 9.5 Layout | | | 6.3 Recommended Operating Conditions7 | 10 Device and Documentation Support | | | 6.4 Thermal Information7 | 10.1 Documentation Support | | | 6.5 Electrical Characteristics8 | 10.2 Receiving Notification of Documentation Update | | | 6.6 Timing Requirements11 | 10.3 Support Resources | 50 | | 6.7 Quality Conformance Inspection11 | 10.4 Trademarks | | | 6.8 Typical Characteristics | 10.5 Electrostatic Discharge Caution | | | 7 Parameter Measurement Information17 | 10.6 Glossary | | | 8 Detailed Description19 | 11 Revision History | | | 8.1 Overview | 12 Mechanical, Packaging, and Orderable | | | 8.2 Functional Block Diagram20 | Information | 50 | # **4 Device Options** | GENERIC PART<br>NUMBER | RADIATION RATING(1) | ION RATING <sup>(1)</sup> GRADE <sup>(2)</sup> | | ORDERABLE PART<br>NUMBER | | |------------------------|---------------------------------------------------------------------|------------------------------------------------|----------------|--------------------------|--| | | TID of 100krad(Si) RLAT,<br>DSEE free to 75 MeV-cm <sup>2</sup> /mg | QMLV-RHA | 22-pin CFP HFT | 5962R23201VXC | | | | None | Engineering model <sup>(3)</sup> | 22-pin CFP HFT | TPS7H3014HFT/EM | | - (1) TID is total ionizing dose and DSEE is destructive single event effects. Additional information is available in the associated TID reports and SEE reports for each product. - (2) For additional information about part grade, view SLYB235. - (3) These units are intended for engineering evaluation only. They are processed to a non-compliant flow (such as no burn-in and only 25°C testing). These units are not suitable for qualification, production, radiation testing, or flight use. Parts are not warranted as to performance over temperature or operating life. # **5 Pin Configuration and Functions** Figure 5-1. HFT Package, 22-Pin CFP (Top View) Table 5-1. Pin Functions | PII | N | I/O <sup>(1)</sup> | DESCRIPTION | |--------|-----|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0(1/ | DESCRIPTION | | SENSE1 | 1 | I | Non-inverting input of the comparator used to monitor the first rail to be sequenced up/down. To set the $V_{ON}$ and $V_{OFF}$ voltages, connect an external resistive divider between the rail to be monitored and GND with the middle point tied to SENSE1. A voltage greater than 599mV (typ) on this pin is considered as a regulated voltage rail ( $V_{ON}$ ). The $V_{OFF}$ is set by the $I_{HYS}$ current and the top resistor from the resistive divider. Refer to Top and Bottom Resistive Divider Design Equations. | | SENSE2 | 2 | 1 | Non-inverting input of the comparator used to monitor the second rail to be sequenced up/down. To set the $V_{ON}$ and $V_{OFF}$ voltages, connect an external resistive divider between the rail to be monitored and GND with the middle point tied to SENSE2. A voltage greater than 599mV (typ) on this pin is considered as a regulated voltage rail ( $V_{ON}$ ). The $V_{OFF}$ is set by the $I_{HYS}$ current and the top resistor from the resistive divider. Refer to Top and Bottom Resistive Divider Design Equations. | | SENSE3 | 3 | 1 | Non-inverting input of the comparator used to monitor the third rail to be sequenced up/down. To set the $V_{ON}$ and $V_{OFF}$ voltages, connect an external resistive divider between the rail to be monitored and GND with the middle point tied to SENSE3. A voltage greater than 599mV (typ) on this pin is considered as a regulated voltage rail ( $V_{ON}$ ). The $V_{OFF}$ is set by the $I_{HYS}$ current and the top resistor from the resistive divider. Refer to Top and Bottom Resistive Divider Design Equations. | | SENSE4 | 4 | 1 | Non-inverting input of the comparator used to monitor the fourth rail to be sequenced up/down. To set the $V_{ON}$ and $V_{OFF}$ voltages, connect an external resistive divider between the rail to be monitored and GND with the middle point tied to SENSE4. A voltage greater than 599mV (typ) on this pin is considered as a regulated voltage rail ( $V_{ON}$ ). The $V_{OFF}$ is set by the $I_{HYS}$ current and the top resistor from the resistive divider. Refer to Top and Bottom Resistive Divider Design Equations. | | REFCAP | 5 | 0 | 1.2V internal reference. Requires a 470nF external capacitor to GND. Do not load this pin. | | HYS | 6 | 0 | Hysteresis. Connect a $50k\Omega$ resistor between this pin and GND, to program the hysteresis current (typically $24\mu\text{A}$ ) at SENSE1 to SENSE4. Is recommended using a resistor with a $0.1\%$ or better tolerance for hysteresis current accuracy. | | FAULT | 7 | 0 | $\overline{\text{FAULT}}$ . Open drain output which is forced low by the state machine to indicate an internally generated fault. Is recommended to pull-up this pin to VLDO with a 10kΩ resistor. However, a different external voltage source can be used as the pull-up as long as it is stable before commanding the sequence up and never drops below 1V during the operation of the device. | ## **Table 5-1. Pin Functions (continued)** | PIN | I | 40 | lable 5-1. Pin Functions (continued) | |-------------|-----|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | I/O <sup>(1)</sup> | DESCRIPTION | | UP | 8 | I | Non-inverting input of a comparator. A rising voltage greater than 599mV (typ) will induce a rising edge and will start a sequence up. This pin can be driven by an external controller, or connected to a main rail trough an external resistive divider with the middle point connected to the UP pin to start the sequence up automatically. This threshold has a fixed hysteresis of 100mV (typ). | | IN | 9 | ı | Input supply to the device. Input voltage range is from 3V to 14V. Connect at least a 0.1µF ceramic capacitor as close as possible to the pin. | | REG_TMR | 10 | I/O | Time to regulation timer. Connect a resistor to GND between $10.5k\Omega$ and $1.18M\Omega$ to set the allowed time for a SENSE <sub>x</sub> rail to reach the regulation threshold (V <sub>ON</sub> ). The delay can be adjusted from 0.25ms to 25ms. Leave this pin floating to deactivate this feature. | | DLY_TMR | 11 | I/O | Delay timer. Connect a resistor to GND between $10.5 k\Omega$ and $1.18 M\Omega$ to set the sequence up and down delay. The delay can be adjusted from $0.25 ms$ to $25 ms$ . Leave this pin floating for no delay. | | SEQ_DONE | 12 | 0 | Sequence done. Push-pull output with V <sub>OH</sub> level set by PULL_UP2 input supply voltage. Indicates when the sequence up or down is completed. | | PWRGD | 13 | 0 | Power Good. Push-pull output with $V_{OH}$ level set by PULL_UP2 input supply voltage. Indicates when all rails (SENSE1 to SENSE4) are in regulation (greater than $V_{ONx}$ ). | | GND | 14 | _ | Ground. | | VLDO | 15 | 0 | Output of internal regulator. Requires at least $1\mu F$ external ceramic capacitor to GND. Allowed loading of this regulator are: FAULT pull-up using a $10k\Omega$ resistor or to turn-off unused channels by connecting directly to SENSE2 to SENSE4 as needed. | | DOWN | 16 | I | Non-inverting input of a comparator. A falling voltage lower than 498mV (typ) will induce a falling edge and will start a sequence down. This pin can be driven by an external controller, or connected to a main rail through an external resistive divider with the middle point connected to the DOWN pin to start the sequence down automatically. This threshold has a fixed hysteresis of 100mV (typ). | | PULL_UP2 | 17 | I | Input supply voltage to program the pull-up voltage for the push-pull output stage on SEQ_DONE and PWRGD. Connect at least a 1µF ceramic capacitor as close as possible to the pin. | | PULL_UP1 | 18 | I | Input supply voltage to program the global pull-up voltage for the push-pull output stages on EN1 to EN4. Connect at least a 1µF ceramic capacitor as close as possible to the pin. | | EN4 | 19 | 0 | Enable 4. Push pull output with V <sub>OH</sub> level set by the PULL_UP1 input supply voltage. Connect to the logic enable signal of the device to control and to be monitored by SENSE4. | | EN3 | 20 | 0 | Enable 3. Push pull output with $V_{\text{OH}}$ level set by the PULL_UP1 input supply voltage. Connect to the logic enable signal of the device to control and to be monitored by SENSE3. | | EN2 | 21 | 0 | Enable 2. Push pull output with $V_{OH}$ level set by the PULL_UP1 input supply voltage. Connect to the logic enable signal of the device to control and to be monitored by SENSE2. | | EN1 | 22 | 0 | Enable 1. Push pull output with $V_{OH}$ level set by the PULL_UP1 input supply voltage. Connect to the logic enable signal of the device to control and to be monitored by SENSE1. | | Thermal pad | | _ | Internally grounded. It is recommended to connect this metal thermal pad to a large ground plane for effective heat dissipation. | | Metal lid | Lid | _ | The lid is internally connected to the thermal pad and GND through the seal ring. | <sup>(1)</sup> I = Input, O = Output, I/O = Input or Output, — = Other ## **6 Specifications** ## **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted) (1) (2) | | | MIN | MAX | UNIT | |----------------------|--------------------------------|-------------|-----|------| | | IN | -0.3 | 16 | | | | UP, DOWN | -0.3 | 7.5 | | | Input voltage | SENSE1, SENSE2, SENSE3, SENSE4 | -0.3 | 3.6 | v | | | PULL_UP1, PULL_UP2 | -0.3 | 7.5 | v | | | FAULT | -0.3 | 7.5 | | | | DLY_TMR, REG_TMR | -0.3 | 3.6 | | | | VLDO | -0.3 | 3.6 | | | | EN1, EN2, EN3, EN4 | -0.3 | 7.5 | | | Output voltage | REFCAP | -0.3 | 2 | V | | | HYS | -0.3 | 3.6 | | | Output voltage | SEQ_DONE, PWRGD | -0.3 | 7.5 | | | Output ourrent | EN1, EN2, EN3, EN4 | -20 | 20 | mA | | Output current | SEQ_DONE, PWRGD | -20 | 20 | IIIA | | Junction temperature | TJ | <b>–</b> 55 | 150 | °C | | Storage temperature | T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |------|------------------------------------------|-------------------------------------------------------------------------------------|-------|----------| | V | V <sub>ESD</sub> Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | VESD | | Charged-device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002, all pins <sup>(2)</sup> | ±500 | <b>v</b> | 1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> All voltages values are with respect to GND. # **6.3 Recommended Operating Conditions** over operating temperature range, $T_A = -55^{\circ}C$ to 125°C (unless otherwise noted) (1) | | | MIN | NOM MAX | UNIT | |-------------------------|--------------------------------|-------|---------|------| | | IN | 3 | 14 | | | | UP, DOWN | 0 | 7 | | | Input voltage | SENSE1, SENSE2, SENSE3, SENSE4 | 0 | 3.5 | V | | | PULL_UP1, PULL_UP2 | 1.6 | 7 | | | | FAULT | 0 | 7 | | | Output voltage | EN1, EN2, EN3, EN4 | 0 | 7 | V | | | SEQ_DONE, PWRGD | 0 | 7 | V | | | EN1, EN2, EN3, EN4 | -10 | 10 | | | Output current | SEQ_DONE,PWRGD | -10 | 10 | mA | | | FAULT | -2 | | | | Junction temperature | T <sub>J</sub> | -55 | 125 | °C | | Input voltage slew rate | SR <sub>IN</sub> | 0.001 | 10 | V/µs | <sup>(1)</sup> All voltages values are with respect to GND. ## **6.4 Thermal Information** | | | TPS7H3014-SP | | |-----------------------|----------------------------------------------|--------------|------| | | THERMAL METRIC <sup>(1)</sup> | HFT (CFP) | UNIT | | | | 22 pins | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 34.2 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 7.7 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 17.2 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 16.9 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 8.6 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 17 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## **6.5 Electrical Characteristics** Over $3V \le V_{IN} \le 14V$ , $R_{DLY\_TMR} = 10.5k\Omega$ , $R_{REG\_TMR} = 10.5k\Omega$ , $C_{REFCAP} = 470nF$ , $C_{VLDO} = 1\mu F$ , $V_{PULL\_UP1} = 3.3V$ , $V_{PULL\_UP2} = 3.3V$ , $C_{PULL\_UP1} = 1\mu F$ , $C_{PULL\_UP2} = 1\mu F$ , over temperature range ( $T_{A} = -55^{\circ}C$ to $125^{\circ}C$ ), unless otherwise noted; includes group E radiation testing at $T_{A} = 25^{\circ}C$ for QML RHA devices $T_{A} = 25^{\circ}C$ for QML RHA devices $T_{A} = 25^{\circ}C$ | group L radiation | n testing at $T_A = 25^{\circ}$ C for ( | WINE IN IT REVICES (1) | | SUB- | | | | | |-------------------------------------------------------------|---------------------------------------------|-----------------------------------------------------------|------------------------------|-----------|-------|------|-------|-----------------------| | P | ARAMETER | TEST CONI | DITIONS | GROUP (3) | MIN | TYP | MAX | UNIT | | SUPPLY VOLTAG | GES AND CURRENTS | | | | | | | | | I <sub>Q_IN</sub> | V <sub>IN</sub> quiescent current | In Waiting to sequence states with all outputs fl Diagram | 1, 2, 3 | | 2.5 | 4 | mA | | | UVLO <sub>RISE</sub> | V <sub>IN</sub> rising undervoltage lockout | | | 1, 2, 3 | 2.72 | 2.79 | 2.84 | <b>&gt;</b> | | UVLO <sub>FALL</sub> | V <sub>IN</sub> falling udervoltage lockout | | | 1, 2, 3 | 2.59 | 2.64 | 2.69 | V | | V <sub>LDO</sub> | Internal linear regulator | 5V ≤ V <sub>IN</sub> ≤ 14V | | 1, 2, 3 | 3.19 | 3.29 | 3.38 | V | | VLDO | output voltage | V <sub>IN</sub> < 3.24V | | 1, 2, 3 | 97% | 99% | | × V <sub>IN</sub> | | REFCAP | Internal bandgap voltage | | | 1, 2, 3 | 1.188 | 1.2 | 1.212 | | | V <sub>POR_IN</sub> | Power on reset voltage | $1.6V \le V_{PULL\_UPx} \le 7V$ , $I_{ENx} = -2mA$ | V <sub>OL</sub> ≤ 320mV with | 1, 2, 3 | | 1.41 | 2 | V | | V <sub>POR_PULL_UPx</sub> | Power on reset voltage (5) | V <sub>IN</sub> = 0V, V <sub>OL</sub> ≤ 320mV | with $I_{ENx} = -100\mu A$ | 1, 2, 3 | | 0.89 | 1.4 | | | SENSE1 TO SEN | ISE4, UP AND DOWN COM | PARATOR INPUTS | | | | | | | | V <sub>TH_SENSEx</sub> | Threshold voltage at SENSEx | | | 1, 2, 3 | 593 | 599 | 605 | mV | | I <sub>HYS_SENSEx</sub> | SENSEx hysteresis current | V <sub>SENSEx</sub> = 700mV | | 1, 2, 3 | 23.28 | 24 | 24.72 | μA | | I <sub>LKG_SENSEx</sub> | Input leakage current at SENSEx | V <sub>SENSEx</sub> = 500mV | | 1, 2, 3 | | 2 | 100 | nA | | V <sub>TH_UP</sub> | Rising threshold voltage at UP | | | | 580 | 598 | 615 | mV | | V <sub>TH_DOWN</sub> | Falling threshold voltage at DOWN | | | 1, 2, 3 | 483 | 498 | 512 | mV | | V <sub>HYS_UP_DOWN</sub> | UP and DOWN hysteresis voltage | | | 1, 2, 3 | | 100 | | mV | | I <sub>LKG_UP_DOWN</sub> | Input leakage current at UP and DOWN | $V_{UP} = V_{\overline{DOWN}} = 500 \text{mV}$ | | 1, 2, 3 | | 2 | 100 | nA | | V <sub>TURN_OFF</sub> | Channel 2, 3, 4 turn off voltage | | | 1, 2, 3 | 87% | 89% | 91% | × VLDO | | EN1 TO EN4, SE | Q_DONE AND PWRGD PUS | SH PULL OUTPUTS | | | | | | | | V | Low-level ENx output | 1.6V ≤ V <sub>PULL_UP1</sub> ≤ 7V | I <sub>LOAD</sub> = -2mA | 1, 2, 3 | | | 10% | | | V <sub>OL_ENx</sub> | voltage | 1.0V \(\text{VPULL_UP1} \(\text{V}\) | $I_{LOAD} = -10mA$ | 1, 2, 3 | | | 25% | х | | V | High-level ENx output | 16\/<\/ | I <sub>LOAD</sub> = 2mA | 1, 2, 3 | 90% | | | $V_{PULL\_UP1}$ | | V <sub>OH_ENx</sub> | voltage | $1.6V \le V_{PULL\_UP1} \le 7V$ | I <sub>LOAD</sub> = 10mA | 1, 2, 3 | 70% | | | | | V | Low-level SEQ_DONE | 16\/<\/ | $I_{LOAD} = -2mA$ | 1, 2, 3 | | | 10% | | | V <sub>OL_SEQ_DONE</sub> | output voltage | $1.6V \le V_{PULL\_UP2} \le 7V$ | $I_{LOAD} = -10mA$ | 1, 2, 3 | | | 25% | | | V <sub>OH_SEQ_DONE</sub> High-level SEQ_DONE output voltage | 1.6V ≤ V <sub>PULL UP2</sub> ≤ 7V | I <sub>LOAD</sub> = 2mA | 1, 2, 3 | 90% | | | | | | | 1.0v = vPULL_UP2 = /V | I <sub>LOAD</sub> = 10mA | 1, 2, 3 | 70% | | | х | | | Va | Low-level PWRGD | 1.6V ≤ V <sub>PULL UP2</sub> ≤ 7V | I <sub>LOAD</sub> = -2mA | 1, 2, 3 | | | 10% | V <sub>PULL_UP2</sub> | | $V_{OL\_PWRGD}$ | output voltage | 1.0v = vPULL_UP2 = / V | I <sub>LOAD</sub> = -10mA | 1, 2, 3 | | | 25% | | | Vou pws == | High-level PWRGD | 1.6V ≤ V <sub>PULL UP2</sub> ≤ 7V | I <sub>LOAD</sub> = 2mA | 1, 2, 3 | 90% | | | | | V <sub>OH_PWRGD</sub> | output voltage | 1.0 4 = 4 HOLL OP2 = 1 A | $I_{LOAD} = 10mA$ | 1, 2, 3 | 70% | | | | ## **6.5 Electrical Characteristics (continued)** Over $3V \le V_{IN} \le 14V$ , $R_{DLY\_TMR} = 10.5k\Omega$ , $R_{REG\_TMR} = 10.5k\Omega$ , $C_{REFCAP} = 470nF$ , $C_{VLDO} = 1\mu F$ , $V_{PULL\_UP1} = 3.3V$ , $V_{PULL\_UP2} = 3.3V$ , $C_{PULL\_UP1} = 1\mu F$ , $C_{PULL\_UP2} = 1\mu F$ , over temperature range ( $T_{A} = -55^{\circ}C$ to $125^{\circ}C$ ), unless otherwise noted; includes group E radiation testing at $T_{A} = 25^{\circ}C$ for QML RHA devices $^{(1)}(2)$ | PARAMETER | | PARAMETER TEST CONDITIONS | | SUB-<br>GROUP (3) | MIN | TYP | MAX | UNIT | |-------------------------------|-------------------------------------------|------------------------------------------------------------------------|-----------------------------------|-------------------|-----|-----|----------|------| | PULL_UPx <sub>LKG</sub> | PULL_UPx leakage current | V <sub>PULL_UPx</sub> = 7V | | 1, 2, 3 48 | | 121 | μA | | | SR <sub>ENx_RISE</sub> | Enable rising output voltage slew rate | 10% to 90% of $V_{PULL\_UP1}$ , $R_{LOAD} = 50kΩ$ , $C_{LOAD} = 100pF$ | 1.6V ≤ V <sub>PULL_UP1</sub> ≤ 7V | 9, 10, 11 | 17 | 125 | | | | SR <sub>SEQ_DONE_RISE</sub> | SEQ_DONE rising output voltage slew rate | 10% to 90% of V <sub>PULL_UP2</sub> , | 1.6V ≤ V <sub>PULL_UP2</sub> | 9, 10, 11 | 17 | 125 | | | | SR <sub>PWRGD_RISE</sub> | PWRGD rising output voltage slew rate | $R_{LOAD} = 50k\Omega$ ,<br>$C_{LOAD} = 100pF$ | ≤ 7V | 9, 10, 11 | 17 | 125 | | V/µs | | SR <sub>ENx_FALL</sub> | Enable falling output voltage slew rate | 90% to 10% of | 1.6V ≤ V <sub>PULL_UP1</sub> ≤ 7V | 9, 10, 11 | 44 | 126 | | | | SR <sub>SEQ_DONE_FALL</sub> | SEQ_DONE falling output voltage slew rate | $V_{PULL\_UP1}$ , $R_{LOAD} = 50k\Omega$ , | 1.6V ≤ V <sub>PULL UP2</sub> | 9, 10, 11 | 44 | 126 | | | | SR <sub>PWRGD_FALL</sub> | PWRGD falling output voltage slew rate | C <sub>LOAD</sub> = 100pF | ≤ 7V | 9, 10, 11 | 44 | 126 | | | | P | EN PMOS source output | $I_{LOAD} = 2mA$ | V <sub>PULL_UP1</sub> = 1.6V | 1, 2, 3 | | 18 | 40 | | | R <sub>ENx_PULL_UP</sub> | resistance | ILOAD - ZIIIA | $V_{PULL\_UP1} = 7V$ | 1, 2, 3 | | 7 | 20 | | | R <sub>SEQ_DONE_PULL_UP</sub> | SEQ_DONE PMOS | I <sub>LOAD</sub> = 2mA | $V_{PULL\_UP2} = 1.6V$ | 1, 2, 3 | | 18 | 40 | | | "SEQ_DONE_PULL_UP | source output resistance | ILOAD - ZIIIA | $V_{PULL\_UP2} = 7V$ | 1, 2, 3 | | 7 | 20 | | | R <sub>PWRGD PULL UP</sub> | PWRGD PMOS source | I <sub>LOAD</sub> = 2mA | $V_{PULL\_UP2} = 1.6V$ | 1, 2, 3 | | 18 | 40 | | | FWINGD_FOLE_OF | output resistance | LOAD | $V_{PULL\_UP2} = 7V$ | 1, 2, 3 | | 7 | 20 | Ω | | R <sub>ENx_PULL_DOWN</sub> | EN NMOS sink output resistance | I <sub>LOAD</sub> = -2mA, 1.6V ≤ \ | / <sub>PULL_UP1</sub> ≤ 7V | 1, 2, 3 | | 7 | 28 | | | $R_{SEQ\_DONE\_PULL\_DO}$ WN | SEQ_DONE NMOS sink output resistance | $I_{LOAD} = -2mA, 1.6V \le V$ | / <sub>PULL_UP1</sub> ≤ 7V | 1, 2, 3 | | 7 | 28 | | | R <sub>PWRGD_PULL_DOWN</sub> | PWRGD NMOS sink output resistance | I <sub>LOAD</sub> = -2mA, 1.6V ≤ \ | / <sub>PULL_UP1</sub> ≤ 7V | 1, 2, 3 | | 7 | 28 | | | FAULT OUTPUT | | | | | | | | | | R <sub>FAULT_PULL_DOWN</sub> | FAULT pull down resistance | I <sub>FAULT</sub> = 100μA | | 1, 2, 3 | | 131 | 512 | Ω | | I <sub>LKG_FAULT</sub> | FAULT leakage current | V <sub>FAULT</sub> = 7V | | 1, 2, 3 | | 23 | 600 | nA | | THERMAL PROTEC | CTION | | | | | | <u> </u> | | | T <sub>SD_ENTER</sub> | Thermal shutdown enter temperature | | | | | 177 | | °C | | T <sub>SD_EXIT</sub> | Thermal shutdown exit temperature | | | | | 164 | | C | ### 6.5 Electrical Characteristics (continued) Over $3V \le V_{IN} \le 14V$ , $R_{DLY\_TMR} = 10.5k\Omega$ , $R_{REG\_TMR} = 10.5k\Omega$ , $C_{REFCAP} = 470nF$ , $C_{VLDO} = 1\mu F$ , $V_{PULL\_UP1} = 3.3V$ , $V_{PULL\_UP2} = 3.3V$ , $C_{PULL\_UP1} = 1\mu F$ , $C_{PULL\_UP2} = 1\mu F$ , over temperature range ( $T_A = -55^{\circ}C$ to $125^{\circ}C$ ), unless otherwise noted; includes group E radiation testing at $T_A = 25^{\circ}C$ for QML RHA devices $^{(1)}$ $^{(2)}$ | | PARAMETER | TEST CONDITIONS | SUB-<br>GROUP (3) | MIN | TYP | MAX | UNIT | | | |-------------------------------------|--------------------|------------------------------|-------------------|-------|-------|-------|------|--|--| | DELAY AND TIME TO REGULATION TIMERS | | | | | | | | | | | t <sub>DLY_TMR</sub> Do | | $R_{DLY\_TMR} = 10.5k\Omega$ | 1, 2, 3 | 0.205 | 0.268 | 0.342 | | | | | | Delay time | $R_{DLY\_TMR} = 619k\Omega$ | 1, 2, 3 | 10.77 | 12.5 | 14.14 | | | | | | | $R_{DLY\_TMR} = 1.18M\Omega$ | 1, 2, 3 | 20 | 23.37 | 27.2 | ms | | | | t <sub>REG_TMR</sub> | | $R_{REG\_TMR} = 10.5k\Omega$ | 1, 2, 3 | 0.197 | 0.264 | 0.34 | 1113 | | | | | Time to regulation | $R_{REG\_TMR} = 619k\Omega$ | 1, 2, 3 | 10.8 | 12.4 | 14.1 | | | | | | | $R_{REG\_TMR} = 1.18M\Omega$ | 1, 2, 3 | 20.3 | 23.63 | 27.2 | | | | - (1) See the 5962R23201VXC SMD (standard microcircuit drawing) for additional information on the RHA devices. - (2) All voltage values are with respect to GND. - (3) For subgroup definitions, see Quality Conformance Inspection table. - (4) V<sub>POR\_IN</sub> is the minimum V<sub>IN</sub> voltage for a controlled output state, when 1.6V ≤ V<sub>PULL\_UPX</sub> ≤ 7V. Below V<sub>POR\_IN</sub>, the output cannot be determined. - (5) V<sub>POR\_PULL\_UPx</sub> is the minimum V<sub>PULL\_UPx</sub> voltage for a controlled output state, when V<sub>IN</sub> ≤ 3V. Below V<sub>POR\_PULL\_UPx</sub> the output cannot be determined. ## 6.6 Timing Requirements Over $3V \le V_{IN} \le 14V$ , $R_{DLY\_TMR} = 10.5k\Omega$ , $R_{REG\_TMR} = 10.5k\Omega$ , $C_{REFCAP} = 470nF$ , $C_{VLDO} = 1\mu F$ , $V_{PULL\_UP1} = 3.3V$ , $V_{PULL\_UP2} = 3.3V$ , $C_{PULL\_UP1} = 1\mu F$ , $C_{PULL\_UP2} = 1\mu F$ , over temperature range ( $T_A = -55^{\circ}C$ to $125^{\circ}C$ ) unless otherwise noted; includes group E radiation testing at $T_A = 25^{\circ}C$ for RHA devices $^{(1)}$ | | PARAMETER | TEST CONDITIONS | SUB-<br>GROUP (2) | MIN | TYP | MAX | UNIT | |-----------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------|-----|------|-----|------| | t <sub>Start_up_delay</sub> | Start-up delay time (3) | V <sub>REFCAP</sub> ≥ 1.1V, See Figure 7-1 | 4, 5, 6 | | | 2.8 | ms | | t <sub>pd_ENx</sub> | ENx propagation delay | DLY_TMR = Open,<br>REG_TMR=Open,<br>V <sub>OVERDRIVE</sub> = 10mV,<br>V <sub>PULL_UPx</sub> =1.6V,<br>from 50% of IN to 50% OUT | 4, 5, 6 | | 3.4 | 6.5 | | | t <sub>pd_</sub> SEQ_DONE | SEQ_DONE propagation delay | DLY_TMR = Open,<br>REG_TMR=Open,<br>V <sub>OVERDRIVE</sub> = 10mV | 4, 5, 6 | | 3.4 | 6.5 | | | t <sub>pd_PWRGD</sub> | PWRGD propagation delay | DLY_TMR = Open,<br>REG_TMR=Open,<br>V <sub>OVERDRIVE</sub> = 10mV | 4, 5, 6 | | 3.4 | 6.5 | μs | | t <sub>pd_SM_FAULT</sub> | State machine fault propagation delay | In Waiting to Sequence DOWN State from 33% of SENSE1 ↓ to 82% PWRGD ↓ See Figure 7-2 and State Diagram, | 4, 5, 6 | | 3.4 | 4.3 | | | t <sub>MIN_UP</sub> | V <sub>UP</sub> rising minimum time for valid UP | DLY_TMR = Open, See Figure 7-3 | 4, 5, 6 | | 0.27 | 0.7 | | | t <sub>MIN_DOWN</sub> | V <sub>DOWN</sub> rising minimum time for valid DOWN | DLY_TMR = Open, See Figure 7-4 | 4, 5, 6 | | 0.42 | 0.9 | μs | | t <sub>h_VTH_RISE</sub> | Rising theshold on VSENSEx hold time | DLY_TMR = Open | 4, 5, 6 | | 0.84 | 1.6 | μs | | t <sub>h_VTH_FALL</sub> | Falling theshold on VSENSEx hold time | DLY_TMR = Open | 4, 5, 6 | | 0.35 | 1 | μs | - (1) See the 5962R23201VXC SMD (standard microcircuit drawing) for additional information on the RHA devices (coming later) - (2) For subgroup definitions, see Quality Conformance Inspection table. - (3) During the power-on, V<sub>IN</sub> must be at or above V<sub>IN</sub> (MIN) for at least t<sub>Start\_up\_delay</sub> for all internal references to be within specification. ## **6.7 Quality Conformance Inspection** MIL-STD-883, Method 5005 - Group A | SUBGROUP | DESCRIPTION | TEMP (°C) | |----------|---------------------|-------------| | 1 | Static tests at | 25 | | 2 | Static tests at | 125 | | 3 | Static tests at | -55 | | 4 | Dynamic tests at | 25 | | 5 | Dynamic tests at | 125 | | 6 | Dynamic tests at | <b>-55</b> | | 7 | Functional tests at | 25 | | 8A | Functional tests at | 125 | | 8B | Functional tests at | <b>–</b> 55 | | 9 | Switching tests at | 25 | | 10 | Switching tests at | 125 | | 11 | Switching tests at | -55 | Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback ### 6.8 Typical Characteristics $R_{DLY\_TMR} = 10.5k\Omega, R_{REG\_TMR} = 10.5k\Omega, V_{PULL\_UP1} = 3.3V, V_{PULL\_UP2} = 3.3V, V_{\overline{FAULT}} = 10k\Omega \text{ pull-up to VLDO}, R_{HYS} = 50k\Omega, C_{REFCAP} = 470nF, C_{VLDO} = 1\mu F, C_{PULL\_UP1} = 1\mu F, C_{PULL\_UP2} = 1\mu F, unless otherwise noted.$ Submit Document Feedback Figure 6-5. Undervoltage Lockout vs Temperature Copyright © 2024 Texas Instruments Incorporated Channel $R_{DLY\_TMR} = 10.5k\Omega, R_{REG\_TMR} = 10.5k\Omega, V_{PULL\_UP1} = 3.3V, V_{PULL\_UP2} = 3.3V, V_{\overline{FAULT}} = 10k\Omega \text{ pull-up to VLDO}, R_{HYS} = 50k\Omega, C_{REFCAP} = 470nF, C_{VLDO} = 1\mu F, C_{PULL\_UP1} = 1\mu F, C_{PULL\_UP2} = 1\mu F, unless otherwise noted.$ $R_{DLY\_TMR} = 10.5k\Omega, R_{REG\_TMR} = 10.5k\Omega, V_{PULL\_UP1} = 3.3V, V_{PULL\_UP2} = 3.3V, V_{\overline{FAULT}} = 10k\Omega \text{ pull-up to VLDO}, R_{HYS} = 50k\Omega, C_{REFCAP} = 470nF, C_{VLDO} = 1\mu F, C_{PULL\_UP1} = 1\mu F, C_{PULL\_UP2} = 1\mu F, unless otherwise noted.$ Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated $R_{DLY\_TMR} = 10.5k\Omega, R_{REG\_TMR} = 10.5k\Omega, V_{PULL\_UP1} = 3.3V, V_{PULL\_UP2} = 3.3V, V_{\overline{FAULT}} = 10k\Omega \text{ pull-up to VLDO}, R_{HYS} = 50k\Omega, C_{REFCAP} = 470nF, C_{VLDO} = 1\mu F, C_{PULL\_UP1} = 1\mu F, C_{PULL\_UP2} = 1\mu F, unless otherwise noted.$ $R_{DLY\_TMR} = 10.5k\Omega, R_{REG\_TMR} = 10.5k\Omega, V_{PULL\_UP1} = 3.3V, V_{PULL\_UP2} = 3.3V, V_{\overline{FAULT}} = 10k\Omega \text{ pull-up to VLDO}, R_{HYS} = 50k\Omega, C_{REFCAP} = 470nF, C_{VLDO} = 1\mu F, C_{PULL\_UP1} = 1\mu F, C_{PULL\_UP2} = 1\mu F, unless otherwise noted.$ Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ## **7 Parameter Measurement Information** A. $V_{IN(STEADY-STATE)}$ is a valid operating voltage between 3V and 14V Figure 7-1. t<sub>Start\_up\_delay</sub> Time Measurement - A. V<sub>SENSE1</sub> is pulled-low after the state machine is in the waiting to sequence down state. - B. The slew rates are exaggerated for easier visualization. Figure 7-2. State Machine Detected Fault Propagation Delay (tpd\_SM\_FAULT) Figure 7-3. Minimum Time for Valid Sequence Up Command ( $t_{MIN\ UP}$ ) Figure 7-4. Minimum Time for Valid Sequence Down Command ( $t_{MIN\_\overline{DOWN}}$ ) ## 8 Detailed Description ### 8.1 Overview The TPS7H3014 is a four-Channel, 3V to 14V, sequencer and supervisor for space applications. The device is intended to drive devices with enable high logic inputs. The channel count can be incremented as needed for the application by connecting multiple ICs. in a daisy-chain configuration. Each output incorporates a push-pull architecture. The logic high of these outputs are externally provided by the user by supplying a voltage to the PULL-UPx inputs. All ENx push-pull outputs are tied to the PULL\_UP1 domain while SEQ\_DONE and PWRGD are tied to the PULL UP2 domain. The SENSEx inputs are connected to the non-inverting input (undervoltage) of a comparator which is used to determine the on (in regulation) and off (not in regulation) voltage level of the monitored power supply $(V_{OUTx})$ . Each of these inputs feature a threshold level of 599mV (typ) with an accuracy of $\pm 1\%$ across: voltage, temperature, and radiation (TID). The hysteresis voltage threshold level can be adjusted by the user and determined by the $R_{TOPx}$ resistance and the hysteresis current ( $I_{HYS}$ ). The $I_{HYS}$ becomes active once the rising voltage at SENSEx exceeds the threshold (599mV typ), indicating the monitored voltage rail is in regulation. $I_{HYS}$ is 24 $\mu$ A with an accuracy of $\pm 3\%$ across: voltage, temperature, and radiation (TID). The device incorporates two timers: - 1. **DLY\_TMR**: Set the rising and falling ENx delay. Once the SENSE<sub>x-1</sub> is above the on voltage during a sequence up, the EN<sub>x</sub> will be asserted high once the delay set by the user using the DLY\_TMR input is expired. The same is true during sequence down, this means that once SENSE<sub>x</sub> is below the off voltage the EN<sub>x-1</sub> will be asserted low once the timer is expired. This timer can be set from 0.25ms to 25ms, by using a 10.5k $\Omega$ to a 1.18M $\Omega$ , respectively. - 2. **REG\_TMR**: Set the allowed time that a sensed voltage rail has to be above the on threshold (in regulation). Once the EN<sub>x</sub> is asserted high, the SENSE<sub>x</sub> has up to the time set by the user, using REG\_TMR, to be above 599mV (typ). Otherwise a reverse sequence down from EN<sub>x-1</sub> is started. Separate UP and $\overline{\text{DOWN}}$ pins are provided by the device in order to enable daisy-chain configurations. The UP pin has a threshold (V<sub>TH\_UP</sub>) of 599mV (typ), while the $\overline{\text{DOWN}}$ pin has an threshold (V<sub>TH\_DOWN</sub>) of 498mV. A fixed hysteresis of 100mV is incorporated in both input comparators for noise stability. These pins are edge sensitive, a rising edge in UP starts the sequence up, while a falling edge in $\overline{\text{DOWN}}$ will start the sequence down. When using a single device and driven externally, both pins (UP and DOWN) are typically tied together. Since UP and $\overline{\text{DOWN}}$ inputs have an accurate threshold, they can be used to initiate the sequence up and down by accurately sensing another rail (using a resistive divider), or they can be externally driven by a controller. Once UP is driven above V<sub>TH\_UP</sub>, the device will start a sequence up by asserting EN1 high after the programmed delay time (DLY\_TMR), at which point the SENSE1 will start rising up. If SENSE1 crosses the on voltage before the REG\_TMR is expired, then EN2 will be asserted high after the programmed delay. This process continues until the SEQ\_DONE and PWRGD are asserted high indicating a complete sequence up and system power good, respectively. Once the $\overline{\text{DOWN}}$ pin is driven below $V_{\text{TH}}$ $\overline{\text{DOWN}}$ , the device will start a sequence down by forcing EN4 low after the programmed delay. At this point, the $\overline{\text{SENSE4}}$ voltage will start falling until is lower than the set off voltage. Once this happens, EN3 will be asserted low after the programmed delay. This will continue until EN1 is forced low. As the discharge time of the sequenced devices is unknown, the REG\_TMR is not active during power down. During sequence up, SEQ\_DONE and PWRGD are asserted high after the last used channel crosses the on voltage threshold and the programmed DLY\_TMR is expired (assuming it is active). During sequence down, SEQ\_DONE is forced low once V<sub>OUT1</sub> is below the off voltage and the DLY\_TMR is expired. However PWRGD is forced low immediately after the commanded sequence down. The TPS7H3014 also incorporates a comprehensive FAULT management system described in the State Machine section. Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback # 8.2 Functional Block Diagram ### 8.3 Feature Description ### 8.3.1 Input Voltage (IN), VLDO and REFCAP During steady state operation, the input voltage of the TPS7H3014 must be between 3V and 14V. A minimum bypass capacitance of at least $0.1\mu F$ is needed between $V_{IN}$ and GND. The input bypass capacitors should be placed as close to the sequencer IC as possible. Is recommended that $V_{IN}$ slew rate is controlled between $10V/\mu s$ to $1mV/\mu s$ for proper IC operation. The voltage applied at $V_{IN}$ serves as the input for the internal regulator that generates the VLDO voltage, typically 3.29V. At input voltages less the 3.29V (typ), the VLDO voltage will follow the voltage at $V_{IN}$ . Recommended capacitance for VLDO is 1µF. Unused SENSE2 to SENSE4 can be tied to VLDO to by-pass the channel delay during sequence up and down. It is recommended to pull-up the $\overline{FAULT}$ pin to VLDO via a 10k $\Omega$ resistor, but otherwise it is recommended not to externally load this pin due to limited output current capability. During power up, the user should wait at least the 2.8ms ( $t_{Start\_up\_delay}$ ) after $V_{IN}$ > UVLO<sub>RISE</sub> before attempting to start a sequence up, this is due to internal time constants in the device. Each device generates an internal 1.2V bandgap reference that is utilized throughout the various internal control logic blocks. This is the voltage present on the REFCAP pin during steady state operation. This voltage is divided down to produce the reference for the comparator inputs SENSE<sub>x</sub> (599mV typ), UP (598mV typ) and $\overline{\text{DOWN}}$ (498mV typ). The V<sub>TH\_SENSEx</sub> reference is measured at the EN<sub>x</sub> outputs to account for offsets in the error amplifier and maintains regulation within $\pm 1\%$ across: voltage, temperature, and radiation TID (up to 100krad in Silicon). This tight reference tolerance allows the user to monitor voltage rails with high accuracy. A 470nF capacitor to GND is required at the REFCAP pin for proper electrical operation as well as to ensure robust SET performance of the device. ## 8.3.1.1 Undervoltage Lockout (V<sub>POR\_IN</sub> < V<sub>IN</sub> < UVLO) When the voltage on $V_{IN}$ is less than the UVLO (2.79V typ) voltage, but greater than the power-on reset voltage ( $V_{POR\_IN}$ , 1.41V typ), the output pins (ENx, SEQ\_DONE and PWRGD) will be in a logic low state, regardless of the voltage at the inputs of the device, named as: - SENSE<sub>x</sub> - UP - DOWN ### 8.3.1.2 Power-On Reset ( $V_{IN} < V_{POR\_IN}$ ) When the voltage on $V_{IN}$ is lower than the power on reset voltage ( $V_{POR\_IN}$ ), the output signal is undefined and is not to be relied upon for proper device function. Figure 8-1 shows the ENx outputs relationship to a rising input voltage ( $V_{IN}$ ). As can be observed, the ENx are undefined when $V_{IN}$ is lower than $V_{POR\_IN}$ (typically 1.41V). During this time the outputs can be any value from 0V to $V_{IN}$ . In this case, the input voltages to all undervoltage (UV) input comparators (SENSEx) are below the $V_{TH\_SENSEx}$ (599mV). For this reason (in conjunction with waiting for a rising edge on UP), the ENx, SEQ\_DONE and PWRGD stays low after $V_{IN}$ rises above UVLO<sub>RISE</sub> (typically 2.79V). Figure 8-1. Outputs in a Valid Low State After $V_{IN} > V_{IN-MIN}$ ## A. This figures assumes: - 1. A valid external pull-up voltage is connected to the PULL\_UPx inputs (1.6V $\leq$ V<sub>PULL\_UPx</sub> $\leq$ 7V). - 2. $V_{\text{IN(STEADY-SATE)}}$ is a valid $V_{\text{IN}}$ voltage between 3V to 14V. - 3. V<sub>FAULT</sub> pull up to VLDO. - 4. Device is in the: Waiting to Sequence UP State (Refer to State Machine for more details). - $5. \quad V_{OL} \ represents: V_{OL\_SEQ\_DONE}, \ and \ V_{OL\_PWRGD}, \ or \ the \ low \ logic \ output \ voltage \ for \ all \ outputs.$ Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ### 8.3.2 SENSEx Inputs ### 8.3.2.1 V<sub>TH\_SENSEX</sub> and V<sub>ONx</sub> The TPS7H3014 sequencer integrates four under-voltage (UV) comparators, with an accurate ( $\pm 1\%$ ) threshold voltage ( $V_{TH\_SENSEx}$ ) of 599mV nominal. $V_{TH\_SENSEx}$ is measured at the ENx outputs to account for comparator offsets in the threshold. Maximum flexibility is provided as external resistive dividers can be adjusted to sense any voltage rail ( $V_{OUTx}$ ). Figure 8-2 shows a conceptual diagram of the comparators connected to the SENSEx inputs. As can be observed, the sensed voltage rail ( $V_{OUTx}$ ) is attenuated (using an external resistive divider, $R_{TOPx}$ and $R_{BOTTOMx}$ ) and compared against the $V_{TH\_SENSEx}$ voltage. Is recommended to maintain the steady-state SENSEx voltage below 1.6V, in order to maintain the threshold ( $V_{TH\_SENSEx}$ ) accuracy. Figure 8-2. SENSEx Comparators Inputs When the voltage at the monitored rail $(V_{OUTx})$ is rising, the hysteresis current $(I_{HYS})$ is not connected to SENSEx input. At this time the SENSEx (attenuated $V_{OUTx}$ ) voltage is compared against the SENSEx threshold $(V_{TH\_SENSEx})$ . When $V_{SENSEx} > V_{TH\_SENSEx}$ the voltage is considered within regulation limits. We can calculate the on (within regulation) voltage by doing a simple voltage divider as: $$V_{ONx\_NOMINAL} \left(V\right) = \left(1 + \frac{R_{TOPx}}{R_{BOTTOMx}}\right) \times V_{TH\_SENSEx}$$ (1) ### Where: V<sub>TH SENSEx</sub> is the nominal sense threshold voltage of 599mV. As with any system, there is some variation (or errors) of the design variables, in this case the top and bottom resistors and the SENSEx threshold voltage. Using the derivative method to calculate the total error (and assuming these variables are uncorrelated) with both resistors having the same tolerance value, the $V_{ONx}$ error can be calculated as: $$V_{\text{ONx\_ERROR}} \left( V \right) = \pm \sqrt{\frac{V_{\text{TH\_SENSEx}}^2 \times \left[ \left( 2 \times R_{\text{TOL}}^2 \times R_{\text{TOPx}}^2 \right) + \left( V_{\text{TH\_SENSEx\_ACC}}^2 \times \left( R_{\text{TOPx}} + R_{\text{BOTTOMx}} \right)^2 \right) \right]}{R_{\text{BOTTOMx}}^2}$$ (2) #### Where: - R<sub>TOL</sub> is the resistors tolerance (same for top and bottom resistors) as numeric value. For example, for 0.1% tolerance resistors, we use 0.001. - V<sub>TH\_SENSEx\_ACC</sub> is the SENSEx threshold accuracy as numeric value (in this case 0.01). - $R_{TOPx}$ and $\bar{R}_{BOTTOMx}$ are in Ohms ( $\Omega$ ). - V<sub>TH</sub> SENSEx is 0.599 Volts. Using Equation 1 and Equation 2 we can calculate the on voltage range as: $$V_{ONx} = V_{ONx\_NOMINAL} \pm V_{ONx\_ERROR}$$ (3) #### Note Remember $V_{TH\_SENSEx}$ is the reference voltage when accounting for the comparator offsets $V_{TH\_SENSEx} = V_{REF} + V_{OFFSETx}$ . As this device is intended for sequencing of multirail systems, the ENx to SENSEx order is defined in ascending channel number (EN1 to EN4) for sequence up, and descending (EN4 to EN1) for sequence down. When a channel of the sequencer is not needed (unused) the channel can be connected to VLDO to skip the channel during sequence up/down. Is recommended to connect all disabled channels to VLDO, but an external voltage greater than 91% of VLDO (max) will disabled the channel (the voltage at SENSEx cannot exceed 3.5V). Only channels 2 through 4 can be disabled. It is recommended to disabled channels starting from high (channel #4) to low (channel #2). The channels are disabled starting from the lowest channel count and higher. This means that if channel #2 is disabled, by definition channels #3 and #4 will also be disabled. #### Note The channels to be disabled must be valid at power up and not be dynamically changed during the sequence up and down. Any voltage at SENSE 2 to SENSE4 > $V_{TURN\_OFF}$ [91% of VLDO(max)] will disable (or turn-off) the channel. This will disable the delay (set by TMR\_DLY) for those channels during sequence up and down. Although it is not required, in noisy applications it is good analog design practice to place a small bypass capacitor at the SENSEx inputs in order to reduce sensitivity to transient voltages on the monitored signal. ### 8.3.2.2 I<sub>HYS\_SENSEx</sub> and V<sub>OFFx</sub> The TPS7H3014 has a built-in hysteresis current of $24\mu A$ with an accuracy of $\pm 3\%$ (with $R_{HYS} = 50k\Omega$ ). The hysteresis current is equivalent to REFCAP/ $R_{HYS}$ . A tolerance of 0.1% for the $R_{HYS}$ is recommended as it ultimately affects the hysteresis current accuracy. #### **Note** A resistor of $R_{HYS}$ =49.9k $\Omega$ can be used instead of 50k $\Omega$ . In this case the nominal $I_{HYS\_SENSEx}$ current will be 24.05 $\mu$ A instead of 24 $\mu$ A. This current is mirrored internally across all SENSEx inputs. This hysteresis current becomes active when the SENSEx voltage is greater than the threshold voltage (599mV $\pm 1\%$ ), same as $V_{OUTx} > V_{ONx}$ (Refer to Equation 3 and Figure 8-2). This current ( $I_{HYS}$ ) multiplied by the $R_{TOPx}$ resistance induces a voltage ( $V_{HYSx}$ ) that is added to the SENSEx node, effectively boosting (incrementing) the node voltage. During sequence down, or an undervoltage event when the $V_{OUTx}$ is decrementing, it will need to drop below the $V_{OFF}$ voltage in order to be considered as an out of regulation (or fault). The hysteresis voltage is defined as: $$V_{HYSX \ NOMINAL} \ (V) = I_{HYS \ SENSEX} \times R_{TOPx}$$ (4) Product Folder Links: TPS7H3014-SP #### Where: - $I_{HYS SENSEx} = 24 \times 10^{-6} \text{ Amps (or } 24\mu\text{A)}$ - R<sub>TOPx</sub> units are in Ohms (Ω) The "off" voltage (or out of regulation) voltage can be calculated as: $$V_{OFFx \ NOMINAL} \ (V) = V_{ONx \ NOMINAL} - V_{HYSx \ NOMINAL}$$ (5) Using Equation 1 and Equation 5 $$V_{OFFx\_NOMINAL}\left(V\right) = \left[\left(1 + \frac{R_{TOPx}}{R_{BOTTOMx}}\right) \times V_{TH\_SENSEx}\right] - \left(I_{HYS\_SENSEx} \times R_{TOPx}\right)$$ (6) #### Where: - V<sub>TH SENSEx</sub> is the nominal sense threshold voltage of 0.599V - $I_{HYS} = 24 \times 10^{-6} \text{ Amps (or } 24\mu\text{A)}$ - $R_{TOPx}$ and $R_{BOTTOMx}$ units are in Ohms ( $\Omega$ ) The V<sub>OFF</sub> error (using the derivative method and assuming all variables are uncorrelated) can be calculated as: $$V_{OFFx\_ERROR}\left(V\right) = \pm \sqrt{\frac{A+B+C+D}{R_{BOTTOMx}^2}}$$ (7) Where the equation terms are: $$A = I_{HYS\_SENSEx}^{2} \times I_{HYS\_SENSEx\_ACC}^{2} \times R_{TOPx}^{2} \times R_{BOTTOMx}^{2}$$ (8) $$B = R_{TOL}^2 \times R_{TOPx}^2 \times V_{TH\_SENSEx}^2$$ (9) $$C = R_{TOL}^{2} \times R_{TOPx}^{2} \times \left[ \left( I_{HYS\_SENSEx} \times R_{BOTTOMx} \right) - V_{TH\_SENSEx} \right]^{2}$$ (10) $$D = V_{TH\_SENSEx}^{2} \times V_{TH\_SENSEx\_ACC}^{2} \times (R_{TOPx} + R_{BOTTOMx})^{2}$$ (11) #### Where: - R<sub>TOL</sub> is the resistors tolerance (same for top and bottom resistors) as numeric value. For example, for 0.1% tolerance resistors, we use 0.001. - V<sub>TH\_SENSEx\_ACC</sub> is the SENSEx threshold accuracy as numeric value (in this case 0.01). - I<sub>HYS SENSEX ACC</sub> is the hysteresis current accuracy as numeric value (in this case 0.03) - V<sub>TH</sub> SENSEx is the nominal sense threshold voltage of 0.599V - $I_{HYS} = 24 \times 10^{-6}$ Amps (or $24\mu A$ ) - R<sub>TOPx</sub> and R<sub>BOTTOMx</sub> units are in Ohms (Ω) $$V_{OFFx} = V_{OFFx} \text{ NOMINAL } \pm V_{OFFx} \text{ ERROR}$$ (12) Using Equation 6 and Equation 7 we can calculate the off voltage range as: Figure 8-3, shows a conceptual diagram of the rising and falling voltage, it also shows the errors on this voltage due to $V_{TH}$ accuracy, $I_{HYS}$ accuracy, and the resistive divider tolerances. At the system level, these errors have to be taken into account for a robust design. Copyright © 2024 Texas Instruments Incorporated Figure 8-3. Rising and Falling Thresholds Voltages for the SENSE<sub>x</sub> Comparators ### 8.3.2.3 Top and Bottom Resistive Divider Design Equations At the system level the designer knows (or selects) the $V_{ONx}$ and $V_{OFFx}$ levels. Usually these voltages are selected as percentages of the nominal rail voltage ( $V_{OUTx}$ ) being monitored. Knowing this information, we can calculate the resistive divider components values ( $R_{TOPx}$ and $R_{BOTTOMx}$ ) for the desired target levels. Using Equation 4 and Equation 5 we can calculate the top resistor as: $$R_{\text{TOPx}} = \frac{V_{\text{ONx}} - V_{\text{OFFx}}}{I_{\text{HYS SENSEx}}} \tag{13}$$ From Equation 1 we can calculate the bottom resistor as: $$R_{BOTTOMx} = \frac{R_{TOPx} \times V_{TH\_SENSEx}}{V_{ONx} - V_{TH\_SENSEx}}$$ (14) It's important to notice that the larger the separation between $V_{ONx}$ and $V_{OFFx}$ (referred as $V_{HYSx}$ ), the bigger the error in the off voltage. Figure 8-4 shows a plot of the error in the $V_{OFFx}$ for different hysteresis voltages ( $V_{HYSx} = V_{ONx} - V_{OFFx}$ ). The plot is created for three different $V_{ON}$ voltages (or percentages of the nominal output voltage: 90, 95, and 97%) and two different output voltages (0.8V and 28V). As can be observed, the output voltage has very little impact on the off voltage error (differences cannot be appreciated on the plot). The error (in percent) can go from approximately 1% (at $V_{HYS}$ = 3%) to around 2.6% (at $V_{HYS}$ = 80%). Figure 8-4. V<sub>OFFx</sub> Error vs V<sub>HYS</sub> - A. This plot does not includes the error on the V<sub>OFFx</sub> due to the difference between the calculated top and bottom resistors using Equation 13 and Equation 14 and the actual resistance values that a designer can procure. - B. The resistor tolerance used for the calculation is 0.1%, $V_{TH\_SENSEx}$ accuracy is 1%, and the $I_{HYS\_SENSEx}$ accuracy is 3%. - C. In this plot the V<sub>HYS</sub> (%) represents the separation as percentages of the nominal output voltage (V<sub>OUTx</sub>). - D. In this plot, the $V_{OFF}$ error in % is normalized with respect to the full-scale voltage (or $V_{OUTx}$ ). ### 8.3.3 Output Stages (ENx, SEQ DONE, PWRGD, PULL UP1 and PULL UP2) The output stage's (EN1 to EN4), SEQ\_DONE and PWRGD are of push-pull, active high type. The pull-up voltage for the push-pull outputs is externally provided by the user. PULL\_UP1 (input) is the pull-up voltage domain for all ENx outputs (EN1 to EN4), while PULL\_UP2 (input) is the pull-up voltage domain for the SEQ\_DONE and PWRGD outputs. #### Note There are no sequencing requirements for IN, PULL\_UP1, and PULL\_UP2; however, all must be biased before commanding a sequence up and down. #### Note TI recommends to decouple PULL\_UPx inputs with a $1\mu F$ ceramic capacitor as close to the pins as possible. This is to ensure clean voltages signals at the outputs (ENx, PWRGD, and SEQ\_DONE). Each output stage consists of a PMOS/NMOS (CMOS) pair. Each leg has an output resistance of typically $7\Omega$ for $V_{PULL\_UPX} > 3.3V$ . PULL\_UP1 and PULL\_UP2, have a voltage range of 1.6V to 7V, and can be independently biased or tied to the same voltage rail, however both most be biased. The output resistance of the PMOS leg has a PULL\_UPx voltage dependency. The lower the PULL\_UPx voltage, the higher the PMOS resistance. When $V_{IN} < V_{POR\_IN}$ and $V_{PULL\_UPx} > V_{POR\_PULL\_UPx}$ (1.4V maximum) the output will be in a known pull-down state. At this condition the outputs have reduced sinking capabilities with $V_{OL} \le 320$ mV when the device is sinking 100µA of current into the outputs: - ENx - PWRGD - · SEQ DONE Once the input voltage range is withing the recommended input voltage range of 3V to 14V, the output will have the full strength capabilities of $\pm 10$ mA, per output. Figure 8-5. ENx Push-Pull Output Stages Figure 8-6. SEQ DONE Push-Pull Output Stage Figure 8-7. PWRGD Push-Pull Output Stage ## 8.3.4 User-Programmable TIMERS The TPS7H3014 has two global (or common to all SENSEx channels) adjustable timers: - DLY\_TMR - REG\_TMR Both timers are programmed via a single resistor from the DLY\_TMR and REG\_TMR pin to GND. The resistors are used to program the internal oscillator frequency of the timers. Leaving the DLY\_TMR or the REG\_TMR pin floating will disable the timer, respectively. Disabling the timers results in a reduced current consumption on the device ( $I_{Q-IN}$ ). The range for both timers is 250 $\mu$ s to 25ms. Figure 8-8 shows a sequence up and down assuming no faults and UP/DOWN pins tied together. The DLY\_TMR is shown in orange and the REG\_TMR time is shown with arrows (starting from ENx going high). Figure 8-8. Sequence UP and DOWN - A. It's important to notice the t<sub>pd\_ENx</sub>, t<sub>pd\_PWRGD</sub>, and t<sub>pD\_SEQ\_DONE</sub> in blue. This is a propagation delay in the outputs (ENx,PWRGD and SEQ\_DONE). If no DLY\_TMR (floating) is used, the output signals will change to the valid state after this delay. When using the DLY\_TMR, then this time has to be added to the programmed timer time. - B. The REG\_TMR is only valid during sequence up. #### 8.3.4.1 DLY\_TMR The TPS7H3014 includes an adjustable time delay. A single resistor connected between the DLY\_TMR pin and GND will program the delay. Possible resistor ( $R_{DLY}$ ) values are between 10.5k $\Omega$ and 1.18M $\Omega$ for a 268µs to 23.63ms delay, respectively. During sequence up, this delay holds the EN<sub>x+1</sub>, SEQ\_DONE, and PWRGD low after the monitored voltage crosses the "on" voltage ( $V_{OUTx} > V_{ONx}$ ) for the user programmed time. During sequence down, the EN<sub>x-1</sub> and SEQ\_DONE are held high for the programmed delay time after the monitored voltage crosses the "off" voltage ( $V_{OUTx} < V_{OFFx}$ ). Note During sequence down, PWRGD goes low immediately after the $$V_{\overline{DOWN}} < V_{TH}$$ $\overline{DOWN}$ . If no delay is preferred for the system, the pin (DLY\_TMR) can be left floating. When no delay is preferred, an inherent propagation delay of 6.5µs (max) will be observed during sequence up, between $V_{OUTx}$ crossing the $V_{ONx}$ and $EN_{x+1}$ going high. The propagation delay is also observed during sequence down when $V_{OUTx}$ cross the $V_{OFFx}$ and the $EN_{x-1}$ is forced low. SEQ\_DONE and PWRGD also have this propagation delay during $V_{OUT4} > V_{ON4}$ during sequence up. During sequence down, SEQ\_DONE will go low after the propagation delay when $V_{OUT1} < V_{OFF1}$ and PWRGD will go low after the propagation delay when the sequence down is commanded. Figure 8-8 shows the propagation delay in blue ( $t_{pd\_ENx}$ , $t_{pd\_SEQ\_DONE}$ , $t_{pd\_PWRGD}$ ) and the programmed delay ( $t_{DLY\_TMR}$ ) in orange. The DLY\_TMR resistor can be selected using Equation 15. Figure 8-9 shows the linear trend between the DLY\_TMR resistor and the delay time. $$R_{\text{DLY\_TMR}}(k\Omega) = \left[50.61 \times t_{\text{DLY\_TMR}}(ms)\right] - 6.422 \tag{15}$$ Table 8-1 shows nominal resistors value for different delay times. **Table 8-1. Typical DLY TMR Resistors** | • • • • • • • • • • • • • • • • • • • | | | | | |---------------------------------------|------------|-------------------------|--|--| | | Delay (ms) | $R_{DLY\_TMR}(k\Omega)$ | | | | | 0.268 | 10.5 | | | | | 12.5 | 619 | | | | | 23.37 | 1180 | | | Figure 8-9. R<sub>DLY\_TMR</sub> vs t<sub>DLY\_TMR</sub> Across Full Oscillator Range Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback #### 8.3.4.2 REG\_TMR The REG\_TMR (for regulation timer) is an adjustable time monitor that monitors the time it takes to $V_{OUTx} > V_{ONx}$ . The user can program the REG\_TMR using a single resistor between REG\_TMR and GND. The range of the resistor ( $R_{REG}$ ) is between 10.5k $\Omega$ to 1.18M $\Omega$ , for a 264 $\mu$ s to 23.63ms, respectively. If the user does not want the REG\_TMR to be active, the pin can be left floating. In this case, $V_{OUTx}$ has infinite time to cross the $V_{ONx}$ voltage. The REG\_TMR is only active during the sequence up. #### Note If the REG\_TMR is left floating and the $V_{\text{ONx}}$ voltage is never crossed, the state machine will stay waiting indefinitely. If active, the REG\_TMR will monitor the time a $V_{OUTx}$ takes to cross the $V_{ONx}$ voltage once the ENx signal is forced high. In the case the REG\_TMR is expired and $V_{OUTx}$ has not crossed the $V_{ONx}$ voltage, a reverse sequence down from the previously sequenced rail will be started as described in the State Machine section. Figure 8-8 shows the REG\_TMR active during sequence up, from the time ENx is forced high ( $V_{OUTx}$ starts rising). In this case, $V_{OUTx}$ always crosses $V_{ON}$ before the timer is expired. The REG\_TMR resistor can be selected using Equation 16. Figure 8-10 shows the linear trend between the REG\_TMR resistor and the regulation time allowed for the rail to be in regulation ( $V_{OUTx} > V_{ONx}$ ). $$R_{DLY\_TMR}(k\Omega) = [50.05 \times t_{DLY\_TMR}(ms)] - 2.369$$ (16) Table 8-2 shows typical resistor values for different allowed regulation times. # Table 8-2. Typical REG\_TMR Resistors | Allowed Regulation Time (ms) | R <sub>REG_TMR</sub> (kΩ) | |------------------------------|---------------------------| | 0.264 | 10.5 | | 12.4 | 619 | | 23.63 | 1180 | Figure 8-10. R<sub>REG\_TMR</sub> vs t<sub>REG\_TMR</sub> Across Full Oscillator Range ### 8.3.5 UP and DOWN The UP and $\overline{DOWN}$ pins are the inputs that initiate a sequence up or down. Both pins incorporate an accurate comparator with a threshold voltage of $V_{TH\_UP}$ = 599mV (for UP) and $V_{TH\_\overline{DOWN}}$ = 498mV (for $\overline{DOWN}$ ) with an accuracy of ±3% for both inputs. A fixed hysteresis of 100mV is incorporated in both comparators for noise stability. The edges on these pins are used to initiate the command as: - · Rising edge on UP starts a sequence up. - Falling edge on DOWN starts a sequence down. The UP voltage is also used in the state machine as a latch method to prevent oscillations during a FAULT. In order to move away from the Fault state, the UP voltage has to be logic low. As UP is a comparator with 100mV of hysteresis, depending on whether the $V_{UP}$ have been previously above the $V_{TH\ UP}$ , the logic low level is: - V<sub>TH UP</sub> ≤ 599mV (typ) if UP has not previously been above V<sub>TH UP</sub>. - V<sub>UP TH</sub> (typically 600mV) 100mV ≤ 500mV (typ) if UP has previously crossed V<sub>UP TH</sub>. These inputs can be driven externally by a house-keeping controller or via a resistive divider connected to a voltage source. As these inputs are edge sensitive, is important to have a stable input voltage (UVLO<sub>RISE</sub> < $V_{IN}$ < 14V) for at least 2.8ms ( $t_{Start\_up\_delay}$ ) before sending the sequence up command. This is due to internal time constants in the device. During sequence down, it's important to maintain a stable input voltage until the SEQ\_DONE flag is set low to allow all rails to be properly sequenced down. As both the UP and $\overline{\text{DOWN}}$ pins have accurate undervoltage comparators, the user can program the voltage at which the system will automatically start the sequence up and down when monitoring a main power rail ( $V_{\text{MAIN}}$ ) via a resistive divider. However, in this case it is important to make sure the rising and falling edge are sent when $V_{\text{IN}}$ is stable, as mentioned before. A capacitor can be added from UP to GND to delay the signal when the slew rate at $V_{\text{MAIN}}$ is fast. Usually the designer knows the voltages at which it's desired to start the sequence up (referred to as $V_{DOWN\_IDEAL}$ ) and down (referred to as $V_{\overline{DOWN}\_IDEAL}$ ). With that information we can calculate the resistive divider values using Equation 17 and Equation 18. Usually the top resistor is fixed to a $10k\Omega$ value. $$R_{BOTTOM\_UP} = R_{TOP\_UP} \times \frac{V_{TH\_UP}}{V_{UP\_IDEAL} - V_{TH\_UP}}$$ (17) $$R_{BOTTOM\_\overline{DOWN}} = R_{TOP\_\overline{DOWN}} \times \frac{V_{TH\_\overline{DOWN}}}{V_{\overline{DOWN}\_IDEAL} - V_{TH\_\overline{DOWN}}}$$ (18) where: - V<sub>TH UP</sub>= 598mV (typical) - V<sub>TH</sub> DOWN = 498mV (typical) Once the designer knows the actual (real) resistive divider values, Equation 19 and Equation 20 can be used to calculate the sequence up and down nominal voltages as: $$V_{UP\_NOMINAL} \left( V \right) = \left( 1 + \frac{R_{TOP\_UP}}{R_{BOTTOM\_UP}} \right) \times V_{TH\_UP}$$ (19) $$V_{\overline{DOWN}\_NOMINAL} \left( V \right) = \left( 1 + \frac{R_{TOP}\_\overline{DOWN}}{R_{BOTTOM}\_\overline{DOWN}} \right) \times V_{TH}\_\overline{DOWN}$$ (20) If desired, to select the capacitance (C<sub>DELAY</sub>) for the UP pin we can use Equation 21. $$C_{\text{DELAY}}\left(F\right) > \frac{t_{\text{DELAY}}(s)}{R_{\text{TH}}\left(\Omega\right) \times \ln\left(-\frac{V_{\text{TH}}(V)}{V(t) - V_{\text{TH}}(V)}\right)}$$ (21) ### where: - $t_{DELAY}$ (s) is the desired delay time in seconds (at least 2.8ms after $V_{IN}$ > UVLO<sub>RISE</sub>). - R<sub>TH</sub> is the Thévenin equivalent resistance. In this case the parallel between R<sub>TOP</sub> and R<sub>BOTTOM</sub> in ohms. $$- R_{TH}\left(\Omega\right) = \frac{R_{TOP}\left(\Omega\right) \times R_{BOTTOM}\left(\Omega\right)}{R_{TOP}\left(\Omega\right) + R_{BOTTOM}\left(\Omega\right)}$$ (22) • V<sub>TH</sub> is the Thévenin equivalent voltage. In this case the voltage at V<sub>UP</sub> during steady state operation in volts. $$- V_{TH}\left(V\right) = \left(\frac{R_{BOTTOM}(\Omega)}{R_{TOP}(\Omega) + R_{BOTTOM}(\Omega)}\right) \times V_{MAIN}\left(V\right)$$ (23) • V(t) is the voltage at UP (V<sub>UP</sub>) which will start the sequence up. In this case 598mV ±3%, in volts. Figure 8-11. Monitor a Main Rail to Automatically Start the Sequence UP and DOWN #### 8.3.6 FAULT The $\overline{\text{FAULT}}$ pin is an open-drain output that the user can use to monitor if an internal fault has been induced by the state machine. Is recommended to pull this pin to the VLDO output via a $10k\Omega$ resistor. Another voltage source can be used if needed, but is important that this voltage is stable and greater than 1V at all times. The maximum voltage at this pin is 7V. For proper operation this voltage must be stable before attempting a sequence up/down and must never go below 1V during the device operation. The open-drain FET is forced low when the internal state machine of the sequencer detects a fault as described in State Machine . #### 8.3.7 State Machine The TPS7H3014 incorporates a comprehensive state machine engine. Three possible outcomes are possible depending on the detected inputs states. - 1. A reverse sequence down from previously deemed-good (forced high) ENx signals, is started if: - V<sub>OUTx</sub> fails to reach the V<sub>ONx</sub> voltage during sequence up within the time establish by the REG\_TMR, when ENx is high. - Any V<sub>OUTx</sub> crosses the V<sub>OFFx</sub> after previously crossing the V<sub>ONx</sub> and the V<sub>OUTx+1</sub> has not yet crossed the V<sub>ONx+1</sub>. - The users command a sequence down in the middle of a sequence up. - 2. All outputs (ENx, SEQ DONE and PWRGD) are forced low if an out-of-order is detected, this means: - A previously deemed-good rail V<sub>OUTx</sub> drops below V<sub>OFFx</sub> when at least the V<sub>OUTx+1</sub> is already in regulation (deemed-good). - Any V<sub>OUTx</sub> > V<sub>ONx</sub> when EN<sub>x</sub> is not high. Valid only during sequence up. #### Note It is typical in sequencers to set $V_{ONx}$ as some percentage of the nominal voltage to be monitored (E.g. $V_{ONx}$ = 0.8 × $V_{OUTx}$ ). There is a period of time during sequence down at which the $V_{OUTx} \ge V_{ONx}$ . As the discharge rate of the rail ( $V_{OUTx}$ ) is unknown to the TPS7H3014, this feature is only valid during sequence up. - 3. A sequence up from previously forced low ENx signals, after the DLY\_TMR is expired is started if: - The users command a sequence up in the middle of a sequence down. Figure 8-12. TPS7H3014 State Machine Diagram # 8.4 Daisy Chain The TPS7H3014 incorporates four input channels to sequence/monitor up to four voltage rails. However, in the case where more than four channels are needed in the application, multiple devices can be daisy chained as needed. The daisy chain configuration is shown in Figure 8-13. In this case, only two devices are shown, however multiple IC can be configured as needed by the application. Figure 8-13. Daisy Chain Configuration # 9 Application and Implementation ### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. # 9.1 Application Information The TPS7H3014 is a radiation hardened 4-channel sequencer. It can be used to sequence FPGAs, ASICs, AFEs, and various power systems ## 9.2 Typical Application # 9.2.1 Self Contained – Sequence UP and DOWN In many modern systems (or sub-systems), multiple voltage rails are often needed (we refer to this as the power tree). Often these power trees have a specified sequencing up order and reverse sequence down needed to guarantee reliable system operation. Is not uncommon for these systems to also have timing specifications which cannot be infringed for correct operation. In this example, four voltage rails are sequenced and monitored via the ENx outputs and SENSEx inputs, respectively. Detailed design procedure and component selection is provided below. The design is summarized in Figure 9-1. Figure 9-1. Self Contained Sequence UP/DOWN Design for a Four Voltage Rail Power Tree #### 9.2.1.1 Design Requirements This design requires voltage sequencing of four voltage rails. The nominal TPS7H3014 input voltage is 12V and the sequencer is set to start the sequence up and down automatically when the voltage reaches the desired target voltage levels. All the voltage regulators are powered by a nominal 5V voltage rail. The system housekeeping microcontroller can monitor a fault via the voltage at the FAULT pin, which is pulled-up to VLDO. The PWRGD is the flag to be connected to the non-maskable interrupt of the system if it exists, or monitored by the MCU to know the status of the power tree. The SEQ\_DONE can also be monitored to know if the sequence up/down are completed. All design conditions are defined in Table 9-1. **Table 9-1. Design Conditions** | PARAMETER | DESIGN REQUIREMENT | DESIGN RESULT | |-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | System nominal voltage | Monitor the 12V input voltage and start the sequence up when the voltage is greater than 10.7V (88%) for at least 3.7ms. When the voltage decrements below 6V (or 50%) a sequence down is started. | The TPS7H3014 can monitor a voltage and start a sequence up and down automatically via a resistive divider. The internal reference in UP and DOWN have an accuracy of 3%. For minimal error, it is recommended to use 0.1% tolerance resistors. | | V <sub>OUT1</sub> | 3.3V nominal with: $V_{ON}$ = 90% and $V_{OFF}$ = 10% | V <sub>ON</sub> = 2.978V ±29.97mV<br>V <sub>OFF</sub> = 0.338V ±84.61mV<br>Using 0.1% tolerance resistors | | V <sub>OUT2</sub> | 0.8V nominal with:<br>V <sub>ON</sub> = 90% and V <sub>OFF</sub> = 10% | V <sub>ON</sub> = 0.722V ±7.22 mV<br>V <sub>OFF</sub> = 0.081V ±20.54mV<br>Using 0.1% tolerance resistors | | V <sub>OUT3</sub> | 1.5V nominal with:<br>V <sub>ON</sub> = 90% and V <sub>OFF</sub> = 10% | V <sub>ON</sub> = 1.343V ±13.47mV<br>V <sub>OFF</sub> = 0.145V ±38.35mV<br>Using 0.1% tolerance resistors | | V <sub>OUT4</sub> | 0.88V nominal with:<br>V <sub>ON</sub> = 90% and V <sub>OFF</sub> = 10% | V <sub>ON</sub> = 0.793V ±7.93mV<br>V <sub>OFF</sub> = 0.087V ±22.6mV<br>Using 0.1% tolerance resistors | | ENx delay during sequence up and down | Delay of 0.268ms nominal | $R_{DLY\_TMR} = 10.4k\Omega$ | | Allowed time for a rail to reach the V <sub>ONx</sub> | Allow 10.3ms (nominal) for the rail to reach the V <sub>ONx</sub> | $R_{REG\_TMR} = 511k\Omega$ | ### 9.2.1.2 Detailed Design Procedure # 9.2.1.2.1 Input Power Supplies and Decoupling Capacitors The TPS7H3014 has three input power supplies: - 1. IN, the input supply to provide power to the TPS7H3014 IC. It is recommended to decouple this power supply with at least $1\mu F$ as close to the pin as possible. In this application, $V_{IN} = 12V$ . - 2. PULL\_UP1, which is the input supply to program the output voltage high (V<sub>OH</sub>) of all the enable outputs (ENx). These outputs are connected to the regulator enable inputs to control the sequence up and down. It is recommended to decouple this power supply with at least 1μF as close to the pin as possible. In this application, the V<sub>PULL\_UP1</sub> = 3.3V. This is a typical voltage used in electronic systems and satisfies the logic inputs of most regulators in the market. - 3. PULL\_UP2, which is the input supply to program the output voltage high (V<sub>OH</sub>) of PWRGD and SEQ\_DONE outputs. These outputs are typically connected to the system controller (typically an FPGA or ASIC) and/or to the house-keeping controller. In daisy chain configurations, SEQ\_DONE is connected to UP of subsequent TPS7H3014 I.C. as shown in Figure 8-13. It is recommended to decouple this power supply with at least 1µF as close to the pin as possible. In this application, the V<sub>PULL\_UP1</sub> = 3.3V. This is a typical voltage of controller I/Os. The TPS7H3014 also has two regulated voltage outputs that need to be decoupled for good electrical and radiation performance. These are: 1. REFCAP, the 1.2V reference, used internally in the device to generate all ratiometric voltage reference such as: - V<sub>TH</sub> SENSEx - I<sub>HYS</sub> SENSEX - V<sub>TH</sub> UP - V<sub>TH\_DOWN</sub> Decouple this reference with a 470nF ceramic capacitor as close to the pin as possible. Do not load this pin externally. - 2. VLDO, this is the output of the internal regulator used to provide power to the internal circuits on the TPS7H3014. Is recommended to decouple this regulator with at least 1µF as close to the pin as possible. The valid loading of this regulator is: - To turn-off channels 2–4 as needed. - To pull-up the FAULT open-drain output. #### 9.2.1.2.2 UP and DOWN Thresholds In this application the UP and $\overline{DOWN}$ pins are used to monitored the input voltage supply of 12V. A sequence up is started when the rail voltage is greater than 10.7 (typ) and down when the voltage is lower than 6V (typ). As the TPS7H3014 has an internal time constant ( $t_{Start\_up\_delay}$ ) of 2.8ms (max), a delay capacitor of 3.3µF is added to UP pin. This capacitor is added to introduce a delay in the UP pin when $V_{IN}$ is rising. This capacitor adds a second condition to start the sequence up, if $V_{IN} \ge 10.7V$ (typ) for at least 2.8ms then the sequence up is commanded. Fixing the upper resistor for the resistive divider in UP and $\overline{DOWN}$ , we can calculate the bottom resistor per our design requirements. The upper resistor is fixed to $10k\Omega$ for both cases. Using the equations in Equation 17 and Equation 18, the bottom resistors for up and down are calculated as: $$R_{BOTTOM\_UP} = 10 \text{ k}\Omega \times \frac{0.598 \text{ V}}{10.7 \text{ V} - 0.589 \text{ V}} \cong 594 \Omega$$ (24) $$R_{BOTTOM\_\overline{DOWN}} = 10 \text{ k}\Omega \times \frac{0.498 \text{ V}}{6 \text{ V} - 0.498 \text{ V}} \cong 905 \Omega$$ (25) Now that the reference resistors are calculated, we can select the actual (or real) resistors. In this case 0.1% tolerance resistors are used to select the closest value as: - $R_{BOTTOM\ UP} = 619\Omega$ - $R_{BOTTOM \overline{DOWN}} = 909\Omega$ With the actual resistor values, we can back-calculate the nominal voltage to start the sequence up and down using Equation 19 and Equation 20 as: $$V_{\text{UP\_NOMINAL}}\left(V\right) = \left(1 + \frac{10 \text{ k}\Omega}{619 \Omega}\right) \times 12 \text{ V} \cong 10.66 \text{ V}$$ (26) $$V_{\overline{DOWN}\_NOMINAL}(V) = \left(1 + \frac{10 \text{ k}\Omega}{909 \Omega}\right) \times 12 \text{ V} \cong 5.97 \text{ V}$$ (27) The delay capacitor is calculated using Equation 21, Equation 22, and Equation 23 as: $$R_{TH}\left(\Omega\right) = \frac{10 \text{ k}\Omega \times 619 \Omega}{10 \text{ k}\Omega + 619 \Omega} = 582.9 \Omega \tag{28}$$ $$V_{TH}(\Omega) = \left(\frac{619 \Omega}{10 \text{ k}\Omega + 619 \Omega}\right) \times 12 \text{ V} = 0.7 \text{ V}$$ (29) $$C_{\text{DELAY}}\left(F\right) \ge \frac{0.0028 \text{ s}}{582.9 \Omega \times \ln\left(-\frac{0.7 \text{ V}}{0.598 \text{ V} - 0.7 \text{ V}}\right)} = 2.49 \,\mu\text{F}$$ (30) The delay capacitor is selected as 3.3µF. #### 9.2.1.2.3 SENSEx Thresholds The SENSEx inputs are used to monitor the voltage rails to be sequenced up and down. For this design the output voltages to be sequenced and monitored are: - 1. $V_{OUT1} = 3.3V$ - 2. $V_{OUT2} = 0.8V$ - 3. $V_{OUT3} = 1.5V$ - 4. $V_{OUT4} = 0.88V$ The $V_{ON}$ and $V_{OFF}$ are selected to be 90% and 10% of the nominal voltage rail, for all the rails. Using Equation 13 and Equation 14 we can calculate the top and bottom reference resistors and select the closest resistor values using 0.1% resistor values. Table 9-2 shows the reference (or calculated) top and bottom resistors. Table 9-3 shows the selected resistors for the application. **Table 9-2. SENSEx Reference Nominal Resistors** | Channel # | V <sub>ON</sub> (V) | V <sub>OFF</sub> (V) | $R_{TOP} (k\Omega)^{(1)}$ | R <sub>BOTTOM</sub> (kΩ) <sup>(1)</sup> | |-----------|---------------------|----------------------|---------------------------|-----------------------------------------| | 1 | 2.970 | 0.330 | 110.0 | 27.8 | | 2 | 1.350 | 0.150 | 50.0 | 39.9 | | 3 | 0.720 | 0.080 | 26.7 | 132.0 | | 4 | 0.792 | 0.088 | 29.3 | 91.0 | (1) Values are rounded to one decimal place. An example of how the top and bottom resistors for channel 1 (or SENSE1) were calculated are shown below: $$\frac{2.970 \,\mathrm{V} - 0.330 \,\mathrm{V}}{24 \,\mathrm{uA}} = 110 \,\mathrm{k}\Omega \tag{31}$$ $$\frac{110 \text{ k}\Omega \times 0.599 \text{ V}}{2.970 \text{ V} - 0.599 \text{ V}} = 39.88 \text{ k}\Omega$$ (32) Table 9-3. SENSEx Selected Resistors Using 0.1 % Tolerance Resistors | Channel # | R <sub>TOP</sub> (kΩ) | R <sub>BOTTOM</sub> (kΩ) | |-----------|-----------------------|--------------------------| | 1 | 110 | 27.7 | | 2 | 49.9 | 40.2 | | 3 | 26.7 | 130 | | 4 | 29.4 | 90.9 | Now that the actual resistors are known, we can calculate the actual on and off nominal voltages and the error voltages by using Equation 1, Equation 2, Equation 3, Equation 6, Equation 7, and Equation 12. Using the errors, we can calculate the upper and lower voltages and normalize the values with respect to the nominal output voltage. Table 9-4. V<sub>ON</sub> Nominal Values With Statistics in Volts and Percentage | | | 0.11 | | | | • | | |-----------|--------------------------------------------|------------------------------------------------|-------------------------------------------|----------------------------------------|----------------------------------------|----------------------------------------|----------------------------------------| | Channel # | V <sub>ON_NOMINAL</sub> (V) <sup>(1)</sup> | V <sub>ON_NOMINAL</sub> (%) <sup>(1)</sup> (4) | V <sub>ON_ERROR</sub> (mV) <sup>(1)</sup> | V <sub>ON_LSL</sub> (V) <sup>(1)</sup> | V <sub>ON_LSL</sub> (%) <sup>(1)</sup> | V <sub>ON_USL</sub> (V) <sup>(1)</sup> | V <sub>ON_USL</sub> (%) <sup>(1)</sup> | | 1 | 2.978 | 90.232 | 29.966 | 2.948 | 89.325 | 3.008 | 91.141 | | 2 | 1.343 | 89.502 | 13.466 | 1.329 | 88.605 | 1.356 | 90.400 | | 3 | 0.722 | 90.253 | 7.222 | 0.715 | 89.350 | 0.729 | 91.156 | | 4 | 0.793 | 90.084 | 7.932 | 0.785 | 89.182 | 0.801 | 90.985 | - (1) Values are rounded to three decimal places. - (2) LSL stands for lower specification limit or the min. - (3) USL stands for upper specification limit or the max. - (4) Values are normalized to the nominal output voltage for that rail. Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback # Table 9-5. V<sub>OFF</sub> Nominal Values with Statistics in Volts and Percentage | Channel # | V <sub>OFF_NOMINAL</sub> (V) <sup>(1)</sup> | V <sub>OFF_NOMINAL</sub> (%) <sup>(1)</sup> (4) | V <sub>OFF_ERROR</sub> (mV) <sup>(1)</sup> | V <sub>OFF_LSL</sub> (V) <sup>(1)</sup> | V <sub>OFF_LSL</sub> (%) <sup>(1)</sup> (2) (4) | V <sub>OFF_USL</sub> (V) <sup>(1)</sup> | V <sub>OFF_USL</sub> (%) <sup>(1)</sup> (3) (4) | |-----------|---------------------------------------------|-------------------------------------------------|--------------------------------------------|-----------------------------------------|-------------------------------------------------|-----------------------------------------|-------------------------------------------------| | 1 | 0.338 | 10.233 | 84.613 | 0.253 | 7.669 | 0.422 | 12.797 | | 2 | 0.145 | 9.662 | 38.354 | 0.107 | 7.105 | 0.183 | 12.219 | | 3 | 0.081 | 10.153 | 20.535 | 0.061 | 7.586 | 0.102 | 12.720 | | 4 | 0.087 | 9.902 | 22.604 | 0.065 | 7.333 | 0.110 | 12.470 | - (1) Values are rounded to three decimal places. - (2) (3) LSL stands for lower specification limit. USL stands for upper specification limit. - (4) Values are normalized to the nominal output voltage for that rail. ## 9.2.1.3 Application Curves Figure 9-2. $V_{\text{IN}}$ vs Time During Sequence UP Figure 9-3. EN1 and V<sub>OUT1</sub> vs Time During Sequence UP Figure 9-4. EN2 and V<sub>OUT2</sub> vs Time During Sequence UP Figure 9-5. EN3 and $V_{\text{OUT3}}$ vs Time During Sequence UP Figure 9-6. EN4 and V<sub>OUT4</sub> vs Time During Sequence UP Figure 9-7. PWRGD and SEQ\_DONE vs Time During Sequence UP Figure 9-8. V<sub>IN</sub> vs Time During Sequence DOWN Figure 9-9. PWRGD and SEQ\_DONE vs Time During Sequence DOWN Figure 9-10. EN4 and V<sub>OUT4</sub> vs Time During Sequence DOWN Figure 9-11. EN3 and V<sub>OUT3</sub> vs Time During Sequence DOWN Figure 9-12. EN2 and V<sub>OUT2</sub> vs Time During Sequence DOWN Figure 9-13. EN1 and $V_{OUT1}$ vs Time During Sequence DOWN # 9.2.2 Sequencing of Negative Voltage Rails It is possible to sequence negative voltage rails using the TPS7H3014 with the support of some external circuitry such as: - 1. Stable positive voltage reference. - 2. Comparator with hysteresis. Figure 9-14, shows the typical connections to sense a negative voltage rail. When $-V_{OUTx}$ is at zero volts (initial state), the voltage at the inverting input of the external comparator is given by Equation 33. The resistive divider is selected such that the initial voltage at the non-inverting input of the comparator is greater than the reference voltage by a desired factor. This factor depends on the desired threshold at which the negative voltage must be considered to be in regulation. When the negative voltage rail ( $-V_{OUTx}$ ) is turned-on the voltage at the non-inverting inputs starts decrementing until $-V_{OUTx}$ reaches steady-state. When the voltage at the non-inverting input is lower than the reference voltage the output of the comparators is forced high (the high value is determined by the positive bias of the comparator, $V_+$ ). As the TPS7H3014 implements the hysteresis via a current, when the output of the external comparator is high, a typical $24\mu A$ ( $I_{HYS\_SESNSEx}$ ) are sunk into the output of the comparator. The selected comparator needs to be able to withstand this current sinking while maintaining a constant output. $R_x$ , $R_y$ and $R_h$ resistors attenuate the $V_+$ voltage to provide the thresholds that ultimately determines when the $-V_{OUTx}$ is considered to in or out of regulation. For more details refer to TIDU020 and Section 9.2.2.1. Figure 9-14. Sensing Negative Rails Using External Circuitry Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback #### **Note** - When using external components to sense negative voltage rail the rising and falling threshold accuracy are dependent upon the external circuitry selected. - The high voltage of the comparator most be below V<sub>TURN\_OFF</sub>, otherwise the channel is internally disabled. An resistive divider can be used to attenuate the output of the comparator if needed. ### 9.2.2.1 Negative Voltage Design Equations For the purpose of this discussion the following assumptions are made: - 1. V<sub>+</sub> is provide from 2.5V stable reference voltage. - 2. The output stage of the comparator is push-pull. - 3. The negative voltage to be sequenced is –1.8V at steady-state. The first step in the design is to select the voltages (or percent of the steady-state voltage) at which the negative rail is considered to be: - · In regulation - The –1.8V rail is considered to be in regulation when it is > to 97% of the final value. In this case 1.746V. We refer to this as the on voltage (V<sub>ON</sub>) - · Not in regulation. - The -1.8V rail is considered not be in regulation when it is < to 95% of the final value. In this case 1.71V. We refer to this as the off voltage ( $V_{OFF}$ ) With this information we can calculate the hysteresis voltage as: $$V_{hvs}(V) = V_{ON}(V) - V_{OFF}(V) = 1.746V - 1.71V = 0.036V$$ (34) The second step is determine the $R_x$ , $R_y$ and $R_h$ resistors values used to generate the hysteresis reference voltages. These voltages are called $V_L$ and $V_H$ . We select $V_L$ to be an attenuated value from the 2.5V reference. In this example we select $V_L$ as 0.6V. $V_H$ is calculated as: $$V_H(V) = V_L(V) + V_{hys}(V) = 0.6V + 0.036V = 0.636V$$ (35) With this information we can calculate the resistor ratio as: $$\frac{R_{h}}{R_{x}} = \frac{V_{L}(V)}{V_{hys}(V)} = \frac{0.6}{0.036} = 16.67$$ (36) $$\frac{R_{y}}{R_{x}} = \frac{V_{L}(V)}{V_{+}(V) - V_{H}(V)} = \frac{0.6}{2.5 - 0.636} = 0.32$$ (37) The $R_x$ value selected is $10k\Omega$ and $R_y$ and $R_h$ are calculated using Equation 36 and Equation 37. Using 0.1% tolerance resistors the selected values are: - $R_v = 3.2k\Omega$ - R<sub>h</sub> = 165kΩ As the actual resistors are known, we can calculate the actual $V_L$ and $V_H$ to be: - V<sub>H REAL</sub> = 0.633V - V<sub>L REAL</sub> = 0.597V Finally we want to calculate the resistors for $R_{TOP}$ and $R_{BOTTOM}$ per Figure 9-14. For this we can calculate an equivalent voltage at the inverting input when the $-V_{OUTx}$ must be considered to be on regulation as: $$-V_{OUT_{EQ}}(V) = V_{OFFSET}(V) - V_{ON}(V) = 2.5V - 1.746V = -0.754V$$ (38) Using this equivalent voltage and V<sub>L REAL</sub> we can calculate the ratio of the bottom to top resistor as: $$\frac{R_{\text{BOTTOM}}}{R_{\text{TOP}}} = \frac{V_{\text{L_REAL}}(V)}{|-V_{\text{OUT\_EQ}}(V)| - V_{\text{L_REAL}}(V)} = \frac{0.597}{0.754 - 0.597} = 3.8$$ (39) Using 0.1 % tolerance resistors and fixing $R_{TOP}$ to $10k\Omega$ , $R_{BOTTOM}$ is selected as $38.2k\Omega$ . Now that all the final components are selected, we can calculate the real (or expected) on and off voltages as $V_{ON} = 1.746V$ and $V_{OFF} = 1.701V$ ## 9.3 Externally Induced System RESET In applications when it is necessary to propagate an externally detected fault into the TPS7H3014, an external FET can be connected from SENSE1 to GND. If SENSE1 is pulled to zero by turning on the FET connected to this pin, the internal state machine forces all outputs low. The FET off leakage ultimately affects the $V_{OUT1}$ on and off accuracy. For this reason, it is important to choose a FET with minimal leakage. For more details, refer to section 3.6 (Externally Induced System RESET) in the TPS7H3014EVM-CVAL EVM User Guide. ## 9.4 Power Supply Recommendations The TPS7H3014 is designed to operate from an input supply $(V_{IN})$ with a voltage range between 3V to 14V. It is recommended to add at least one 1 $\mu$ F ceramic capacitor from $V_{IN}$ to GND as close to the pin as possible. The PULL\_UP1 and PULL\_UP2 are also considered power inputs in this case for the push-pull outputs. The voltage range on these inputs are 1.6V to 7V. For these inputs, it is also recommend to add at least one $1\mu$ F ceramic capacitor from PULL\_UP1 to GND and from PULL\_UP2 to GND. This capacitor must be placed as close to the pins as possible. ## 9.5 Layout ### 9.5.1 Layout Guidelines - Make sure that the connection to the $V_{IN}$ pin is low impedance. Place a greater than $1\mu F$ ceramic capacitor as near as possible to the $V_{IN}$ pin. - Make sure that the connection to the V<sub>PULL\_UP1</sub> and V<sub>PULL\_UP2</sub> pins are low impedance. Place a greater than 1µF ceramic capacitor as near as possible to the pins. - If needed, place a small capacitor between the SENSEx pins and GND to reduce the sensitivity to transient voltages on the monitored signal. Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback # 9.5.2 Layout Example Figure 9-15. Printed Circuit Board Layout Example: Top Layer Figure 9-16. Printed Circuit Board Layout Example: Bottom Layer Figure 9-17. Printed Circuit Board Layout Example: Top Layer 3D View Figure 9-18. Printed Circuit Board Layout Example: Bottom Layer 3D View # 10 Device and Documentation Support # **10.1 Documentation Support** #### 10.1.1 Related Documentation The following related documents are available for download at www.ti.com: - TPS7H3014EVM-CVAL EVM User Guide, SLVUCT9 - TPS7H3014-SP Total Ionizing Dose (TID), SLVK170 - TPS7H3014-SP Neutron Displacement Damage (NDD) Characterization Report, SLVK171 - TPS7H3014-SP Single-Event Effects (SEE) Report, SLVK172 - Standard Microcircuit Drawing, 5962R23201 - Comparator with Hysteresis Reference Design, TIDU020 - IQ vs Accuracy Tradeoff In Designing Resistor Divider Input To A Voltage Supervisor, SLVA450 # 10.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 10.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. ### 10.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ## 10.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 10.6 Glossary TI Glossary 50 This glossary lists and explains terms, acronyms, and definitions. ## 11 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. ### Changes from Revision \* (January 2024) to Revision A (May 2024) Page Changed the document status From: Advance Information To: Production Data # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 5-Feb-2024 ### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------|-------------------------------|---------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | PTPS7H3014HFT/EM | ACTIVE | CFP | HFT | 22 | 1 | TBD | Call TI | Call TI | 25 to 25 | | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. CERAMIC FLATPACK ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This package is hermetically sealed with a metal lid. The lid is not connected to any lead. - 4. The leads are gold plated. - 5. Metal lid is connected to backside metalization CERAMIC FLATPACK | B ADD LAND PATTERN VIEW / SHEET 2190485 | | |-----------------------------------------------------------------------------------------------------------------|----------------------------------| | A RELEASE NEW DRAWING 2186323 B ADD LAND PATTERN VIEW / SHEET 2190485 | | | B ADD LAND PATTERN VIEW / SHEET 2190485 | DATE ENGINEER / DRAFTER | | | 03/13/2020 R. RAZAK / ANIS FAUZI | | C UPDATE TOTAL LEAD LENGTH TO 27± 0.5 2192775 | 10/22/2020 R. RAZAK / ANIS FAUZI | | | 01/28/2021 R. RAZAK / ANIS FAUZI | | | | | | | | | | | | | | | | | | | | | | | SCALE SIZE A | 4225791 REV PAGE C 4 of 4 | # IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated