# Functional Safety Information

# TPS745-Q1 Functional Safety FIT Rate, FMD and Pin FMEA



## **Table of Contents**

| 1 Overview                                      |  |
|-------------------------------------------------|--|
| 2 Functional Safety Failure In Time (FIT) Rates |  |
| 3 Failure Mode Distribution (FMD)               |  |
| 4 Pin Failure Mode Analysis (Pin FMA)           |  |
| 5 Revision History                              |  |

## **Trademarks**

All trademarks are the property of their respective owners.

Overview www.ti.com

#### 1 Overview

This document contains information for TPS745-Q1 (DRV and DRBpackages) to aid in a functional safety system design. Information provided are:

- Functional Safety Failure In Time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- Component failure modes and their distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (Pin FMA)

Figure 1-1 shows the Adjustable Version With Open-Drain Power-Good functional block diagram for reference.

Figure 1-2 shows the Adjustable Version With Push-Pull Power-Good functional block diagram for reference.

Figure 1-3 shows the Fixed Voltage Version With Open-Drain Power-Good functional block diagram for reference.

Figure 1-4 shows the Fixed Voltage Version With Push-Pull Power-Good functional block diagram for reference.



Figure 1-1. Adjustable Version With Open-Drain Power-Good



Figure 1-2. Adjustable Version With Push-Pull Power-Good

www.ti.com Overview



Figure 1-3. Fixed Voltage Version With Open-Drain Power-Good



Figure 1-4. Fixed Voltage Version With Push-Pull Power-Good

TPS745-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards.



## 2 Functional Safety Failure In Time (FIT) Rates

This section provides Functional Safety Failure In Time (FIT) rates for TPS745-Q1 based on two different industry-wide used reliability standards:

- Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2

Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures I | Per 10 <sup>9</sup> Hours) |
|------------------------------|-----------------|----------------------------|
| Package                      | WSON-6          | WSON-8                     |
| Total Component FIT Rate     | 7               | 9                          |
| Die FIT Rate                 | 5               | 5                          |
| Package FIT Rate             | 2               | 4                          |

The failure rate and mission profile information in Table 2-1 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11:

· Mission Profile: Motor Control from Table 11

Power dissipation: 350 mW
 Climate type: World wide Tele

Climate type: World-wide Table 8Package factor (lambda 3): Table 17b

Substrate Material: FR4EOS FIT rate assumed: 0 FIT

Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                             | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|--------------------------------------|--------------------|----------------------------------|
| 5     | CMOS, BICMOS Digital, analog / mixed | 25 FIT             | 55°C                             |

The Reference FIT Rate and Reference Virtual  $T_J$  (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



## 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for TPS745-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures due to misuse or overstress.

Table 3-1. Die Failure Modes and Distribution

| Die Failure Modes                             | Failure Mode Distribution (%) |  |  |  |  |
|-----------------------------------------------|-------------------------------|--|--|--|--|
| VOUT High (Following VIN)                     | 15%                           |  |  |  |  |
| VOUT Not in Specification - Voltage or Timing | 60%                           |  |  |  |  |
| VOUT Low (No Output)                          | 15%                           |  |  |  |  |
| PG False Trigger, Fails to Trigger            | 5%                            |  |  |  |  |
| Short Circuit Any Two Pins                    | 5%                            |  |  |  |  |



## 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a Failure Mode Analysis (FMA) for the pins of the TPS745-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to Ground (see Table 4-2)
- Pin open-circuited (see Table 4-3)
- Pin short-circuited to an adjacent pin (see Table 4-4)
- Pin short-circuited to supply (see Table 4-5)

Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

Table 4-1. TI Classification of Failure Effects

| Class | Failure Effects                                             |
|-------|-------------------------------------------------------------|
| Α     | Potential device damage that affects functionality          |
| В     | No device damage, but loss of functionality                 |
| С     | No device damage, but performance degradation               |
| D     | No device damage, no impact to functionality or performance |

Figure 4-1 shows the TPS745-Q1 pin diagram. For a detailed description of the device pins please refer to the *Pin Configuration and Functions* section in the TPS745-Q1 data sheet.





Figure 4-1. Pin Diagram Adjustable TPS745-Q1 DRV Package

Figure 4-2. Pin Diagram Fixed TPS745-Q1 DRV Package

Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground

| Pin Name | Pin No.                                                                                                                                                                                           | Description of Potential Failure Effect(s)                                                                                                                  | Failure Effect Class |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| OUT      | 1                                                                                                                                                                                                 | Output voltage will be near or at ground - Device will enter current limit. Device may cycle in and out of thermal shutdown depending on power dissipation. | В                    |
| FB/NC    | [Adjustable Output] Device will stop regulating. V <sub>OUT</sub> becomes equal to V <sub>IN</sub> minus dropout because the pass fet is driven on as hard as possible. [Fixed Output] No effect. |                                                                                                                                                             | B/D                  |
| GND      | 3                                                                                                                                                                                                 | -                                                                                                                                                           | D                    |
| EN       | 4                                                                                                                                                                                                 | Device will turn off.                                                                                                                                       | В                    |
| PG       | 5                                                                                                                                                                                                 | Power-good never asserts when the output voltage is at target, thus potentially effecting power sequencing.                                                 | В                    |
| IN       | 6                                                                                                                                                                                                 | No output voltage. Input supply can be 0 V.                                                                                                                 | В                    |



Table 4-3. Pin FMA for Device Pins Open-Circuited

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                           | Failure Effect Class |  |  |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------|--|--|
| OUT      | 1       | Output voltage is disconnected from load                                                                                             | В                    |  |  |
| FB/NC    | 2       | [Adjustable Output] Error amplifier input is left floating, output voltage will not equal to set voltage<br>[Fixed Output] No effect | B/D                  |  |  |
| GND      | 3       | Device may disable                                                                                                                   | В                    |  |  |
| EN       | 4       | Device may disable                                                                                                                   | В                    |  |  |
| PG       | 5       | The power-good signal is not accessible. Power sequencing can be effected.                                                           | В                    |  |  |
| IN       | 6       | No output voltage                                                                                                                    | В                    |  |  |
|          |         |                                                                                                                                      |                      |  |  |

#### Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

| Pin Name Bin No. Chart with Bin No. Becautiful of Becautiful Fallows Effect Class |         |            |         |                                                                                                                                                                                                                                                                                 |                      |
|-----------------------------------------------------------------------------------|---------|------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| Pin Name                                                                          | Pin No. | Short with | Pin No. | Description of Potential Failure Effect(s)                                                                                                                                                                                                                                      | Failure Effect Class |
| OUT                                                                               | 1       | FB/NC      | 2       | \[Adjustable Ouput] $V_{OUT}$ will be set to $V_{FB}$ = 0.55 V [Fixed Output] No effect                                                                                                                                                                                         | B/D                  |
| FB/NC                                                                             | 2       | GND        | 3       | [Adjustable Ouput] Device will stop regulating. Vout becomes equal to V <sub>IN</sub> minus dropout becasue the pass fet is driven on as hard as possible [Fixed Output] No effect                                                                                              | B/D                  |
| GND                                                                               | 3       | EN         | 4       | Output is forced OFF, V <sub>OUT</sub> is 0.0 V                                                                                                                                                                                                                                 | В                    |
| EN                                                                                | 4       | PG         | 5       | [Push-pull power good] Output voltage connected to the input voltage through the internal PG MOSFET body diode. Output voltage is increased. [Open drain power good] Power-good never asserts when the output voltage is at target, thus potentially effecting power sequencing | A/B                  |
| PG                                                                                | 5       | IN         | 6       | [Push-pull power good] Output voltage connected to the input voltage through the internal PG MOSFET body diode. Output voltage is increased. [Open drain power good] Power-good never asserts when the output voltage is at target, thus potentially effecting power sequencing | A/B                  |



Table 4-5. Pin FMA for Device Pins Short-Circuited to V<sub>IN</sub> Supply

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                                                                                                                                                    | Failure Effect Class |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| OUT      | 1       | Output is not Regulated. V <sub>OUT</sub> = V <sub>IN</sub>                                                                                                                                                                                                                                   | В                    |
| FB/NC    | 2       | [Adjustable Output] FB pin will be damaged if Vin is higher than 2V [Fixed Output] No effect                                                                                                                                                                                                  | A/D                  |
| GND      | 3       | No Output Voltage. Either input supply is at 0.0V, or input fuse is blown                                                                                                                                                                                                                     | В                    |
| EN       | 4       | Output is forced ON regardless of enable signal                                                                                                                                                                                                                                               | В                    |
| PG       | 5       | [push-pull power good] Output voltage connected to the input voltage through the internal PG MOSFET body diode. Output voltage is increased. [open drain power good] Power-good functionality cannot operate correctly. PG can be damaged if the absolute maximum rating (6.5 V) is violated. | A/B                  |
| IN       | 6       | No Effect                                                                                                                                                                                                                                                                                     | D                    |





Figure 4-3. Pin Diagram Adjustable TPS745-Q1 DRB Package

Figure 4-4. Pin Diagram Fixed TPS745-Q1 DRB Package

Table 4-6. Pin FMA for Device Pins Short-Circuited to Ground

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                                                        | Failure Effect Class |
|----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| OUT      | 1       | Output voltage will be near/at ground - Device will enter current limit. It may cycle in and out of thermal shutdown depending on power dissipation                                               | В                    |
| NC       | 2       | Improved Thermal Performance                                                                                                                                                                      | D                    |
| FB/NC    | 3       | [Adjustable Output] Device will stop regulating. V <sub>OUT</sub> becomes equal to V <sub>IN</sub> minus dropout because the pass fet is driven on as hard as possible. [Fixed Output] No effect. | B/D                  |
| GND      | 4       | -                                                                                                                                                                                                 | D                    |
| EN       | 5       | Device will turn off.                                                                                                                                                                             | В                    |
| PG       | 6       | Power-good never asserts when the output voltage is at target, thus potentially effecting power sequencing.                                                                                       | В                    |
| NC       | 7       | Improved Thermal Performance                                                                                                                                                                      | D                    |
| IN       | 8       | No output voltage.                                                                                                                                                                                | В                    |

www.ti.com Revision History

Table 4-7. Pin FMA for Device Pins Open-Circuited

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                         | Failure Effect Class |
|----------|---------|------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| OUT      | 1       | Output voltage is disconnected from load.                                                                                          | В                    |
| NC       | 2       | No Effect                                                                                                                          | D                    |
| FB/NC    | 3       | [Adjustable Output] Error aplifier input is left floating, output voltage will not equal to set voltage. [Fixed Output] No effect. | B/D                  |
| GND      | 4       | Device may disable.                                                                                                                | В                    |
| EN       | 5       | Device may disable.                                                                                                                | В                    |
| PG       | 6       | The power-good signal is not accessible. Power sequencing can be effected.                                                         | В                    |
| NC       | 2       | No Effect                                                                                                                          | D                    |
| IN       | 8       | No output voltage                                                                                                                  | В                    |

Table 4-8. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

| Table 4-6. Fill I MA for Device Fills Short-Circuited to Adjacent Fill |                  |                                   |                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|------------------------------------------------------------------------|------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Pin No.                                                                | Short with       | Pin No.                           | Description of Potential Failure Effect(s)                                                                                                                                                                                                                                      | Failure Effect Class                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 1                                                                      | NC               | 2                                 | Reduced thermal performance                                                                                                                                                                                                                                                     | D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 2                                                                      | FB/NC            | 3                                 | No Effect                                                                                                                                                                                                                                                                       | D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 3                                                                      | GND              | 4                                 | [Adjustable Ouput] Device will stop regulating. Vout becomes equal to $V_{\text{IN}}$ minus dropout becasue the pass fet is always on [Fixed Output] No effect                                                                                                                  | B/D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 4                                                                      | EN               | 5                                 | Output is forced OFF, V <sub>OUT</sub> is 0.0V                                                                                                                                                                                                                                  | В                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 5                                                                      | PG               | 6                                 | [Push-pull power good] Output voltage connected to the input voltage through the internal PG MOSFET body diode. Output voltage is increased. [Open drain power good] Power-good never asserts when the output voltage is at target, thus potentially effecting power sequencing | A/B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 6                                                                      | NC               | 7                                 | No Effect                                                                                                                                                                                                                                                                       | D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 7                                                                      | IN               | 8                                 | Reduced thermal performance                                                                                                                                                                                                                                                     | D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|                                                                        | 1<br>2<br>3<br>4 | 1 NC 2 FB/NC 3 GND 4 EN 5 PG 6 NC | 1 NC 2 2 FB/NC 3 3 GND 4 4 EN 5 5 PG 6 6 NC 7                                                                                                                                                                                                                                   | 1 NC 2 Reduced thermal performance  2 FB/NC 3 No Effect  [Adjustable Ouput] Device will stop regulating. Vout becomes equal to V <sub>IN</sub> minus dropout becasue the pass fet is always on [Fixed Output] No effect  4 EN 5 Output is forced OFF, V <sub>OUT</sub> is 0.0V  [Push-pull power good] Output voltage connected to the input voltage through the internal PG MOSFET body diode. Output voltage is increased. [Open drain power good] Power-good never asserts when the output voltage is at target, thus potentially effecting power sequencing  6 NC 7 No Effect |  |

Table 4-9. Pin FMA for Device Pins Short-Circuited to VIN Supply

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                                                                                                                                                    | Failure Effect Class |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| OUT      | 1       | Output is not Regulated. V <sub>OUT</sub> = V <sub>IN</sub>                                                                                                                                                                                                                                   | В                    |
| NC       | 2       | No Effect                                                                                                                                                                                                                                                                                     | D                    |
| FB/NC    | 3       | [Adjustable Output] FB pin will be damaged if Vin is higher than 2 V [Fixed Output] No effect                                                                                                                                                                                                 | A/D                  |
| GND      | 4       | No Output Voltage. Either input supply is at 0.0 V, or input fuse is blown                                                                                                                                                                                                                    | В                    |
| EN       | 5       | Output is forced ON regardless of enable signal                                                                                                                                                                                                                                               | В                    |
| PG       | 6       | [push-pull power good] Output voltage connected to the input voltage through the internal PG MOSFET body diode. Output voltage is increased. [open drain power good] Power-good functionality cannot operate correctly. PG can be damaged if the absolute maximum rating (6.5 V) is violated. | A/B                  |
| NC       | 7       | No Effect                                                                                                                                                                                                                                                                                     | D                    |
| IN       | 8       | No Effect                                                                                                                                                                                                                                                                                     | D                    |

Revision History Www.ti.com

## **5 Revision History**

| CI | Changes from Revision * (March 2020) to Revision A (October 2023)                              |                |  |  |
|----|------------------------------------------------------------------------------------------------|----------------|--|--|
| •  | Updated description of PG pin in Table 4-2 and changed PG pin failure effect class from D to B | 6              |  |  |
| •  | Updated PG pin description in Table 4-3 and changed pin failure effect class from D to B       | <mark>6</mark> |  |  |
| •  | Updated PG and EN pin descriptions in Table 4-4 and changed failure effect class from D to A/B | 6              |  |  |
| •  | Updated PG pin description in Table 4-5 and changed failure effect class from D to A/B         | 6              |  |  |
| •  | Updated PG pin description in Table 4-6 and changed pin failure effect class from D to B       | <mark>6</mark> |  |  |
| •  | Updated PG pin description in Table 4-7 and changed pin failure effect class from D to B       | <mark>6</mark> |  |  |
| •  | Updated PG pin description in Table 4-7 and changed pin failure effect class from D to B       | <mark>6</mark> |  |  |
| •  | Updated PG pin description in Table 4-7 and changed pin failure effect class from D to B       | <mark>6</mark> |  |  |
| •  | Updated EN pin description in Table 4-8 and changed pin failure effect class from D to A/B     | 6              |  |  |
| •  | Updated PG pin description in Table 4-9 and changed pin failure effect class from D to A/B     | <mark>6</mark> |  |  |
| •  | Deleted Pin Functions table                                                                    | 6              |  |  |

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated