## Functional Safety Information

## TMP126-Q1

## Functional Safety FIT Rate, FMD and Pin FMA



#### **Table of Contents**

| Overview                                      | 2 |
|-----------------------------------------------|---|
| Functional Safety Failure In Time (FIT) Rates | 3 |
| 2.1 SOT-23 Package                            |   |
| 2.2 SC70 Package                              |   |
| Failure Mode Distribution (FMD)               |   |
| Pin Failure Mode Analysis (Pin FMA)           |   |
| 4.1 SOT-23 Package                            |   |
| 4.2 SC70 Package                              |   |

#### **Trademarks**

All trademarks are the property of their respective owners.

Overview www.ti.com

#### 1 Overview

This document contains information for TMP126-Q1 (SOT-23 and SC70 package) to aid in a functional safety system design. Information provided are:

- Functional Safety Failure In Time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- Component failure modes and their distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (Pin FMA)

Figure 1-1 shows the device functional block diagram for reference.



Figure 1-1. Functional Block Diagram

TMP126-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards.



# 2 Functional Safety Failure In Time (FIT) Rates 2.1 SOT-23 Package

This section provides Functional Safety Failure In Time (FIT) rates for the SOT-23 package of TMP126-Q1 based on two different industry-wide used reliability standards:

- Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2

Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total Component FIT Rate     | 4                                        |
| Die FIT Rate                 | 2                                        |
| Package FIT Rate             | 2                                        |

The failure rate and mission profile information in Table 2-1 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11:

Mission Profile: Motor Control from Table 11

Power dissipation: 1 mW

Climate type: World-wide Table 8Package factor (lambda 3): Table 17b

Substrate Material: FR4EOS FIT rate assumed: 0 FIT

Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|-----------------------------------------|--------------------|----------------------------------|
| 5     | CMOS, BICMOS<br>Digital, analog / mixed | 60 FIT             | 70°C                             |

The Reference FIT Rate and Reference Virtual T<sub>J</sub> (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



#### 2.2 SC70 Package

This section provides Functional Safety Failure In Time (FIT) rates for the SC70 package of TMP126-Q1 based on two different industry-wide used reliability standards:

- Table 2-3 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-4 provides FIT rates based on the Siemens Norm SN 29500-2

Table 2-3. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total Component FIT Rate     | 4                                        |
| Die FIT Rate                 | 2                                        |
| Package FIT Rate             | 2                                        |

The failure rate and mission profile information in Table 2-3 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11:

- Mission Profile: Motor Control from Table 11
- Power dissipation: 1 mW
- Climate type: World-wide Table 8Package factor (lambda 3): Table 17b
- · Substrate Material: FR4
- · EOS FIT rate assumed: 0 FIT

Table 2-4. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|-----------------------------------------|--------------------|----------------------------------|
| 5     | CMOS, BICMOS<br>Digital, analog / mixed | 60 FIT             | 70°C                             |

The Reference FIT Rate and Reference Virtual  $T_J$  (junction temperature) in Table 2-4 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



#### 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for TMP126-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures due to misuse or overstress.

Table 3-1. Die Failure Modes and Distribution

| Die Failure Modes                    | Failure Mode Distribution (%) |
|--------------------------------------|-------------------------------|
| Serial Communication Error           | 15%                           |
| ADC offset out of specification      | 20%                           |
| ADC gain out of specification        | 25%                           |
| ADC conversion output code bit error | 15%                           |
| ADC incorrect input channel selected | 5%                            |
| Register bank data bit error         | 15%                           |
| Alert false trip, fails to trip      | 5%                            |

The FMD in Table 3-1 excludes short circuit faults across the isolation barrier. Faults for short circuit across the isolation barrier can be excluded according to ISO 61800-5-2:2016 if the following requirements are fulfilled:

- 1. The signal isolation component is OVC III according to IEC 61800-5-1. If a SELV/PELV power supply is used, pollution degree 2/OVC II applies. All requirements of IEC 61800-5-1:2007, 4.3.6 apply.
- 2. Measures are taken to ensure that an internal failure of the signal isolation component cannot result in excessive temperature of its insulating material.

Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance.



#### 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a Failure Mode Analysis (FMA) for the pins of the TMP126-Q1 (SOT-23 and SC70 package). The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to Ground (see Table 4-2 and Table 4-6.)
- Pin open-circuited (seeTable 4-3 and Table 4-7)
- Pin short-circuited to an adjacent pin (see Table 4-4 and Table 4-8)
- Pin short-circuited to supply (see Table 4-5 and Table 4-9)

Table 4-2 through Table 4-9 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

| <b>Table 4-1</b> . | TI C | lassification | of Fa | ilure E | ffects |
|--------------------|------|---------------|-------|---------|--------|
|--------------------|------|---------------|-------|---------|--------|

| Class | Failure Effects                                             |
|-------|-------------------------------------------------------------|
| Α     | Potential device damage that affects functionality          |
| В     | No device damage, but loss of functionality                 |
| С     | No device damage, but performance degradation               |
| D     | No device damage, no impact to functionality or performance |

Following are the assumptions of use and the device configuration assumed for the pin FMA in this section:

- · Device is the only slave on the SPI bus.

#### 4.1 SOT-23 Package

Figure 4-1 shows the TMP126-Q1 pin diagram for the SOT-23 package. For a detailed description of the device pins please refer to the *Pin Configuration and Functions* section in the TMP126-Q1 data sheet.



Figure 4-1. Pin Diagram (SOT-23) Package



#### Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                                                            | Failure<br>Effect<br>Class |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| SCLK     | 4       | SCLK stuck low. No SPI communication with device possible.                                                                                                                                            | В                          |
| CS       | 1       | CS stuck low. Normal operation. SPI communication still functional. However SPI of device cannot be actively reset anymore by taking CS high and low again.                                           | С                          |
| GND      | 2       | No effect. Normal operation.                                                                                                                                                                          | D                          |
| VDD      | 6       | Device unpowered. Device not functional. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage may be plausible.                                      | Α                          |
| SIO      | 3       | SIO stuck low. No SPI communication back to SPI controller possible. Increase in supply current when SIO tries to drive high. Device damage plausible if SIO drives high for extended period of time. | Α                          |
| ALERT    | 5       | ALERT stuck low. False thermal limit can be triggered.                                                                                                                                                | В                          |

#### Table 4-3. Pin FMA for Device Pins Open-Circuited

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                                                                                                                                 | Failure<br>Effect<br>Class |
|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| SCLK     | 4       | State of SCLK input undetermined. No SPI communication with device possible.                                                                                                                                                                                               | В                          |
| CS       | 1       | State of $\overline{\text{CS}}$ input undetermined. SPI communication corrupted.                                                                                                                                                                                           | В                          |
| GND      | 2       | Device functionality undetermined. Device may be unpowered or connect to ground internally through alternate pin ESD diode and power up.                                                                                                                                   | В                          |
| VDD      | 6       | Device functionality undetermined. Device unpowered if all external analog and digital pins are held low. Device may power up through internal ESD diodes to VDD if voltages above the device's power-on reset threshold are present on any of the analog or digital pins. | В                          |
| SIO      | 3       | State of SIO output undetermined. No SPI communication back to SPI controller possible.                                                                                                                                                                                    | В                          |
| ALERT    | 5       | ALERT pin can be left floating or grounded when not used.                                                                                                                                                                                                                  | В                          |



Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

|          |         |            | mir their Berneet into entert enterties to rajacent int                                                                                                                                                                                                   |                            |
|----------|---------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| Pin Name | Pin No. | Shorted to | Description of Potential Failure Effect(s)                                                                                                                                                                                                                | Failure<br>Effect<br>Class |
| SCLK     | 4       | ALERT      | SPI communication corrupted. No SPI communication with device possible                                                                                                                                                                                    | В                          |
| CS       | 1       | GND        | CS stuck low. Normal operation. SPI communication still functional. However SPI of device cannot be actively reset anymore by taking CS high and low again.                                                                                               | С                          |
| GND      | 2       | <u>cs</u>  | If $\overline{\text{CS}}$ is low then normal operation. If $\overline{\text{CS}}$ is high then device functionality undetermined. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage may be plausible. | А                          |
| VDD      | 6       | ALERT      | Device functionality undetermined. Device unpowered if ALERT pin is held low. Device may power up through internal ESD diodes to VDD if voltages above the device's power-on reset threshold is present on ALERT pin.                                     | В                          |
| SIO      | 3       | GND        | SPI communication corrupted. No SPI communication with device possible. Increase in supply current possible when SIO tries to drive high. Device damage plausible if this condition exists for extended period of time.                                   | A                          |
| ALERT    | 5       | SCLK       | Not operational. False thermal limit can be triggered.                                                                                                                                                                                                    | В                          |

Table 4-5. Pin FMA for Device Pins Short-Circuited to supply

|          |         | able 4-6.1 III I MA for Device I ills offort-off cutted to supply                                                                                                                                    |                            |
|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                                                           | Failure<br>Effect<br>Class |
| SCLK     | 4       | SCLK stuck high. No SPI communication with device possible.                                                                                                                                          | В                          |
| CS       | 1       | CS stuck high. No SPI communication with device possible                                                                                                                                             | В                          |
| GND      | 2       | Device functionality undetermined. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage may be plausible.                                           | А                          |
| VDD      | 6       | No effect. Normal operation.                                                                                                                                                                         | D                          |
| SIO      | 3       | SIO stuck high. No SPI communication back to SPI controller possible. Increase in supply current when SIO tries to drive low. Device damage plausible if SIO drives low for extended period of time. | Α                          |
| ALERT    | 5       | ALERT stuck high. Non-functionable. No thermal limit will be triggered.                                                                                                                              | В                          |



#### 4.2 SC70 Package

Figure 4-2 shows the TMP126-Q1 pin diagram for the SC70 package. For a detailed description of the device pins please refer to the *Pin Configuration and Functions* section in the TMP126-Q1 data sheet.



Figure 4-2. Pin Diagram (SC70 Package)

Table 4-6. Pin FMA for Device Pins Short-Circuited to Ground

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                                                            | Failure<br>Effect<br>Class |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| SCLK     | 4       | SCLK stuck low. No SPI communication with device possible.                                                                                                                                            | В                          |
| CS       | 1       | CS stuck low. Normal operation. SPI communication still functional. However SPI of device cannot be actively reset anymore by taking CS high and low again.                                           | С                          |
| GND      | 5       | No effect. Normal operation.                                                                                                                                                                          | D                          |
| VDD      | 6       | Device unpowered. Device not functional. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage may be plausible.                                      | Α                          |
| SIO      | 3       | SIO stuck low. No SPI communication back to SPI controller possible. Increase in supply current when SIO tries to drive high. Device damage plausible if SIO drives high for extended period of time. | А                          |
| ALERT    | 2       | ALERT stuck low. False thermal limit can be triggered.                                                                                                                                                | В                          |



#### Table 4-7. Pin FMA for Device Pins Open-Circuited

|          |         | rable i i i i iii i iii i iii i ii zovice i iii e epen en eanea                                                                                                                                                                                                            |                            |
|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                                                                                                                                 | Failure<br>Effect<br>Class |
| SCLK     | 4       | State of SCLK input undetermined. No SPI communication with device possible.                                                                                                                                                                                               | В                          |
| CS       | 1       | State of $\overline{\text{CS}}$ input undetermined. SPI communication corrupted.                                                                                                                                                                                           | В                          |
| GND      | 5       | Device functionality undetermined. Device may be unpowered or connect to ground internally through alternate pin ESD diode and power up.                                                                                                                                   | В                          |
| VDD      | 6       | Device functionality undetermined. Device unpowered if all external analog and digital pins are held low. Device may power up through internal ESD diodes to VDD if voltages above the device's power-on reset threshold are present on any of the analog or digital pins. | В                          |
| SIO      | 3       | State of SIO output undetermined. No SPI communication back to SPI controller possible.                                                                                                                                                                                    | В                          |
| ALERT    | 2       | ALERT pin can be left floating or grounded when not used.                                                                                                                                                                                                                  | В                          |

## Table 4-8. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

| Pin Name | Pin No. | Shorted to | Description of Potential Failure Effect(s)                                                                                                                                                                                                                   | Failure<br>Effect<br>Class |
|----------|---------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| SCLK     | 4       | GND        | SPI communication corrupted. No SPI communication with device possible                                                                                                                                                                                       | В                          |
| CS       | 1       | ALERT      | SPI communication corrupted. Undetermined state of $\overline{\text{CS}}$ .                                                                                                                                                                                  | В                          |
| GND      | 5       | VDD        | Device functionality undetermined. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage may be plausible.                                                                                                   | А                          |
| VDD      | 6       | GND        | Device unpowered. Device not functional. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage may be plausible.                                                                                             | А                          |
| SIO      | 3       | ALERT      | SPI communication corrupted. No SPI communication with device possible. Increase in supply current possible when SIO tries to drive low while ALERT drives high or vice versa. Device damage plausible if this condition exists for extended period of time. | A                          |
| ALERT    | 2       | SIO        | Not operational. False thermal limit can be triggered.                                                                                                                                                                                                       | D                          |



Table 4-9. Pin FMA for Device Pins Short-Circuited to supply

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                                                           | Failure<br>Effect<br>Class |
|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| SCLK     | 4       | SCLK stuck high. No SPI communication with device possible.                                                                                                                                          | В                          |
| CS       | 1       | CS stuck high. No SPI communication with device possible                                                                                                                                             | В                          |
| GND      | 5       | Device unpowered. Device not functional. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage may be plausible.                                     | А                          |
| VDD      | 6       | No effect. Normal operation.                                                                                                                                                                         | D                          |
| SIO      | 3       | SIO stuck high. No SPI communication back to SPI controller possible. Increase in supply current when SIO tries to drive low. Device damage plausible if SIO drives low for extended period of time. | А                          |
| ALERT    | 2       | ALERT stuck high. Non-functionable. No thermal limit will be triggered.                                                                                                                              | В                          |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated