# Functional Safety Information TPS2663 Functional Safety FIT Rate, FMD and Pin FMA

# TEXAS INSTRUMENTS

# **Table of Contents**

| 1 Overview                                      | 2   |
|-------------------------------------------------|-----|
| 2 Functional Safety Failure In Time (FIT) Rates | . 4 |
| 2.1 VQFN Package                                | . 4 |
| 2.2 HTSSOP Package                              | . 5 |
| 3 Failure Mode Distribution (FMD)               | . 6 |
| 4 Pin Failure Mode Analysis (Pin FMA)           |     |
| 4.1 VQFN Package                                |     |
| 4.2 HTSSOP Package                              |     |
|                                                 |     |

## Trademarks

All trademarks are the property of their respective owners.

1



# 1 Overview

This document contains information for TPS2663 (VQFN and HTSSOP package) to aid in a functional safety system design. Information provided are:

- Functional Safety Failure In Time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- Component failure modes and their distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (Pin FMA)

Figure 1-1 shows the device functional block diagram for reference.







Figure 1-1. Functional Block Diagram

TPS2663 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards.



# 2 Functional Safety Failure In Time (FIT) Rates

# 2.1 VQFN Package

This section provides Functional Safety Failure In Time (FIT) rates for VQFN package of TPS2663 based on two different industry-wide used reliability standards:

- Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2

#### Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total Component FIT Rate     | 17                                       |
| Die FIT Rate                 | 6                                        |
| Package FIT Rate             | 11                                       |

The failure rate and mission profile information in Table 2-1 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11:

- Mission Profile: Motor Control from Table 11
- Power dissipation: 700 mW
- Climate type: World-wide Table 8
- Package factor (lambda 3): Table 17b
- Substrate Material: FR4
- EOS FIT rate assumed: 0 FIT

### Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|-----------------------------------------|--------------------|----------------------------------|
| 5     | CMOS, BICMOS<br>Digital, analog / mixed | 25 FIT             | 55°C                             |

The Reference FIT Rate and Reference Virtual  $T_J$  (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.

### 2.2 HTSSOP Package

This section provides Functional Safety Failure In Time (FIT) rates for the HTSSOP package of TPS2663 based on two different industry-wide used reliability standards:

- Table 2-3 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-4 provides FIT rates based on the Siemens Norm SN 29500-2

#### Table 2-3. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total Component FIT Rate     | 18                                       |
| Die FIT Rate                 | 6                                        |
| Package FIT Rate             | 12                                       |

The failure rate and mission profile information in Table 2-3 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11:

- Mission Profile: Motor Control from Table 11
- Power dissipation: 700 mW
- Climate type: World-wide Table 8
- Package factor (lambda 3): Table 17b
- Substrate Material: FR4
- EOS FIT rate assumed: 0 FIT

#### Table 2-4. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|-----------------------------------------|--------------------|----------------------------------|
| 5     | CMOS, BICMOS<br>Digital, analog / mixed | 25 FIT             | 55°C                             |

The Reference FIT Rate and Reference Virtual  $T_J$  (junction temperature) in Table 2-4 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



# 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for TPS2663 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures due to misuse or overstress.

| Die Failure Modes                             | Failure Mode Distribution (%) |  |  |
|-----------------------------------------------|-------------------------------|--|--|
| OUT HIZ or no output                          | 35%                           |  |  |
| OUT not in specification – voltage or timing  | 40%                           |  |  |
| IMON not in specification – current or timing | 5%                            |  |  |
| PLIM not in specification – power or timing   | 5%                            |  |  |
| PGOOD/FLT fails to trip or false trip         | 5%                            |  |  |
| OUT stuck on                                  | 5%                            |  |  |
| Short circuit any two pins                    | 5%                            |  |  |

#### Table 3-1. Die Failure Modes and Distribution



# 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a Failure Mode Analysis (FMA) for the pins of the TPS2663 (VQFN and HTSSOP package). The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to Ground (see Table 4-2 and Table 4-6.)
- Pin open-circuited (see Table 4-3 and Table 4-7)
- Pin short-circuited to an adjacent pin (see Table 4-4 and Table 4-8)
- Pin short-circuited to supply (see Table 4-5 and Table 4-9)

Table 4-2 through Table 4-9 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

| Class | Failure Effects                                             |  |  |
|-------|-------------------------------------------------------------|--|--|
| A     | Potential device damage that affects functionality          |  |  |
| В     | No device damage, but loss of functionality                 |  |  |
| C     | No device damage, but performance degradation               |  |  |
| D     | No device damage, no impact to functionality or performance |  |  |

#### Table 4-1. TI Classification of Failure Effects

Following are the assumptions of use and the device configuration assumed for the pin FMA in this section:

- Capacitors are installed on IN and OUT pins.
- Resistor is installed on ILIM pin.
- Resistors are installed on UVLO and OVP pin to set the UVLO and OVP set-points.

### 4.1 VQFN Package

Figure 4-1 shows the TPS2663 pin diagram for the VQFN package. For a detailed description of the device pins please refer to the *Pin Configuration and Functions* section in the TPS2663 data sheet.



Figure 4-1. TPS26630, TPS26631 Pin Diagram (VQFN) Package

7



# Figure 4-2. TPS26632, TPS26633, TPS26635 Pin Diagram (VQFN) Package

| Pin Name    | Pin No.                | Description of Potential Failure Effect(s)                                                                | Failure Effect<br>Class |
|-------------|------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------|
| IN          | 1,2                    | Device unpowered. Device not functional.                                                                  | В                       |
| B_GATE      | 3                      | Potential device damage                                                                                   | A                       |
| DRV         | 4                      | Potential device damage                                                                                   | A                       |
| IN_SYS      | 5                      | Device unpowered. Device not functional.                                                                  | В                       |
| UVLO        | 6                      | UVLO protection is triggered. Device turns off the internal FET.                                          | В                       |
| OVP or PLIM | 7                      | Over-voltage protection or power limiting does not function.                                              | В                       |
| GND         | 8                      | No effect. Normal operation.                                                                              | D                       |
| dVdT        | 9                      | Device does not power up.                                                                                 | В                       |
| ILIM        | 10                     | Device does not power up.                                                                                 | В                       |
| MODE        | 11                     | Device provides auto-retry behavior for over-current events as per device functional modes in data sheet. | D                       |
| SHDN        | 12                     | Device is disabled.                                                                                       | В                       |
| IMON        | 13                     | Current monitor function is not available.                                                                | В                       |
| FLT         | 14                     | Fault function is not available.                                                                          | В                       |
| PGTH        | 15                     | PGOOD function is not available.                                                                          | В                       |
| PGOOD       | 16                     | PGOOD function is not available.                                                                          | В                       |
| OUT         | 17, 18                 | Device enters into current limiting operation.                                                            | В                       |
| NC          | 19, 20, 21, 22, 23, 24 | No effect. Normal operation.                                                                              | D                       |

TPS2663

Functional Safety FIT Rate, FMD and Pin FMA



| Pin Name    | Pin No.                | Description of Potential Failure Effect(s)                                                                                                                                                      | Failure Effect<br>Class |
|-------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| IN          | 1,2                    | Device unpowered. Device is not functional.                                                                                                                                                     | В                       |
| B_GATE      | 3                      | Reverse current blocking and Reverse polarity protection are not functional.                                                                                                                    | В                       |
| DRV         | 4                      | Reverse current blocking and Reverse polarity protection are not functional.                                                                                                                    | В                       |
| IN_SYS      | 5                      | Device unpowered. Device is not functional.                                                                                                                                                     | В                       |
| UVLO        | 6                      | Device functionality undetermined. Device may turn off / power down.                                                                                                                            | В                       |
| OVP or PLIM | 7                      | TPS26630, TPS26631: over-voltage protection function is not determined. Device may turn off the internal FET. TPS26632, TPS26633, TPS26635: output power limit is set to power more than 400 W. | В                       |
| GND         | 8                      | Device unpowered. Device is not functional.                                                                                                                                                     | В                       |
| dVdT        | 9                      | Device provides slew rate 24 V/500 µs on output.                                                                                                                                                | D                       |
| ILIM        | 10                     | Internal FET is turned off. Output is not powered up.                                                                                                                                           | В                       |
| MODE        | 11                     | Device provides latch-off behavior for over-current events as per device functional modes in data sheet.                                                                                        | D                       |
| SHDN        | 12                     | No effect. Normal operation.                                                                                                                                                                    | D                       |
| IMON        | 13                     | No effect. Normal operation.                                                                                                                                                                    | D                       |
| FLT         | 14                     | No effect. Normal operation.                                                                                                                                                                    | D                       |
| PGTH        | 15                     | PGOOD might not function.                                                                                                                                                                       | В                       |
| PGOOD       | 16                     | No effect. Normal operation.                                                                                                                                                                    | D                       |
| OUT         | 17, 18                 | No power or current provided to load.                                                                                                                                                           | D                       |
| NC          | 19, 20, 21, 22, 23, 24 | No effect. Normal operation.                                                                                                                                                                    | D                       |

#### Table 4-3. Pin FMA for Device Pins Open-Circuited

### Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

| Pin Name    | Pin No.                | Description of Potential Failure Effect(s)                                        | Failure Effect<br>Class |
|-------------|------------------------|-----------------------------------------------------------------------------------|-------------------------|
| IN          | 1,2                    | IN to B_GATE: Potential device damage                                             | A                       |
| B_GATE      | 3                      | B_GATE to DRV : Potential device damage                                           | А                       |
| DRV         | 4                      | DRV to IN_SYS : Potential device damage                                           | А                       |
| IN_SYS      | 5                      | IN_SYS to UVLO: under-voltage protection does not function.                       | В                       |
| UVLO        | 6                      | UVLO to OVP/PLIM: potential device damage if UVLO voltage is more than 5.5 V.     | А                       |
| OVP or PLIM | 7                      | OVP/PLIM to GND: over-voltage protection or Power limiting does not function.     | В                       |
| GND         | 8                      | GND to dVdT: device unpowered. Device not functional.                             | В                       |
| dVdT        | 9                      | dVdT to ILIM: device can go into current limit operation.                         | В                       |
| ILIM        | 10                     | ILIM to MODE: device can go into current limit operation or Latch-off mode.       | В                       |
| MODE        | 11                     | MODE to SHDN: device can go into shutdown.                                        | В                       |
| SHDN        | 12                     | SHDN to IMON: device can go into shutdown.                                        | В                       |
| IMON        | 13                     | IMON to FLT: potential Device damage if FLT pin voltage is more than 5.5 V.       | А                       |
| FLT         | 14                     | FLT to PGTH : PGOOD does not function if FLT is low.                              | В                       |
| PGTH        | 15                     | PGTH to PGOOD : PGOOD does not function                                           | В                       |
| PGOOD       | 16                     | PGOOD to OUT: Potential device damage when PGOOD is low and output is powered up. | А                       |
| OUT         | 17, 18                 | OUT to N.C: no effect. Normal operation.                                          | D                       |
| NC          | 19, 20, 21, 22, 23, 24 | NC to IN short or NC to NC short : No effect. Normal operation.                   | D                       |

9



| Pin Name    | Pin No.                | Description of Potential Failure Effect(s)                    | Failure Effect<br>Class |
|-------------|------------------------|---------------------------------------------------------------|-------------------------|
| IN          | 1,2                    | No effect. Normal operation.                                  | D                       |
| B_GATE      | 3                      | Potential device damage                                       | A                       |
| DRV         | 4                      | Potential device damage                                       | A                       |
| IN_SYS      | 5                      | No effect. Normal operation.                                  | D                       |
| UVLO        | 6                      | Under-voltage protection does not function.                   | В                       |
| OVP or PLIM | 7                      | Potential device damage if supply voltage is more than 5.5 V. | A                       |
| GND         | 8                      | Short circuit of input supply.                                | В                       |
| dVdT        | 9                      | Potential device damage if supply voltage is more than 5.5 V. | A                       |
| ILIM        | 10                     | Potential device damage if supply voltage is more than 5.5 V. | A                       |
| MODE        | 11                     | Potential device damage if supply voltage is more than 5.5 V. | A                       |
| SHDN        | 12                     | Potential device damage if supply voltage is more than 5.5 V. | A                       |
| IMON        | 13                     | Potential device damage if supply voltage is more than 5.5 V. | A                       |
| FLT         | 14                     | Potential device damage if FLT pin is low.                    | A                       |
| PGTH        | 15                     | PGOOD does not function.                                      | В                       |
| PGOOD       | 16                     | Potential device damage if PGOOD pin is low.                  | A                       |
| OUT         | 17, 18                 | Device does not limit power or current into load.             | В                       |
| NC          | 19, 20, 21, 22, 23, 24 | No effect. Normal operation.                                  | D                       |

#### Table 4-5. Pin FMA for Device Pins Short-Circuited to IN or IN\_SYS



# 4.2 HTSSOP Package

Figure 4-3 shows the TPS2663 pin diagram for the HTSSOP package. For a detailed description of the device pins please refer to the *Pin Configuration and Functions* section in the TPS2663 data sheet.



Figure 4-3. TPS26631 Pin Diagram (HTSSOP Package)



Figure 4-4. TPS26633, TPS26636 Pin Diagram (HTSSOP Package)

| Pin Name    | Pin No. | Description of Potential Failure Effect(s)                                                                | Failure Effect<br>Class |
|-------------|---------|-----------------------------------------------------------------------------------------------------------|-------------------------|
| IN          | 1, 2, 3 | Device unpowered. Device not functional.                                                                  | В                       |
| B_GATE      | 4       | Potential device damage.                                                                                  | А                       |
| DRV         | 5       | Potential device damage.                                                                                  | А                       |
| IN_SYS      | 6       | Device unpowered. Device not functional.                                                                  | В                       |
| UVLO        | 7       | UVLO protection is triggered. Device turns off the internal FET.                                          | В                       |
| OVP or PLIM | 8       | Over-voltage protection or Power limit does not function.                                                 | В                       |
| GND         | 9       | No effect. Normal operation.                                                                              | D                       |
| dVdT        | 10      | Device does not power up.                                                                                 | В                       |
| ILIM        | 11      | Device does not power up.                                                                                 | В                       |
| MODE        | 12      | Device provides auto-retry behavior for over-current events as per device functional modes in data sheet. | D                       |



В

В

17

18, 19, 20

PGOOD

OUT

#### Failure Effect Pin Name Pin No. Description of Potential Failure Effect(s) Class SHDN В 13 Device is disabled. IMON В 14 Current monitor function is not available. FLT 15 Fault function not available. В PGTH PGOOD does not function. В 16

Device enters into current limiting operation.

PGOOD does not function.

#### Table 4-6. Pin FMA for Device Pins Short-Circuited to Ground (continued)

| Pin Name    | Pin No.    | Description of Potential Failure Effect(s)                                                                                                                                         | Failure Effect<br>Class |
|-------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| IN          | 1, 2, 3    | Device unpowered. Device not functional.                                                                                                                                           | В                       |
| B_GATE      | 4          | Reverse current blocking and Reverse polarity protection are not functional.                                                                                                       | В                       |
| DRV         | 5          | Reverse current blocking and Reverse polarity protection are not functional.                                                                                                       | В                       |
| IN_SYS      | 6          | Device unpowered. Device not functional.                                                                                                                                           | В                       |
| UVLO        | 7          | Device functionality undetermined. Device may turn off / power down.                                                                                                               | В                       |
| OVP or PLIM | 8          | TPS26631: over-voltage protection function is not determined.<br>Device may turn off the internal FET. TPS26633, TPS26636 : Output<br>power limit is set to power more than 400 W. | В                       |
| GND         | 9          | Device unpowered. Device not functional.                                                                                                                                           | В                       |
| dVdT        | 10         | Device provides slew rate 24 V/500 µs on output at power up.                                                                                                                       | D                       |
| ILIM        | 11         | Internal FET is turned off. Output is not powered up.                                                                                                                              | В                       |
| MODE        | 12         | Device provides latch-off behavior for over-current events as per device functional modes in data sheet.                                                                           | D                       |
| SHDN        | 13         | No effect. Normal operation.                                                                                                                                                       | D                       |
| IMON        | 14         | No effect. Normal operation.                                                                                                                                                       | D                       |
| FLT         | 15         | No effect. Normal operation.                                                                                                                                                       | D                       |
| PGTH        | 16         | PGOOD might not function.                                                                                                                                                          | В                       |
| PGOOD       | 17         | No effect. Normal operation.                                                                                                                                                       | D                       |
| OUT         | 18, 19, 20 | No power or current provided to load.                                                                                                                                              | D                       |

#### Table 4-7. Pin FMA for Device Pins Open-Circuited

#### Table 4-8. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

| Pin Name    | Pin No.    | Description of Potential Failure Effect(s)                                        | Failure Effect<br>Class |
|-------------|------------|-----------------------------------------------------------------------------------|-------------------------|
| IN          | 1, 2, 3    | IN to B_GATE : Potential device damage.                                           | А                       |
| B_GATE      | 4          | B_GATE to DRV : Potential device damage.                                          | А                       |
| DRV         | 5          | DRV to IN_SYS : Potential device damage                                           | А                       |
| IN_SYS      | 6          | IN_SYS to UVLO: under-voltage protection does not function.                       | В                       |
| UVLO        | 7          | UVLO to OVP: potential device damage if UVLO voltage is more than 5.5 V.          | В                       |
| OVP or PLIM | 8          | OVP or PLIM to GND: over-voltage protection does not function.                    | В                       |
| GND         | 9          | GND to dVdT: device unpowered. Device not functional.                             | В                       |
| dVdT        | 10         | dVdT to ILIM: device can go into current limit operation.                         | В                       |
| ILIM        | 11         | ILIM to MODE: device can go into current limit operation or Latch-off mode.       | В                       |
| MODE        | 12         | MODE to SHDN: device can go into shutdown.                                        | В                       |
| SHDN        | 13         | SHDN to IMON: device can go into shutdown.                                        | В                       |
| IMON        | 14         | IMON to FLT: potential Device damage if FLT pin voltage is more than 5.5 V.       | А                       |
| FLT         | 15         | PGTH to FLT: PGOOD does not function if FLT is low.                               | В                       |
| PGTH        | 16         | PGTH to PGOOD : PGOOD does not function.                                          | В                       |
| PGOOD       | 17         | PGOOD to OUT: Potential device damage when PGOOD is low and output is powered up. | А                       |
| OUT         | 18, 19, 20 | OUT to OUT: No effect. Normal operation.                                          | D                       |



| Pin Name    | Pin No.    | Description of Potential Failure Effect(s)                    | Failure Effect<br>Class |
|-------------|------------|---------------------------------------------------------------|-------------------------|
| IN          | 1,2, 3     | No effect. Normal operation.                                  | D                       |
| B_GATE      | 4          | Potential device damage                                       | В                       |
| DRV         | 5          | Potential device damage                                       | В                       |
| IN_SYS      | 6          | No effect. Normal operation.                                  | D                       |
| UVLO        | 7          | Under-voltage protection does not function.                   | В                       |
| OVP or PLIM | 8          | Potential device damage if supply voltage is more than 5.5 V  | D                       |
| GND         | 9          | Short circuit of input supply.                                | В                       |
| dVdT        | 10         | Potential device damage if supply voltage is more than 5.5 V. | A                       |
| ILIM        | 11         | Potential device damage if supply voltage is more than 5.5 V. | A                       |
| MODE        | 12         | Potential device damage if supply voltage is more than 5.5 V. | A                       |
| SHDN        | 13         | Potential device damage if supply voltage is more than 5.5 V. | A                       |
| IMON        | 14         | Potential device damage if supply voltage is more than 5.5 V. | A                       |
| FLT         | 15         | Potential device damage if FLT pin is low.                    | A                       |
| PGTH        | 16         | PGOOD does not function.                                      | В                       |
| PGOOD       | 17         | Potential device damage if PGOOD pin is low.                  | A                       |
| OUT         | 18, 19, 20 | Device does not limit power or current into load.             | В                       |

### Table 4-9. Pin FMA for Device Pins Short-Circuited to IN or IN\_SYS

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated