# Functional Safety Information

# LM5190-Q1 and LM25190-Q1 Functional Safety FIT Rate, FMD, and Pin FMA



#### **Table of Contents**

| 1 Overview                                      |  |
|-------------------------------------------------|--|
| 2 Functional Safety Failure In Time (FIT) Rates |  |
| 3 Failure Mode Distribution (FMD)               |  |
| 4 Pin Failure Mode Analysis (Pin FMA)           |  |
| 5 Revision History                              |  |
| - 1.0 1.0.0.1 1.0.0.1 j                         |  |

#### **Trademarks**

All trademarks are the property of their respective owners.

**ISTRUMENTS** Overview www.ti.com

### 1 Overview

This document contains information for LM5190-Q1 and LM25190-Q1 (VQFN package) to aid in a functional safety system design. Information provided are:

- Functional safety failure in time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- Component failure modes and distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (pin FMA)

Figure 1-1 shows the device functional block diagram for reference.



Figure 1-1. Functional Block Diagram

LM5190-Q1 and LM25190-Q1 were developed using a quality-managed development process, but were not developed in accordance with the IEC 61508 or ISO 26262 standards.



# 2 Functional Safety Failure In Time (FIT) Rates

This section provides functional safety failure in time (FIT) rates for LM5190-Q1 and LM25190-Q1 based on two different industry-wide used reliability standards:

- Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2

Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |  |  |  |
|------------------------------|------------------------------------------|--|--|--|
| Total component FIT rate     | 16                                       |  |  |  |
| Die FIT rate                 | 7                                        |  |  |  |
| Package FIT rate             | 9                                        |  |  |  |

The failure rate and mission profile information in Table 2-1 comes from the reliability data handbook IEC TR 62380 / ISO 26262 part 11:

· Mission profile: Motor control from table 11 or figure 16

Power dissipation: 750mW

Climate type: World-wide table 8 or figure 13
Package factor (lambda 3): Table 17b or figure 15

Substrate material: FR4EOS FIT rate assumed: 0 FIT

Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                               | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|--------------------------------------------------------|--------------------|----------------------------------|
| 5     | CMOS, BICMOS<br>ASICs analog and mixed HV > 50V supply | 30 FIT             | 75°C                             |

The reference FIT rate and reference virtual  $T_J$  (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



# 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for LM5190-Q1 and LM25190-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity, and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures resulting from misuse or overstress.

Die Failure Modes

Failure Mode Distribution (%)

No Output Voltage

40

Output not in specification – voltage or timing

5

Constant – current limit not in specification

Power good – false trip or fails to trip

Short circuit any two pins

Failure Mode Distribution (%)

40

25

Constant – 25

Short circuit any two pins

Failure Mode Distribution (%)

40

25

5

Short circuit any two pins

Table 3-1. Die Failure Modes and Distribution

The FMD in the *Die Failure Modes and Distribution* table excludes short-circuit faults across the isolation barrier. Faults for short circuits across the isolation barrier can be excluded according to IEC 61800-5-2:2016 if the following requirements are fulfilled:

- The signal isolation component is OVC III according to IEC 61800-5-1. If a safety-separated extra low voltage (SELV) or protective extra low voltage (PELV) power supply is used, pollution degree 2 / OVC II applies. All requirements of IEC 61800-5-1:2007, 4.3.6 apply.
- 2. Measures are taken to ensure that an internal failure of the signal isolation component cannot result in excessive temperature of its insulating material.

Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance.



# 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a failure mode analysis (FMA) for the pins of the LM5190-Q1 and LM25190-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to ground (see Table 4-2)
- Pin open-circuited (see Table 4-3)
- Pin short-circuited to an adjacent pin (see Table 4-4)
- Pin short-circuited to VIN (see Table 4-5)

Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

**Table 4-1. TI Classification of Failure Effects** 

| Class | Failure Effects                                              |
|-------|--------------------------------------------------------------|
| Α     | Potential device damage that affects functionality.          |
| В     | No device damage, but loss of functionality.                 |
| С     | No device damage, but performance degradation.               |
| D     | No device damage, no impact to functionality or performance. |

Figure 4-1 shows the LM5190-Q1 and LM25190-Q1 pin diagram. For a detailed description of the device pins please refer to the *Pin Configuration and Functions* section in the LM5190-Q1 and LM25190-Q1 datasheets.



Figure 4-1. Pin Diagram



#### Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground

| Pin Name  | Pin No. | Description of Potential Failure Effects                                                                |   |
|-----------|---------|---------------------------------------------------------------------------------------------------------|---|
| ISET      | 1       | VOUT = 0V. The ISET pin is not functional.                                                              | В |
| RT        | 2       | The output voltage attempts to regulate at maximum FSW, causing maximum power dissipation.              | С |
| COMP      | 3       | VOUT = 0V.                                                                                              | В |
| FB        | 4       | The target of the output voltage is set to 5V.                                                          | В |
| AGND      | 5       | The AGND pin is GND. VOUT = VOUT is as expected.                                                        | D |
| IMON/ILIM | 6       | VOUT = VOUT is as expected. The current monitor and CC limit are not functional.                        | В |
| VCC       | 7       | VOUT = 0V, the device does not switch, the output of the VCC pin is loaded.                             | В |
| PGND      | 8       | PGND pin is GND. VOUT = VOUT is as expected.                                                            |   |
| LO        | 9       | VOUT = 0V, the internal VCC regulator is loaded to current limit.                                       | В |
| VIN       | 10      | VOUT = 0V.                                                                                              | В |
| НО        | 11      | VOUT = 0V, the internal VCC regulator is loaded to current limit.                                       | В |
| SW        | 12      | VOUT = 0V. The high-side FET is shorted from the VIN pin to GND.                                        | Α |
| CBOOT     | 13      | VOUT = 0V. The high-side FET is shorted from the VIN pin to GND.                                        | В |
| BIAS      | 14      | VOUT = VOUT is as expected. The internal VCC regulator provides bias voltage.                           | С |
| PGOOD     | 15      | VOUT = VOUT is as expected. The PGOOD pin is not functional.                                            | С |
| FPWM/SYNC | 16      | VOUT = VOUT is as expected. There is no synchronization available and the device is always in PFM mode. |   |
| EN        | 17      | VOUT = 0V. The <b>device</b> is always in shutdown.                                                     | В |
| ISNS+     | 18      | VOUT = 0V.                                                                                              | Α |
| VOUT      | 19      | VOUT = 0V.                                                                                              | В |



#### Table 4-3. Pin FMA for Device Pins Open-Circuited

| Pin Name  | Pin No. | Description of Potential Failure Effects                                                                                               |   |
|-----------|---------|----------------------------------------------------------------------------------------------------------------------------------------|---|
| ISET      | 1       | VOUT = VOUT is as expected. The ISET pin is not functional.                                                                            | С |
| RT        | 2       | The RT pin regulates to 1V, but the internal oscillator does not function.                                                             | В |
| COMP      | 3       | The output voltage oscillates.                                                                                                         | Α |
| FB        | 4       | VOUT = VIN.                                                                                                                            | Α |
| AGND      | 5       | The output voltage is indeterminate.                                                                                                   | В |
| IMON/ILIM | 6       | VOUT = 0V. The current monitor and CC limit are not functional.                                                                        | В |
| VCC       | 7       | VOUT = 0V.                                                                                                                             | В |
| PGND      | 8       | VOUT = 0V.                                                                                                                             | В |
| LO        | 9       | VOUT = VOUT is as expected but with reduced efficiency.                                                                                | С |
| VIN       | 10      | VOUT = 0V.                                                                                                                             | В |
| НО        | 11      | If the HO pin is opened while the HO pin has voltage to the SW pin, the high-side FET never turns off. VOUT = VIN.                     | А |
| SW        | 12      | The output voltage is indeterminate. The floating rail of the CBOOT pin has no reference to the actual node of the SW pin. VOUT = VIN. | А |
| CBOOT     | 13      | VOUT = 0V.                                                                                                                             | В |
| BIAS      | 14      | VOUT = VOUT is as expected. The internal VCC regulator provides bias voltage.                                                          | С |
| PGOOD     | 15      | VOUT = VOUT is as expected. The PGOOD pin is not functional.                                                                           | С |
| FPWM/SYNC | 16      | OUT = VOUT is as expected. There is no synchronization available and <b>the device</b> is always in PWM mode.                          |   |
| EN        | 17      | VOUT = 0V.                                                                                                                             | В |
| ISNS+     | 18      | The open ISNS+ pin blocks current limit and causes the output voltage to oscillate.                                                    | Α |
| VOUT      | 19      | VOUT = 0V, if the internal feedback is used.                                                                                           | В |



Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

| Pin Name  | Pin No. | Shorted to | Description of Potential Failure Effects                                                                                                                                                                                               | Failure<br>Effect<br>Class |
|-----------|---------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| ISET      | 1       | RT         | If the resistor of the RT pin is tied to the VCC pin, the ISET pin can be damaged.  If the resistor of the RT pin is tied to the AGND pin, VOUT = VOUT is as expected. The switching frequency is lower. The CC operation is affected. | А                          |
| RT        | 2       | COMP       | If the resistor of the RT pin is tied to the VCC pin, the COMP pin can be damaged.  If the resistor of the RT pin is tied to the AGND pin, VOUT = 0V.                                                                                  | А                          |
| 2215      |         |            | External FB mode: The COMP pin regulates to 0.8V and the output is unregulated. VOUT = indeterminate.                                                                                                                                  | В                          |
| COMP      | 3       | FB         | Internal FB mode FB = VCC, there is damage to the device.                                                                                                                                                                              | Α                          |
|           |         |            | Internal FB mode FB = GND, VOUT = 0V.                                                                                                                                                                                                  | В                          |
| FB        | 4       | AGND       | The target of the output voltage is set to 5V.                                                                                                                                                                                         | В                          |
| AGND      | 5       | IMON/ILIM  | VOUT = VOUT is as expected. The current monitor and CC limit are not functional.                                                                                                                                                       | С                          |
| IMON/ILIM | 6       | VCC        | There is damage to the device.                                                                                                                                                                                                         | Α                          |
| VCC       | 7       | PGND       | The VCC pin is grounded. VOUT = 0V.                                                                                                                                                                                                    | В                          |
| PGND      | 8       | LO         | VOUT = 0V. The VCC pin is loaded by the LO driver.                                                                                                                                                                                     | В                          |
| LO        | 9       | VIN        | VOUT = 0V. The driver is damaged if VIN > 8V.                                                                                                                                                                                          | Α                          |
| VIN       | 10      | НО         | For VIN > 8V, the <b>pin</b> exceeds the maximum ratings and the HO pin is damaged.  For VIN < 8V, VOUT = dropout is lower than the VIN pin voltage, no switching, and there is excess current from the VIN pin.                       | Α                          |
| НО        | 11      | SW         | VOUT = 0V.                                                                                                                                                                                                                             | В                          |
| SW        | 12      | СВООТ      | VOUT = 0V.                                                                                                                                                                                                                             | В                          |
| СВООТ     | 13      | BIAS       | There is damage to the device if CBOOT > 30V.                                                                                                                                                                                          | Α                          |
| BIAS      | 14      | PGOOD      | The pulldown of the PG pin can be damaged. VOUT = VOUT is as expected.                                                                                                                                                                 | Α                          |
| PGOOD     | 15      | FPWM/SYNC  | VOUT = VOUT is as expected.  If the FPWM pin is tied to the VCC pin, the pulldown of the PG pin can be damaged.                                                                                                                        | А                          |
| FPWM/SYNC | 16      | EN         | VOUT = VOUT is as expected.                                                                                                                                                                                                            |                            |
| EN        | 17      | ISNS+      | The EN pin is high-voltage rated. VOUT = VOUT is as expected if VOUT > 1V. If VOUT < 1V, <b>the device</b> is disabled.                                                                                                                |                            |
| ISNS+     | 18      | VOUT       | The current limit is disabled since the current limit resistor is shorted.  The output voltage cannot regulate since current-mode feedback is shorted.                                                                                 | Α                          |
| VOUT      | 19      | ISET       | VOUT = 0V. If prebias VOUT > 5.5V, the ISET pin is damaged.                                                                                                                                                                            | Α                          |

www.ti.com Revision History

### Table 4-5. Pin FMA for Device Pins Short-Circuited to VIN

| Pin Name  | Pin No. | Description of Potential Failure Effects                                                                                                                                                                          | Failure<br>Effect<br>Class |
|-----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| ISET      | 1       | There is damage to the device if VIN > 5.5V.                                                                                                                                                                      | Α                          |
| RT        | 2       | There is damage to the device if VIN > 8V.                                                                                                                                                                        | Α                          |
| COMP      | 3       | There is damage to the device if VIN > 5.5V  If VIN < 5.5V, the output voltage is out of regulation.                                                                                                              | А                          |
| FB        | 4       | There is damage to the device if VIN > 8V.  If VIN < 8V, VOUT = VIN is as expected.                                                                                                                               | А                          |
| AGND      | 5       | VOUT = 0V.                                                                                                                                                                                                        | В                          |
| IMON/ILIM | 6       | There is damage to the device if VIN > 5.5V.                                                                                                                                                                      | Α                          |
| VCC       | 7       | There is damage to the device if VIN > 8V.  If VIN < 8V, VOUT = VOUT is as expected.                                                                                                                              | А                          |
| PGND      | 8       | VOUT = 0V.                                                                                                                                                                                                        | В                          |
| LO        | 9       | VOUT = 0V. The driver is damaged if VIN > 8V.                                                                                                                                                                     | Α                          |
| VIN       | 10      | N/A                                                                                                                                                                                                               | D                          |
| НО        | 11      | For VIN > 8V, <b>the pin</b> exceeds the maximum ratings and the HO pin is damaged.  For VIN < 8V, VOUT = dropout is lower than the VIN pin, there is no switching, and there is excess current from the VIN pin. | А                          |
| SW        | 12      | VOUT = VIN, there is excess current from the VIN pin. The LO pin turns on and shorts against the VIN pin.                                                                                                         | В                          |
| СВООТ     | 13      | There is damage to the device if VIN > 8V.  If VIN < 8V, VOUT < the output voltage target.                                                                                                                        | А                          |
| BIAS      | 14      | There is damage to the device if VIN > 30V.                                                                                                                                                                       | Α                          |
| PGOOD     | 15      | There is damage to the device.                                                                                                                                                                                    | Α                          |
| FPWM/SYNC | 16      | There is damage to the device if VIN > 8V.  If VIN < 8V, VOUT = VOUT is as expected, but <b>the device</b> is always in FPWM mode.                                                                                |                            |
| EN        | 17      | The device is always on. VOUT = VOUT is as expected.                                                                                                                                                              | С                          |
| ISNS+     | 18      | There is damage to the device.                                                                                                                                                                                    | Α                          |
| VOUT      | 19      | VOUT = VIN.                                                                                                                                                                                                       | В                          |

# **5 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE         | REVISION | NOTES           |
|--------------|----------|-----------------|
| October 2025 | *        | Initial Release |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025