

# TPS7B63-Q1 Functional Safety FIT Rate, FMD and Pin FMA

### 1 Overview

This document contains information for TPS7B63-Q1 (HTSSOP package) to aid in a functional safety system design. Information provided are:

- Functional Safety Failure In Time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- Component failure modes and their distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (Pin FMA)

Figure 1 shows the device functional block diagram for reference.



Figure 1. Functional Block Diagram

TPS7B63-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards.

1



#### 2 Functional Safety Failure In Time (FIT) Rates

This section provides Functional Safety Failure In Time (FIT) rates for TPS7B63-Q1 based on two different industry-wide used reliability standards:

- Table 1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11 •
- Table 2 provides FIT rates based on the Siemens Norm SN 29500-2 ٠

### Table 1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total Component FIT Rate     | 16                                       |
| Die FIT Rate                 | 8                                        |
| Package FIT Rate             | 8                                        |

The failure rate and mission profile information in Table 1 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11:

- Mission Profile: Motor Control from Table 11 •
- Power dissipation: 2700 mW; Delta T<sub>1</sub> 65°C
- Climate type: World-wide Table 8
- Package factor (lambda 3): Table 17b
- Substrate Material: FR4

2

EOS FIT rate assumed: 0 FIT

### Table 2. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                           | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|----------------------------------------------------|--------------------|----------------------------------|
| 5     | CMOS, BICMOS<br>ASICs Analog & Mixed ≤ 50 V supply | 25 FIT             | 55°C                             |

The Reference FIT Rate and Reference Virtual T<sub>1</sub> (junction temperature) in Table 2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



### 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for TPS7B63-Q1 in Table 3 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures due to misuse or overstress.

| Die Failure Modes                          | Failure Mode Distribution (%) |
|--------------------------------------------|-------------------------------|
| No V <sub>OUT</sub> (V <sub>OUT</sub> low) | 40%                           |
| $V_{OUT}$ high (Following $V_{IN}$ )       | 25%                           |
| V <sub>OUT</sub> not in specification      | 20%                           |
| WDO or PG false enable                     | 5%                            |
| WDO or PG enable fails                     | 5%                            |
| Pin to pin short, any two pins             | 5%                            |

### Table 3. Die Failure Modes and Distribution

3



4

#### 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a Failure Mode Analysis (FMA) for the pins of the TPS7B63-Q1 . The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to Ground (see Table 5) •
- Pin short-circuited to an adjacent pin (see Table 6)
- Pin short-circuited to supply (see Table 7)

Table 5 through Table 7 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4.

| Class | Failure Effects                                             |
|-------|-------------------------------------------------------------|
| A     | Potential device damage that affects functionality          |
| В     | No device damage, but loss of functionality                 |
| С     | No device damage, but performance degradation               |
| D     | No device damage, no impact to functionality or performance |

### Table 4. TI Classification of Failure Effects

Figure 2 shows the TPS7B63-Q1 pin diagram. For a detailed description of the device pins please refer to the 'Pin Configuration and Functions' section in the TPS7B63-Q1 datasheet.



Figure 2. Pin Diagram

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                           | Failure<br>Effect<br>Class |
|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| 1        | IN      | Output will be at or near GND.                                                                                                                                       | В                          |
| 2        | EN      | Device will be disabled.                                                                                                                                             | В                          |
| 3        | FSEL    | Select the high-frequency oscillator.                                                                                                                                | D                          |
| 4        | WTS     | Select the window watchdog timer.                                                                                                                                    | D                          |
| 5        | GND     | N/A                                                                                                                                                                  | D                          |
| 6        | NC      | No impact.                                                                                                                                                           | D                          |
| 7        | ROSC    | A fault will be reported at WDO.                                                                                                                                     | В                          |
| 8        | DELAY   | PG delay timer will not work; PG will never assert high.                                                                                                             | В                          |
| 9        | WD      | The watchdog timer will not receive the service-signal and report an error.                                                                                          | В                          |
| 10       | WDO     | WDO will not be able to assert high.                                                                                                                                 | В                          |
| 11       | /WD_EN  | The watchdog timer is enabled.                                                                                                                                       | D                          |
| 12       | WRS     | Set the watchdog window ratio to 8:1.                                                                                                                                | D                          |
| 13       | GND     | N/A                                                                                                                                                                  | D                          |
| 14       | PG      | PG will not be able to assert high.                                                                                                                                  | В                          |
| 15       | PGADJ   | Set the PG threshold to 91.6% of V <sub>OUT</sub> .                                                                                                                  | D                          |
| 16       | OUT     | Output will be at or near GND. If IN is biased, the device will be in current limit. It may cycle in and out of thermal shutdown depending on the power dissipation. | В                          |

### Table 5. Pin FMA for Device Pins Short-Circuited to Ground

5



| Pin Name | Pin No. | Shorted to  | Description of Potential Failure Effect(s)                                                                                                                                                                            | Failure<br>Effect<br>Class |
|----------|---------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| IN       | 1       | 2 - EN      | LDO will startup when $V_{\rm IN}$ is above EN threshold. LDO will shut down when $V_{\rm IN}$ is below the EN threshold.                                                                                             | D                          |
| EN       | 2       | 3 - FSEL    | Device can be enabled or disabled depending on FSEL pin voltage. The low-frequency or high-frequency oscillator can be selected depending on the EN pin voltage.                                                      | В                          |
| FSEL     | 3       | 4 - WTS     | The low-frequency or high-frequency oscillator can be selected depending on the WTS pin voltage. The standard or window watchdog timer can be selected depending on the FSEL pin voltage.                             | С                          |
| WTS      | 4       | 5 - GND     | Selects the window watchdog timer.                                                                                                                                                                                    | С                          |
| GND      | 5       | 6 - NC      | No impact.                                                                                                                                                                                                            | D                          |
| NC       | 6       | 7 - ROSC    | No impact.                                                                                                                                                                                                            | D                          |
| ROSC     | 7       | 8 - DELAY   | A fault can be reported at WDO depending on the DELAY pin voltage.<br>PG will not have a delay.                                                                                                                       | В                          |
| WD       | 9       | 10 - WDO    | The watchdog service signal could drive WDO to go low and the watchdog function will be affected.                                                                                                                     | С                          |
| WDO      | 10      | 11 - /WD_EN | WDO flag state may be incorrect depending on the WDO pin voltage.                                                                                                                                                     | С                          |
| /WD_EN   | 11      | 12 - WRS    | Depending on the driving capabilities of the supplies/GND on these pins, the watchdog function could be off when both pins are driving high; the watchdog function could be on with open:closed windows ratio to 1:1. | С                          |
| WRS      | 12      | 13 - GND    | Sets the watchdog window ratio to 8:1.                                                                                                                                                                                | D                          |
| GND      | 13      | 14 - PG     | PG will not be able to assert high.                                                                                                                                                                                   | В                          |
| PG       | 14      | 15 - PGADJ  | PG flag state may be incorrect depending on the PGADJ pin voltage.<br>PGADJ threshold may be affected.                                                                                                                | С                          |
| PGADJ    | 15      | 16 - OUT    | The PG function will be affected because PGADJ voltage will be set by the OUT voltage instead of by the internal charging circuit.                                                                                    | С                          |

E

8

9

10

11

12

13

14

15

16

DELAY

WD

WDO

/WD\_EN

WRS

GND

PG

PGADJ

OUT

voltage.

voltage.

voltage.

Output will be at or near GND.

exceeds OUT maximum voltage.

А

А

А

А

А

В

А

А

А

7

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                      | Failure<br>Effect<br>Class |
|----------|---------|---------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| 1        | IN      | N/A                                                                                                                             | D                          |
| 2        | EN      | LDO will startup when $V_{\text{IN}}$ is above EN threshold. LDO will shut down when $V_{\text{IN}}$ is below the EN threshold. | D                          |
| 3        | FSEL    | Selects the low-frequency oscillator.                                                                                           | D                          |
| 4        | WTS     | Selects the standard watchdog timer.                                                                                            | D                          |
| 5        | GND     | Output will be at or near GND.                                                                                                  | В                          |
| 6        | NC      | No impact.                                                                                                                      | D                          |
| 7        | ROSC    | Watchdog timer will not operate properly. ROSC will become damaged if V <sub>IN</sub> exceeds ROSC maximum voltage.             | А                          |

PG will not have a delay. DELAY will become damaged if V<sub>IN</sub> exceeds DELAY maximum voltage.

WDO will not be able to assert low. WDO will become damaged if V<sub>IN</sub> exceeds WDO maximum

Disables the watchdog timer. WD\_EN will become damaged if V<sub>IN</sub> exceeds WD\_EN maximum

Set the watchdog window ratio to 1:1. WRS will become damaged if V<sub>IN</sub> exceeds WRS maximum

PG will not be able to asset low. PG will become damaged if V<sub>IN</sub> exceeds PG maximum voltage.

No V<sub>OUT</sub> regulation. Output is the same as the input voltage. OUT will become damaged if V<sub>IN</sub>

PGADJ will become damaged if V<sub>IN</sub> exceeds PGADJ maximum voltage.

The watchdog timer will not receive the service-signal and report an error. WD will become

damaged if V<sub>IN</sub> exceeds WD maximum voltage.

### Table 7. Pin FMA for Device Pins Short-Circuited to Supply



**Revision History** 

www.ti.com

Page

## **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Original (December 2019) to A Revision

| • | Added Component Failure Rates per Siemens Norm SN 29500-2 table and a pin FMEA table | 1 |
|---|--------------------------------------------------------------------------------------|---|

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated