# User's Guide LP876242-Q1 Evaluation Module

## TEXAS INSTRUMENTS

#### ABSTRACT

The LP876242-Q1 Evaluation Module (EVM) highlights the performance and flexibility of the LP876242-Q1 power management integrated circuit (PMIC) for xWR radar applications. Use this document in conjunction with the Scalable PMIC's GUI User's Guide SLVUBT8 and the LP876242-Q1 Four 8.8-MHz Buck Converters for AWR and IWR MMICs SNVSC07.



## **Table of Contents**

| 1 Introduction                             |   |
|--------------------------------------------|---|
| 2 Getting Started                          |   |
| 2.1 The GUI Tool                           | 4 |
| 3 EVM Details                              |   |
| 3.1 Terminal Blocks                        |   |
| 3.2 Test Point Descriptions                | 4 |
| 3.3 Configuration Headers                  |   |
| 3.4 Connectors                             | 6 |
| 3.5 DIP Switches                           | 7 |
| 3.6 EVM Control and GPIO                   | 8 |
| 4 Customization                            | 9 |
| 4.1 Changing the Communication Interface   | 9 |
| 5 Schematic, Layout, and Bill of Materials |   |
| 6 Additional Resources                     |   |
| 7 Revision History                         |   |

## **List of Figures**

| Figure 2-1. EVM Top View                                          | 3  |
|-------------------------------------------------------------------|----|
| Figure 3-1. EVM Header J18                                        |    |
| Figure 3-2. EVM Bottom Side                                       | 7  |
| Figure 4-1. Interface Settings for I <sup>2</sup> C Communication | 9  |
| Figure 5-1. Main Schematic Page                                   | 10 |
| Figure 5-2. MCU Schematic Page                                    | 11 |
| Figure 5-3. Layout Top, Layer 1                                   | 12 |
| Figure 5-4. Layout Ground, Layer 2                                | 13 |
| Figure 5-5. Layout Signal, Layer 3                                | 14 |
| Figure 5-6. Layout Signal, Layer 4                                | 15 |
| Figure 5-7. Layout Ground, Layer 5                                | 16 |
| Figure 5-8. Layout Bottom, Layer 6                                | 17 |
|                                                                   |    |

## List of Tables

| Table 3-1. Terminal Blocks                    | 4 |
|-----------------------------------------------|---|
| Table 3-2. Test Point Descriptions            | 4 |
| Table 3-3. Header J18 Description             |   |
| Table 3-4. Header J33 VIO Voltage Select      |   |
| Table 3-5. Header J24, 3.3V/5V, GPIO2/I2C/SPI | 6 |
| Table 3-6. DC Block                           | 7 |
| Table 3-7. DIP Switches                       |   |
|                                               |   |



| Table 3-8. EVM LED Indicators | 8  |
|-------------------------------|----|
| Table 5-1. Bill of Materials  | 18 |

## Trademarks

All trademarks are the property of their respective owners.



## **1** Introduction

The LP876242-Q1 power management integrated circuit (PMIC) family is extremely flexible and scalable, providing configurability at the device and system level. At the device level, a single PMIC provides four separate step down converters (BUCK regulators). These BUCK regulators have been tested to conform with the radar specification and are switched at 8.8 MHz switching frequency. The LP876242-Q1 evaluation module (EVM) is both an evaluation and development tool. With the EVM both device level and system level configurability are available through an easy to use graphical user interface (GUI) tool.

## 2 Getting Started

Only a power supply and the EVM are required to evaluate and test the LP876242-Q1 default configuration under load conditions. To start evaluating the LP876242-Q1 follow the following steps.

- 1. Connect power to the EVM.
- 2. Connect the EVM to the host PC through the USB. In the event that the power is provided by the USB cable, apply the appropriate jumper connection to connect +VBUS and VCCA see Table 3-5.
- 3. Launch the GUI and evaluate.

Terminal J7, labeled VCCA in Figure 2-1, can accept wire gauges up to 14 AWG. The voltage supplied must be within the input range of the device, 2.8 V to 5.5 V. The power supply providing the input to VCCA is required to supply 135 % of the output power. Once power has been supplied to VCCA, the GPIO4 / ENABLE jumper can be used to power on the output rails. The default ON Request for the device is the ENABLE pin which is a level sensitive input. Please refer to LP876242-Q1 data sheet for more details.

Figure 2-1 shows the top side of the LP876242Q1EVM.



Figure 2-1. EVM Top View



## 2.1 The GUI Tool

Texas Instruments provides a GUI tool to enable, configure, and evaluate the various features of the LP876242-Q1 with the EVM. Please refer to the GUI User's Guide SLVUBT8 for a more detailed description of this tool.

The GUI runs on most PC platforms and requires an available USB port. The EVM USB connector is type-C and a type-A to type-C cable is provided with the EVM to connect to the host computer. The EVM enumerates as two COM ports and one additional port for the device firmware updates. The GUI uses ACCtrl COM port which can be found from the device manager of the operating system. The COM port can be changed from the GUI from Options—Device Settings menu.

A tool for estimating the efficiency of LP876242-Q1 device is also available called PMIC Efficiency Estimator Tool. The tool can be accessed here.

#### 3 EVM Details

The following sections describe the various interfaces for measuring and controlling the configuration. Note: the configurations are in coordination with the settings of the PMIC. It is important to understand that both the EVM configuration and the settings of the PMIC must match. The communication interface can be easily changed using the jumpers on J18 and J24. Please refer to the GUI User's Guide SLVUBT8 on how to update the PMIC communication protocol.

#### 3.1 Terminal Blocks

The terminal blocks are simple push and release terminals which can accommodate wire sizes up to 14 AWG. Table 3-1 lists the terminal blocks found around the perimeter of the EVM. J7, VCCA, is the input voltage for the regulators. The rest of the terminal blocks are for the BUCK outputs.

| Terminal | Designator | Description                               |
|----------|------------|-------------------------------------------|
| VCCA     | J7         | All Regulator Input, 2.8 V to 5.5 V Range |
| BUCK1    | J8         | Buck 1 Output, 2 A Capable                |
| BUCK2    | J10        | Buck 2 Output, 4 A Capable                |
| BUCK3    | J12        | Buck 3 Output, 3 A Capable                |
| BUCK4    | J14        | Buck 4 Output, 3 A Capable                |

#### Table 3-1. Terminal Blocks

#### **3.2 Test Point Descriptions**

Numerous test points are provided to access voltages and signals. Test points marked with \_S are designed for sensing voltages only and are not designed to carry large DC currents.

| Test Point                          | Device Pin              | Description                                                                        |
|-------------------------------------|-------------------------|------------------------------------------------------------------------------------|
| TP1                                 | VCCA_S                  | VCCA voltage sense point. Routed from<br>close to the VCCA pin of the LP876242-Q1. |
| TP2, TP4, TP6, TP7, TP9, TP12, TP15 | GND_S                   | Ground sense points routed from various locations.                                 |
| TP3                                 | VOUT_LDO_S              | Voltage sense point for the internal LDO output voltage.                           |
| TP5                                 | VIO_S                   | VIO voltage sense routed from the VIO pin of the LP876242-Q1.                      |
| TP8, TP10, TP11, TP13, TP14, TP16   | GND                     | Solid ground points. Are able to carry larger DC currents.                         |
| J20,J21,J25,J26                     | FB_B1,FB_B2,FB_B3,FB_B4 | Buck output voltage sense points.                                                  |

#### Table 3-2. Test Point Descriptions

#### 3.3 Configuration Headers

There are four headers available to configure the EVM function. Header J18, as shown in the silk screen picture in Figure 3-1, is used to configure the EVM to match the settings written to the LP876242-Q1 configuration



registers. J33 is used to select the PMIC IO voltage, either 1.8 V or 3.3 V. The fifth header is J24 which allows VCCA to be powered from the USB connection and the configuration of GPIO2, I2C2 or SPI.



#### Figure 3-1. EVM Header J18

#### Table 3-3. Header J18 Description

| Option Pins            | Configuration                       | Description                                                                                                                   |                                                                                                                                                                                                                                                                  |
|------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPI_EN                 | Open                                | I <sup>2</sup> C Mode. The signal path for I <sup>2</sup> C communication between the MCU and the PMIC is enabled.            |                                                                                                                                                                                                                                                                  |
|                        | Closed (Default)                    | SPI mode. The signal path for SPI communication between the MCI and the PMIC is enabled.                                      |                                                                                                                                                                                                                                                                  |
| GPIO3, SDA2/SDO        | Open                                | GPIO mode. GPIO2 from PMIC is connected to PM7 of the MCU through a level translator.                                         |                                                                                                                                                                                                                                                                  |
|                        | GPIO3,SDA2/SDO: Closed<br>(Default) | I <sup>2</sup> C Mode (J18 VIO, I2C/SPI:<br>Open)                                                                             | Q&A Watchdog mode. GPIO3<br>supports the Q&A Watchdog<br>when PMIC is in the Alternative<br>function and the I <sup>2</sup> C mode is<br>selected. This setting is also<br>done on connector J24 by closing<br>GPIO2 to SCL2/CS if I2C2 is<br>wanted to be used. |
|                        |                                     | SPI mode (J18 VIO, I2C/SPI:<br>Closed)                                                                                        | SPI mode, Chip Select. GPIO2<br>and GPIO3 supports SPI<br>communication when the PMIC<br>is in the Alternative function.<br>This setting is also done on<br>connector J24 by closing GPIO2<br>to SCL2/CS if I2C2 is wanted to<br>be used.                        |
| GPIO6, nERR_MCU, GPIO7 | Open (Default)                      | GPIO mode. GPIO6 of the PMIC is connected to PP5 of the through a level translator.                                           |                                                                                                                                                                                                                                                                  |
|                        | GPIO6, nERR_MCU Closed              | System error count down input signal from the MCU. VIO Select                                                                 |                                                                                                                                                                                                                                                                  |
|                        | nERR_MCU, GPIO7 Closed              | must be 3.3 V. GPIO6 or GPIO7 supports the system error count down from the MCU when the PMIC is in the Alternative function. |                                                                                                                                                                                                                                                                  |

| Table 3-3. Header J18 Description (continued) |                        |                                                                                     |
|-----------------------------------------------|------------------------|-------------------------------------------------------------------------------------|
| Option Pins                                   | Configuration          | Description                                                                         |
| GPIO2, TRIG_WDG, GPIO4                        | Open (Default)         | GPIO mode. GPIO7 of the PMIC is connected to PH0 of the through a level translator. |
|                                               | GPIO2, TRIG_WDG Closed | Trigger signal for trigger mode watchdog. VIO Select must be 3.3 V.                 |
|                                               | TRIG_WDG, GPIO4 Closed | GPIO7 or GPIO6 supports the trigger mode watchdog signal when                       |
|                                               |                        | the PMIC is in the Alternative function.                                            |

#### Table 3-4. Header J33 VIO Voltage Select

| Configuration                       | Description   |
|-------------------------------------|---------------|
| Open                                | Not Allowed   |
| VIO Select, 3.3 V: Closed (Default) | VIO is 3.3 V. |
| VIO Select, 1.8 V: Closed           | VIO is 1.8 V. |

#### Table 3-5. Header J24, 3.3V/5V, GPIO2/I2C/SPI

| Configuration                    | Description                                                                                                                                                                                                                                                                           | Description                                                                                                                                                                                          |  |  |
|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 3.3V, VCCA: Closed               | 3.3 V from TLV733P-Q1 (U12) is connected to VCCA. The input for U12 is the 5 V from the USB connection (VBUS). VBUS is not intended to support heavy load conditions. 2 W is the maximum power which can be drawn from the USB. This header configuration is the normal state of EVM. |                                                                                                                                                                                                      |  |  |
| EN_5V0, 3.3V, VCCA,5.0V: Open    | VBUS, and USB_3V3 are isolated. VCC                                                                                                                                                                                                                                                   | VBUS, and USB_3V3 are isolated. VCCA is powered from J7.                                                                                                                                             |  |  |
| EN_5V0,3.3V: Closed              | 5V from USB port is enabled. 5V regula                                                                                                                                                                                                                                                | 5V from USB port is enabled. 5V regulated supply can be used to power up VCCA.                                                                                                                       |  |  |
| VCCA, 5.0V: Closed               | 5 V from USB Port is connected to VCCA. This supply is not intended to support heavy load conditions Do not draw more than 2 W from the USB.                                                                                                                                          |                                                                                                                                                                                                      |  |  |
| SCL2/CS, GPIO2: Open             | GPIO mode. GPIO2 of the PMIC is con                                                                                                                                                                                                                                                   | GPIO mode. GPIO2 of the PMIC is connected to IO2 of the MCU.                                                                                                                                         |  |  |
| SCL2/CS, GPIO2: Closed (Default) | IIt) I <sup>2</sup> C mode (J18 SPI_EN: Open) Q&A Watchdog mode. GPIO2 a<br>supports the Q&A Watchdog wh<br>PMIC is in Alternative function a<br>mode selected. This setting is al<br>on connector J18 by closing GP<br>SDA2/SDO if I2C2 is wanted to                                 |                                                                                                                                                                                                      |  |  |
|                                  | SPI mode (J18 SPI_EN: Closed)                                                                                                                                                                                                                                                         | SPI mode, Chip Select. GPIO2 and GPIO3<br>supports SPI communication when the PMIC<br>is in the Alternative function. This setting<br>is also done on connector J18 by closing<br>GPIO3 to SDA2/SDO. |  |  |

#### Note

The PMIC device can be configured for a power good level of 3.3 V or 5.0 V for the VCCA pin. If VCCA\_VMON feature is enabled please check that the input voltage is correct and use sense connection to compensate IR voltage drop with heavy load currents. Align the 3.3V/5.0V jumper with the PMIC configuration. The default PMIC configuration supports the whole recommended VCCA voltage range.

#### 3.4 Connectors

Four SMA (J3, J5, J6, J16) connectors are included in the EVM, one for each buck. These connectors can be used for noise and ripple measurements and are DC filtered with 10  $\mu$ F capacitors and terminated with 50  $\Omega$  resistors. The location of the DC filtering capacitor can be changed to alter the measurement point to be either after or before the second LC filtering stage. The default configuration is that each of the connectors take the measurement after the filter. The corresponding DC capacitor footprints are marked on the bottom side of the PCB as shown in Figure 3-2 and summarized in Table 3-6





Figure 3-2. EVM Bottom Side

|  | Table | 3-6. | DC | Block |
|--|-------|------|----|-------|
|--|-------|------|----|-------|

| Measurement point                             | BUCK1 | BUCK2 | BUCK3 | BUCK4 |
|-----------------------------------------------|-------|-------|-------|-------|
| After second LC stage<br>(Filtered) (default) | C15   | C42   | C59   | C66   |
| Before second LC stage<br>(Unfiltered)        | C10   | C36   | C58   | C65   |

Two load module connector footprints are provided, J1 and J2. These connectors are intended to be used with PMICLOADBOARDEVM which is sold separately. The connector components are not populated and the required connectors are shipped with PMICLOADBOARDEVM.

#### 3.5 DIP Switches

There are three DIP switches S1, S2 and S3 on the back side of the PCB. S1 switch can be used for configuring chip select for target device in multi PMIC/stacked use case. S2 and S3 switches allow the user to disconnect the level shifter from the PMIC GPIOs or serial interfaces. The level shifter has pull-ups on the MCU side that can cause unwanted high state on the GPIO signals if configured in high impedance state. See the Table 3-7 for the descriptions of the switches.



| Switch | Pin  | Signal line      |
|--------|------|------------------|
| S1     | 1-12 | CS5              |
|        | 2-11 | CS4              |
|        | 3-10 | CS3              |
|        | 4-9  | CS2              |
|        | 5-8  | CS1              |
|        | 6-7  | GPIO2            |
| S2     | 1-16 | SDA_I2C1/SDI_SPI |
|        | 2-15 | SCL_I2C1/SCK_SPI |
|        | 3-14 | SDA_I2C2/SDO_SPI |
|        | 4-13 | SCL_I2C2/CS_SPI  |
|        | 5-12 | GPIO1            |
|        | 6-11 | GPIO2            |
|        | 7-10 | GPIO3            |
|        | 8-9  | GPIO4            |
| S3     | 1-16 | GPIO5            |
|        | 2-15 | GPIO6            |
|        | 3-14 | GPIO7            |
|        | 4-13 | GPIO8            |
|        | 5-12 | GPIO9            |
|        | 6-11 | GPIO10           |
|        | 7-10 | Not connected    |
|        | 8-9  | nINT             |

#### 3.6 EVM Control and GPIO

The EVM has a built-in USB interface based on the MSP432E401Y (U3) to allow the GUI, from the host computer, to communicate with the PMIC. The supply voltage required by the MSP432E401Y is generated automatically by the TLV73333PQDRVRQ1 (U12) and TLV73318PQDRVRQ1 (U13) devices which provides 3.3 V and 1.8 V from USB power, +VBUS. These voltages are available for supplying VIO for the PMIC (selectable from J33). Two SN74GTL2003 level shifters (U4, U6) are used in order to support the use case of the PMIC VIO of 1.8 V (the MCU IO is 3.3 V). In addition to the level shifters, the TS3A5018RSVR (U8) switch is used to apply the pullup voltages to the I<sup>2</sup>C lines only when the EVM is configured as controller (J17). Additional TS3A5018RSVR (U9) switch is used for SPI enable/disable. The EVM has 4 LEDs to indicate board power, on or off, and some pre-defined PMIC GPOs status. The signals are listed in Table 3-8.

| Table 3-8. EVM LED Indicators |                                |  |  |  |  |
|-------------------------------|--------------------------------|--|--|--|--|
| LED Designator                | Indication                     |  |  |  |  |
| D2                            | LED is on when nINT is low.    |  |  |  |  |
| D3                            | LED is on when EN_DRV is high. |  |  |  |  |
| D4                            | LED is on when nRSTOUT is low. |  |  |  |  |
| D5                            | EVM USB power indicator.       |  |  |  |  |



## 4 Customization

The EVM, in conjunction with GUI tool, provides various degrees of customization. A couple of examples are provided here which can be generalized to a number of functions.

#### 4.1 Changing the Communication Interface

The default settings for communication with the PMIC is SPI. Changing to I<sup>2</sup>C requires a removal of jumpers from J18, J24 as highlighted in red in Figure 4-1. At J18, the jumper on SPI\_EN connects the microcontroller to the SPI bus to which the PMIC is connected. The SPI does not have a device ID and therefore the chip select is used to determine which PMIC receives and responds to commands on the SPI bus.



Figure 4-1. Interface Settings for I<sup>2</sup>C Communication

## 5 Schematic, Layout, and Bill of Materials



Figure 5-1. Main Schematic Page





Figure 5-2. MCU Schematic Page





Figure 5-3. Layout Top, Layer 1





Figure 5-4. Layout Ground, Layer 2





Figure 5-5. Layout Signal, Layer 3





Figure 5-6. Layout Signal, Layer 4

16 LP876242-Q1 Evaluation Module

....

.

. . .

. . .

 • •

Figure 5-7. Layout Ground, Layer 5

• • •

. . . . . . . .









Figure 5-8. Layout Bottom, Layer 6



#### Table 5-1. Bill of Materials

| Item# | Designator                                                                                                                                 | Part Number            | Quantity | Value  | Manufacturer | Description                                                                    | Package Reference |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------|--------|--------------|--------------------------------------------------------------------------------|-------------------|
| 1     | PCB                                                                                                                                        | BMC085A                | 1        |        | Any          | Printed Circuit Board                                                          |                   |
| 2     | C1, C2, C3, C4, C111,<br>C116                                                                                                              | GCM21BR71A106KE<br>22L | 6        | 10uF   | MuRata       | CAP, CERM, 10 uF,<br>10 V, +/- 10%, X7R,<br>0805                               | 0805              |
| 3     | C5, C6                                                                                                                                     | NFM18HC105C1C3D        | 2        |        | Murata       | 3 Terminals Low<br>ESL Chip Multilayer<br>Ceramic Capacitors<br>for Automotive | 0603              |
| 4     | C7, C9, C110, C112                                                                                                                         | GCM155C71A474KE<br>36D | 4        | 0.47uF | MuRata       | CAP, CERM, 0.47 uF,<br>10 V,+/- 10%, X7S,<br>0402                              | 0402              |
| 5     | C8, C28, C31, C54,<br>C57, C61, C64, C68,<br>C71, C73, C77, C82,<br>C83, C92, C97, C113,<br>C114, C115, C118,<br>C119, C121                | GCM188R70J225KE2<br>2D | 21       | 2.2uF  | MuRata       | CAP, CERM, 2.2 uF,<br>6.3 V, +/- 10%, X7R,<br>AEC-Q200 Grade 1,<br>0603        | 0603              |
| 6     | C11, C12, C13, C14,<br>C22, C30, C53, C56,<br>C60, C63, C67, C70,<br>C72, C74, C98, C99,<br>C101, C102, C105,<br>C108, C109, C117,<br>C120 | GCM155R71C104KA<br>55D | 23       | 0.1uF  | MuRata       | CAP, CERM, 0.1 uF,<br>16 V, +/- 10%, X7R,<br>0402                              | 0402              |
| 7     | C15, C42, C59, C66                                                                                                                         | GCM188D70J106ME<br>36D | 4        |        | Murata       | Chip Multilayer<br>Ceramic Capacitors<br>for Automotive                        | 0603              |
| 8     | C16, C17, C21, C35,<br>C43, C44, C45, C48,<br>C76, C85, C86, C90                                                                           | GCM21BD70J226ME<br>36L | 12       | 22uF   | MuRata       | CAP, CERM, 22 uF,<br>6.3 V, +/- 20%, X7T,<br>AEC-Q200 Grade 1,<br>0805         | 0805              |
| 9     | C29, C55, C62, C69                                                                                                                         | GCM21BR70J106KE2<br>2L | 4        | 10uF   | MuRata       | CAP, CERM, 10 uF,<br>6.3 V, +/- 10%, X7R,<br>AEC-Q200 Grade 1,<br>0805         | 0805              |
| 10    | C32, C33, C34, C106,<br>C107                                                                                                               | GCM31CR71A226KE<br>02L | 5        | 22uF   | MuRata       | CAP, CERM, 22 uF,<br>10 V, +/- 10%, X7R,<br>AEC-Q200 Grade 1,<br>1206          | 1206              |
| 11    | C47                                                                                                                                        | UUD1V151MNL1GS         | 1        | 150uF  | Nichicon     | CAP, AL, 150 uF, 35<br>V, +/- 20%, 0.17 ohm,<br>SMD                            | 8x10              |



| Item# | Designator                      | Part Number            | Quantity | Value  | Manufacturer     | Description                                                                                                  | Package Reference                             |
|-------|---------------------------------|------------------------|----------|--------|------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------------------------|
| 12    | C100                            | C0603C332K5RACTU       | 1        | 3300pF | Kemet            | CAP, CERM, 3300 pF,<br>50 V, +/- 10%, X7R,<br>0603                                                           | 0603                                          |
| 13    | C103, C104                      | GCM1555C1H120JA1<br>6J | 2        | 12pF   | MuRata           | CAP, CERM, 12<br>pF, 50 V,+/- 5%,<br>C0G/NP0, AEC-Q200<br>Grade 1, 0402                                      | 0402                                          |
| 14    | D1                              | NSR05T40P2T5G          | 1        |        | onsemi           | Diode Schottky 40 V<br>500mA (DC) Surface<br>Mount SOD-923                                                   | SOD-923                                       |
| 15    | D2, D3, D4, D5                  | LB Q39G-L2N2-35-1      | 4        | Blue   | OSRAM            | LED, Blue, SMD                                                                                               | BLUE 0603 LED                                 |
| 16    | H1, H2, H3, H4                  | FC2058-440-A           | 4        |        | Fascomp          |                                                                                                              | SPACER                                        |
| 17    | H5, H6, H7, H8                  | 9900                   | 4        |        | Keystone         | MACHINE SCREW<br>PAN PHILLIPS 4-40                                                                           |                                               |
| 18    | J3, J5, J6, J16                 | SMA-J-P-H-ST-TH1       | 4        |        | Samtec           | SMA Jack, Straight,<br>50 Ohm, Gold, TH                                                                      | TH, 5-Leads, Body<br>7x7mm                    |
| 19    | J4, J33                         | 61300311121            | 2        |        | Wurth Elektronik | Header, 2.54 mm,<br>3x1, Gold, TH                                                                            | Header, 2.54mm, 3x1,<br>TH                    |
| 20    | J7, J8, J10, J12, J14           | 1792863                | 5        |        | Phoenix Contact  | Terminal Block, 5mm,<br>2x1, R/A, TH                                                                         | Terminal Block, 5mm,<br>2x1, R/A, TH          |
| 21    | J18, J19, J22, J23,<br>J24, J27 | TSW-110-07-G-S         | 6        |        | Samtec           | Header, 100mil, 10x1,<br>Gold, TH                                                                            | 10x1 Header                                   |
| 22    | J20, J21, J25, J26              | TSW-102-07-G-S         | 4        |        | Samtec           | Header, 100mil, 2x1,<br>Gold, TH                                                                             | 2x1 Header                                    |
| 23    | J28, J29                        | ESQ-111-14-T-S         | 2        |        | Samtec           | Conn Elevated Socket<br>SKT 11 POS 2.54mm<br>Solder ST Thru-Hole<br>Tube                                     | HDR11                                         |
| 24    | J30                             | ESQ-108-14-T-S         | 1        |        | Samtec           | Board-To-Board<br>Connector, Vertical,<br>ESQ Series, 8<br>Contacts, Receptacle,<br>2.54 mm, Through<br>Hole | HDR8                                          |
| 25    | J31                             | 12401610E4#2A          | 1        |        | Amphenol Canada  | Receptacle, 0.5mm,<br>USB TYPE C, R/A,<br>SMT                                                                | Receptacle, 0.5mm,<br>USB TYPE C, R/A,<br>SMT |
| 26    | J32                             | FTSH-105-01-F-DV-K     | 1        |        | Samtec           | Header (Shrouded),<br>1.27mm, 5x2, Gold,<br>SMT                                                              | Header(Shrouded),<br>1.27mm, 5x2, SMT         |

| Item# | Designator                                                                                                                                                                                      | Part Number              | Quantity | Value   | Manufacturer                 | Description                                                                    | Package Reference |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------|---------|------------------------------|--------------------------------------------------------------------------------|-------------------|
| 27    | L1, L5, L7, L8                                                                                                                                                                                  | TFM160810ALTA33N<br>NTAA | 4        | 0.033uH | ТДК                          | Fixed Inductor<br>0.033uH 30% 4.7A<br>9mOhm 0603                               | 0603              |
| 28    | L2, L3, L4, L6                                                                                                                                                                                  | TFM322512ALMAR47<br>MTAA | 4        | 470nH   | TDK                          | Inductor, Thin Film,<br>470 nH, 5.3 A,<br>0.021 ohm, AEC-<br>Q200 Grade 0, SMD | TDK Inductor      |
| 29    | Q1                                                                                                                                                                                              | CSD13381F4               | 1        | 12V     | Texas Instruments            | MOSFET, N-CH, 12<br>V, 2.1 A, YJC0003A<br>(PICOSTAR-3)                         | YJC0003A          |
| 30    | R1, R3, R4, R6, R7,<br>R11, R13, R15, R17,<br>R43, R64, R80                                                                                                                                     | CRCW04020000Z0E<br>D     | 12       | 0       | Vishay-Dale                  | RES, 0, 5%, 0.063 W,<br>AEC-Q200 Grade 0,<br>0402                              | 0402              |
| 31    | R2, R5, R8, R19                                                                                                                                                                                 | RMCF0402FT49R9           | 4        | 49.9    | Stackpole Electronics<br>Inc | RES, 49.9, 1%, 0.063<br>W, AEC-Q200 Grade<br>0, 0402                           | 0402              |
| 32    | R9, R10, R20, R21,<br>R22, R23, R24, R25,<br>R26, R27, R28, R29,<br>R30, R34, R35, R44,<br>R45, R46, R47, R48,<br>R49, R55, R56, R57,<br>R58, R59, R60, R61,<br>R62, R66, R73, R75,<br>R76, R79 | CRCW040210K0JNE<br>D     | 34       | 10k     | Vishay-Dale                  | RES, 10 k, 5%, 0.063<br>W, AEC-Q200 Grade<br>0, 0402                           | 0402              |
| 33    | R12, R14, R16, R69,<br>R78                                                                                                                                                                      | CRCW04021K20JNE<br>D     | 5        | 1.2k    | Vishay-Dale                  | RES, 1.2 k, 5%, 0.063<br>W, AEC-Q200 Grade<br>0, 0402                          | 0402              |
| 34    | R18                                                                                                                                                                                             | CRCW0402240RJNE<br>D     | 1        | 240     | Vishay-Dale                  | RES, 240, 5%, 0.063<br>W, AEC-Q200 Grade<br>0, 0402                            | 0402              |
| 35    | R31, R70, R71, R74,<br>R77                                                                                                                                                                      | CRCW04021K00JNE<br>D     | 5        | 1.0k    | Vishay-Dale                  | RES, 1.0 k, 5%, 0.063<br>W, AEC-Q200 Grade<br>0, 0402                          | 0402              |
| 36    | R50, R72                                                                                                                                                                                        | CRCW0402200KJNE<br>D     | 2        | 200k    | Vishay-Dale                  | RES, 200 k, 5%,<br>0.063 W, AEC-Q200<br>Grade 0, 0402                          | 0402              |
| 37    | R51, R52                                                                                                                                                                                        | CRCW04021M00JNE<br>D     | 2        | 1.0Meg  | Vishay-Dale                  | RES, 1.0 M, 5%,<br>0.063 W, AEC-Q200<br>Grade 0, 0402                          | 0402              |
| 38    | R53                                                                                                                                                                                             | CRCW0402374KFKE<br>D     | 1        | 374k    | Vishay-Dale                  | RES, 374 k, 1%,<br>0.063 W, AEC-Q200<br>Grade 0, 0402                          | 0402              |





#### Item# Designator Part Number Quantity Value Manufacturer Description Package Reference 39 R63, R67, R68 CRCW04024K87FKE 3 4.87k Vishay-Dale RES. 4.87 k. 1%. 0402 0.063 W. AEC-Q200 D Grade 0, 0402 40 R65 CRCW0402100RJNE 1 100 Vishay-Dale RES, 100, 5%, 0.063 0402 D W. AEC-Q200 Grade 0.0402 Switch, SPST, Slide, 41 S1 1 CTS 5.8x8.79mm 218-6LPST Electrocomponents Off-On, 6 Pos, 0.025A, 24V, SMD 2 42 CTS Switch, SPST, 8 Pos. S2. S3 218-8LPST 11.33x5.8mm 25mA, 24VDC, SMD Electrocomponents 5 43 SH-J1, SH-J6, SH-881545-2 TE Connectivity Shunt, 100mil, Gold Shunt 2 pos. 100 mil J13, SH-J14, SH-J15 plated. Black 44 5016 16 Test Point, Compact, Testpoint Keystone C TP1, TP2, TP3, TP4, Keystone SMT ompact TP5, TP6, TP7, TP8, TP9, TP10, TP11, TP12, TP13, TP14, TP15, TP16 45 U1 LP876242B0RQKRQ1 1 Texas Instruments Four 8.8-MHz Buck VQFN-HR32 Converters for AWR and IWR MMICs U2 46 LM2901AVQPWRQ1 1 Texas Instruments AEC-Q100 Quad PW0014A Comparator, PW0014A (TSSOP-14) 47 U3 1 MSP432E401YTPDT, PDT0128A MSP432E401YTPDT Texas Instruments R PDT0128A (TQFP-128) U4. U6 2 PW0020A 48 SN74GTL2003PWR Texas Instruments 8-BIT BIDIRECTIONAL LOW-VOLTAGE TRANSLATOR, PW0020A (TSSOP-20) 49 U5 TPD6E004RSER 1 Texas Instruments Low-Capacitance 6-**RSE0008A** Channel +/-15 kV ESD Protection Array for High-Speed Data Interfaces, RSE0008A (UQFN-8) U7 1 50 TPD4S012DRYR Texas Instruments 4-Channel USB ESD DRY0006A Solution with Power Clamp, DRY0006A (USON-6)



| Item# | Designator | Part Number                    | Quantity | Value | Manufacturer      | Description                                                                                                                                                | Package Reference      |
|-------|------------|--------------------------------|----------|-------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| 51    | U8, U9     | TS3A5018RSVR                   | 2        |       | Texas Instruments | 10-Ohm Quad<br>SPDT Analog<br>Switch, RSV0016A<br>(UQFN-16)                                                                                                | RSV0016A               |
| 52    | U10        | TPS60110PWPR                   | 1        |       | Texas Instruments | 5 V, Boost Charge<br>Pump, 300 mA, 2.7<br>to 5.4 V Input with<br>Synchronization pin,<br>-40 to 85 degC, 20-pin<br>SOP (PWP20), Green<br>(RoHS & no Sb/Br) | PWP0020C               |
| 53    | U11        | TS3A5223RSWR                   | 1        |       | Texas Instruments | 0.5Ω Dual SPDT<br>Bidirectional Analog<br>Switch, RSW0010A<br>(UQFN-10)                                                                                    | RSW0010A               |
| 54    | U12        | TLV73333PQDRVRQ<br>1           | 1        |       | Texas Instruments | Capacitor-Free,<br>300-mA, Low-<br>Dropout Regulator<br>for Automotive,<br>DRV0006A (WSON-6)                                                               | DRV0006A               |
| 55    | U13        | TLV73318PQDRVRQ<br>1           | 1        |       | Texas Instruments | Capacitor-Free,<br>300-mA, Low-<br>Dropout Regulator<br>for Automotive,<br>DRV0006A (WSON-6)                                                               | DRV0006A               |
| 56    | Y1         | NX3225SA-25.000M-<br>STD-CRS-2 | 1        |       | NDK               | CRYSTAL<br>25.0000MHZ 8PF<br>SMD                                                                                                                           | SMT_XTAL_3MM2_2<br>MM5 |



## **6** Additional Resources

- Texas Instruments, Scalable PMIC's GUI User's Guide
- Texas Instruments, LP876242-Q1 Four 8.8-MHz Buck Converters for AWR and IWR MMICs data sheet

## 7 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision * (March 2021) to Revision A (August 2022)                                                                             | Page  |
|---|---------------------------------------------------------------------------------------------------------------------------------------------|-------|
| • | Updated the 8.8 MHz switching frequency information in introduction                                                                         | 3     |
| • | Updated the Figure 2-1                                                                                                                      |       |
| • | Headers numbering changed                                                                                                                   |       |
| • | Updated the current capability for each buck in Table 3-1                                                                                   |       |
| • | Updated the test point numbers and included buck output voltage sense points in Table 3-2                                                   | 4     |
| • | Updated the Figure 3-1 and header numbering in the corresponding description as well as in Table 3-3, changed header numbering in Table 3-4 | 4     |
| • | Updated the header numbering, Figure 3-2, capacitors numbering in Table 3-6, updated the dip switches description in Table 3-7              | s     |
| • | Updated the header numbering and IC names for supplying power to the MCU, updated LED D5 description in Table 3-8                           | ption |
| • | Updated the jumper settings procedure information and updated Figure 4-1                                                                    |       |
| • | Updated all the figures with schematics, layout plots and bill of materials table                                                           |       |

#### STANDARD TERMS FOR EVALUATION MODULES

- 1. Delivery: TI delivers TI evaluation boards, kits, or modules, including any accompanying demonstration software, components, and/or documentation which may be provided together or separately (collectively, an "EVM" or "EVMs") to the User ("User") in accordance with the terms set forth herein. User's acceptance of the EVM is expressly subject to the following terms.
  - 1.1 EVMs are intended solely for product or software developers for use in a research and development setting to facilitate feasibility evaluation, experimentation, or scientific analysis of TI semiconductors products. EVMs have no direct function and are not finished products. EVMs shall not be directly or indirectly assembled as a part or subassembly in any finished product. For clarification, any software or software tools provided with the EVM ("Software") shall not be subject to the terms and conditions set forth herein but rather shall be subject to the applicable terms that accompany such Software
  - 1.2 EVMs are not intended for consumer or household use. EVMs may not be sold, sublicensed, leased, rented, loaned, assigned, or otherwise distributed for commercial purposes by Users, in whole or in part, or used in any finished product or production system.
- 2 Limited Warranty and Related Remedies/Disclaimers:
  - 2.1 These terms do not apply to Software. The warranty, if any, for Software is covered in the applicable Software License Agreement.
  - 2.2 TI warrants that the TI EVM will conform to TI's published specifications for ninety (90) days after the date TI delivers such EVM to User. Notwithstanding the foregoing, TI shall not be liable for a nonconforming EVM if (a) the nonconformity was caused by neglect, misuse or mistreatment by an entity other than TI, including improper installation or testing, or for any EVMs that have been altered or modified in any way by an entity other than TI, (b) the nonconformity resulted from User's design, specifications or instructions for such EVMs or improper system design, or (c) User has not paid on time. Testing and other quality control techniques are used to the extent TI deems necessary. TI does not test all parameters of each EVM. User's claims against TI under this Section 2 are void if User fails to notify TI of any apparent defects in the EVMs within ten (10) business days after delivery, or of any hidden defects with ten (10) business days after the defect has been detected.
  - 2.3 TI's sole liability shall be at its option to repair or replace EVMs that fail to conform to the warranty set forth above, or credit User's account for such EVM. TI's liability under this warranty shall be limited to EVMs that are returned during the warranty period to the address designated by TI and that are determined by TI not to conform to such warranty. If TI elects to repair or replace such EVM, TI shall have a reasonable time to repair such EVM or provide replacements. Repaired EVMs shall be warranted for the remainder of the original warranty period. Replaced EVMs shall be warranted for a new full ninety (90) day warranty period.

## WARNING

Evaluation Kits are intended solely for use by technically qualified, professional electronics experts who are familiar with the dangers and application risks associated with handling electrical mechanical components, systems, and subsystems.

User shall operate the Evaluation Kit within TI's recommended guidelines and any applicable legal or environmental requirements as well as reasonable and customary safeguards. Failure to set up and/or operate the Evaluation Kit within TI's recommended guidelines may result in personal injury or death or property damage. Proper set up entails following TI's instructions for electrical ratings of interface circuits such as input, output and electrical loads.

NOTE:

EXPOSURE TO ELECTROSTATIC DISCHARGE (ESD) MAY CAUSE DEGREDATION OR FAILURE OF THE EVALUATION KIT; TI RECOMMENDS STORAGE OF THE EVALUATION KIT IN A PROTECTIVE ESD BAG.

3 Regulatory Notices:

3.1 United States

3.1.1 Notice applicable to EVMs not FCC-Approved:

**FCC NOTICE:** This kit is designed to allow product developers to evaluate electronic components, circuitry, or software associated with the kit to determine whether to incorporate such items in a finished product and software developers to write software applications for use with the end product. This kit is not a finished product and when assembled may not be resold or otherwise marketed unless all required FCC equipment authorizations are first obtained. Operation is subject to the condition that this product not cause harmful interference to licensed radio stations and that this product accept harmful interference. Unless the assembled kit is designed to operate under part 15, part 18 or part 95 of this chapter, the operator of the kit must operate under the authority of an FCC license holder or must secure an experimental authorization under part 5 of this chapter.

3.1.2 For EVMs annotated as FCC – FEDERAL COMMUNICATIONS COMMISSION Part 15 Compliant:

#### CAUTION

This device complies with part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation.

Changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment.

#### FCC Interference Statement for Class A EVM devices

NOTE: This equipment has been tested and found to comply with the limits for a Class A digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference when the equipment is operated in a commercial environment. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instruction manual, may cause harmful interference to radio communications. Operation of this equipment in a residential area is likely to cause harmful interference in which case the user will be required to correct the interference at his own expense.

#### FCC Interference Statement for Class B EVM devices

NOTE: This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures:

- Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and receiver.
- Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.
- Consult the dealer or an experienced radio/TV technician for help.
- 3.2 Canada

3.2.1 For EVMs issued with an Industry Canada Certificate of Conformance to RSS-210 or RSS-247

#### Concerning EVMs Including Radio Transmitters:

This device complies with Industry Canada license-exempt RSSs. Operation is subject to the following two conditions:

(1) this device may not cause interference, and (2) this device must accept any interference, including interference that may cause undesired operation of the device.

#### Concernant les EVMs avec appareils radio:

Le présent appareil est conforme aux CNR d'Industrie Canada applicables aux appareils radio exempts de licence. L'exploitation est autorisée aux deux conditions suivantes: (1) l'appareil ne doit pas produire de brouillage, et (2) l'utilisateur de l'appareil doit accepter tout brouillage radioélectrique subi, même si le brouillage est susceptible d'en compromettre le fonctionnement.

#### **Concerning EVMs Including Detachable Antennas:**

Under Industry Canada regulations, this radio transmitter may only operate using an antenna of a type and maximum (or lesser) gain approved for the transmitter by Industry Canada. To reduce potential radio interference to other users, the antenna type and its gain should be so chosen that the equivalent isotropically radiated power (e.i.r.p.) is not more than that necessary for successful communication. This radio transmitter has been approved by Industry Canada to operate with the antenna types listed in the user guide with the maximum permissible gain and required antenna impedance for each antenna type indicated. Antenna types not included in this list, having a gain greater than the maximum gain indicated for that type, are strictly prohibited for use with this device.

#### Concernant les EVMs avec antennes détachables

Conformément à la réglementation d'Industrie Canada, le présent émetteur radio peut fonctionner avec une antenne d'un type et d'un gain maximal (ou inférieur) approuvé pour l'émetteur par Industrie Canada. Dans le but de réduire les risques de brouillage radioélectrique à l'intention des autres utilisateurs, il faut choisir le type d'antenne et son gain de sorte que la puissance isotrope rayonnée équivalente (p.i.r.e.) ne dépasse pas l'intensité nécessaire à l'établissement d'une communication satisfaisante. Le présent émetteur radio a été approuvé par Industrie Canada pour fonctionner avec les types d'antenne énumérés dans le manuel d'usage et ayant un gain admissible maximal et l'impédance requise pour chaque type d'antenne. Les types d'antenne non inclus dans cette liste, ou dont le gain est supérieur au gain maximal indiqué, sont strictement interdits pour l'exploitation de l'émetteur

- 3.3 Japan
  - 3.3.1 Notice for EVMs delivered in Japan: Please see http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_01.page 日本国内に 輸入される評価用キット、ボードについては、次のところをご覧ください。 http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_01.page
  - 3.3.2 Notice for Users of EVMs Considered "Radio Frequency Products" in Japan: EVMs entering Japan may not be certified by TI as conforming to Technical Regulations of Radio Law of Japan.

If User uses EVMs in Japan, not certified to Technical Regulations of Radio Law of Japan, User is required to follow the instructions set forth by Radio Law of Japan, which includes, but is not limited to, the instructions below with respect to EVMs (which for the avoidance of doubt are stated strictly for convenience and should be verified by User):

- 1. Use EVMs in a shielded room or any other test facility as defined in the notification #173 issued by Ministry of Internal Affairs and Communications on March 28, 2006, based on Sub-section 1.1 of Article 6 of the Ministry's Rule for Enforcement of Radio Law of Japan,
- 2. Use EVMs only after User obtains the license of Test Radio Station as provided in Radio Law of Japan with respect to EVMs, or
- 3. Use of EVMs only after User obtains the Technical Regulations Conformity Certification as provided in Radio Law of Japan with respect to EVMs. Also, do not transfer EVMs, unless User gives the same notice above to the transferee. Please note that if User does not follow the instructions above, User will be subject to penalties of Radio Law of Japan.

【無線電波を送信する製品の開発キットをお使いになる際の注意事項】 開発キットの中には技術基準適合証明を受けて

いないものがあります。 技術適合証明を受けていないもののご使用に際しては、電波法遵守のため、以下のいずれかの 措置を取っていただく必要がありますのでご注意ください。

- 1. 電波法施行規則第6条第1項第1号に基づく平成18年3月28日総務省告示第173号で定められた電波暗室等の試験設備でご使用 いただく。
- 2. 実験局の免許を取得後ご使用いただく。
- 3. 技術基準適合証明を取得後ご使用いただく。
- なお、本製品は、上記の「ご使用にあたっての注意」を譲渡先、移転先に通知しない限り、譲渡、移転できないものとします。 上記を遵守頂けない場合は、電波法の罰則が適用される可能性があることをご留意ください。 日本テキサス・イ

ンスツルメンツ株式会社

#### 東京都新宿区西新宿6丁目24番1号

西新宿三井ビル

- 3.3.3 Notice for EVMs for Power Line Communication: Please see http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_02.page 電力線搬送波通信についての開発キットをお使いになる際の注意事項については、次のところをご覧ください。http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_02.page
- 3.4 European Union
  - 3.4.1 For EVMs subject to EU Directive 2014/30/EU (Electromagnetic Compatibility Directive):

This is a class A product intended for use in environments other than domestic environments that are connected to a low-voltage power-supply network that supplies buildings used for domestic purposes. In a domestic environment this product may cause radio interference in which case the user may be required to take adequate measures.

#### 4 EVM Use Restrictions and Warnings:

- 4.1 EVMS ARE NOT FOR USE IN FUNCTIONAL SAFETY AND/OR SAFETY CRITICAL EVALUATIONS, INCLUDING BUT NOT LIMITED TO EVALUATIONS OF LIFE SUPPORT APPLICATIONS.
- 4.2 User must read and apply the user guide and other available documentation provided by TI regarding the EVM prior to handling or using the EVM, including without limitation any warning or restriction notices. The notices contain important safety information related to, for example, temperatures and voltages.
- 4.3 Safety-Related Warnings and Restrictions:
  - 4.3.1 User shall operate the EVM within TI's recommended specifications and environmental considerations stated in the user guide, other available documentation provided by TI, and any other applicable requirements and employ reasonable and customary safeguards. Exceeding the specified performance ratings and specifications (including but not limited to input and output voltage, current, power, and environmental ranges) for the EVM may cause personal injury or death, or property damage. If there are questions concerning performance ratings and specifications, User should contact a TI field representative prior to connecting interface electronics including input power and intended loads. Any loads applied outside of the specified output range may also result in unintended and/or inaccurate operation and/or possible permanent damage to the EVM and/or interface electronics. Please consult the EVM user guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative. During normal operation, even with the inputs and outputs kept within the specified allowable ranges, some circuit components may have elevated case temperatures. These components include but are not limited to linear regulators, switching transistors, pass transistors, current sense resistors, and heat sinks, which can be identified using the information in the associated documentation. When working with the EVM, please be aware that the EVM may become very warm.
  - 4.3.2 EVMs are intended solely for use by technically qualified, professional electronics experts who are familiar with the dangers and application risks associated with handling electrical mechanical components, systems, and subsystems. User assumes all responsibility and liability for proper and safe handling and use of the EVM by User or its employees, affiliates, contractors or designees. User assumes all responsibility and inability to ensure that any interfaces (electronic and/or mechanical) between the EVM and any human body are designed with suitable isolation and means to safely limit accessible leakage currents to minimize the risk of electrical shock hazard. User assumes all responsibility and liability for any improper or unsafe handling or use of the EVM by User or its employees, affiliates, contractors or designees.
- 4.4 User assumes all responsibility and liability to determine whether the EVM is subject to any applicable international, federal, state, or local laws and regulations related to User's handling and use of the EVM and, if applicable, User assumes all responsibility and liability for compliance in all respects with such laws and regulations. User assumes all responsibility and liability for proper disposal and recycling of the EVM consistent with all applicable international, federal, state, and local requirements.
- 5. Accuracy of Information: To the extent TI provides information on the availability and function of EVMs, TI attempts to be as accurate as possible. However, TI does not warrant the accuracy of EVM descriptions, EVM availability or other information on its websites as accurate, complete, reliable, current, or error-free.
- 6. Disclaimers:
  - 6.1 EXCEPT AS SET FORTH ABOVE, EVMS AND ANY MATERIALS PROVIDED WITH THE EVM (INCLUDING, BUT NOT LIMITED TO, REFERENCE DESIGNS AND THE DESIGN OF THE EVM ITSELF) ARE PROVIDED "AS IS" AND "WITH ALL FAULTS." TI DISCLAIMS ALL OTHER WARRANTIES, EXPRESS OR IMPLIED, REGARDING SUCH ITEMS, INCLUDING BUT NOT LIMITED TO ANY EPIDEMIC FAILURE WARRANTY OR IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF ANY THIRD PARTY PATENTS, COPYRIGHTS, TRADE SECRETS OR OTHER INTELLECTUAL PROPERTY RIGHTS.
  - 6.2 EXCEPT FOR THE LIMITED RIGHT TO USE THE EVM SET FORTH HEREIN, NOTHING IN THESE TERMS SHALL BE CONSTRUED AS GRANTING OR CONFERRING ANY RIGHTS BY LICENSE, PATENT, OR ANY OTHER INDUSTRIAL OR INTELLECTUAL PROPERTY RIGHT OF TI, ITS SUPPLIERS/LICENSORS OR ANY OTHER THIRD PARTY, TO USE THE EVM IN ANY FINISHED END-USER OR READY-TO-USE FINAL PRODUCT, OR FOR ANY INVENTION, DISCOVERY OR IMPROVEMENT, REGARDLESS OF WHEN MADE, CONCEIVED OR ACQUIRED.
- 7. USER'S INDEMNITY OBLIGATIONS AND REPRESENTATIONS. USER WILL DEFEND, INDEMNIFY AND HOLD TI, ITS LICENSORS AND THEIR REPRESENTATIVES HARMLESS FROM AND AGAINST ANY AND ALL CLAIMS, DAMAGES, LOSSES, EXPENSES, COSTS AND LIABILITIES (COLLECTIVELY, "CLAIMS") ARISING OUT OF OR IN CONNECTION WITH ANY HANDLING OR USE OF THE EVM THAT IS NOT IN ACCORDANCE WITH THESE TERMS. THIS OBLIGATION SHALL APPLY WHETHER CLAIMS ARISE UNDER STATUTE, REGULATION, OR THE LAW OF TORT, CONTRACT OR ANY OTHER LEGAL THEORY, AND EVEN IF THE EVM FAILS TO PERFORM AS DESCRIBED OR EXPECTED.

www.ti.com

- 8. Limitations on Damages and Liability:
  - 8.1 General Limitations. IN NO EVENT SHALL TI BE LIABLE FOR ANY SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL, OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF THESE TERMS OR THE USE OF THE EVMS, REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. EXCLUDED DAMAGES INCLUDE, BUT ARE NOT LIMITED TO, COST OF REMOVAL OR REINSTALLATION, ANCILLARY COSTS TO THE PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES, RETESTING, OUTSIDE COMPUTER TIME, LABOR COSTS, LOSS OF GOODWILL, LOSS OF PROFITS, LOSS OF SAVINGS, LOSS OF USE, LOSS OF DATA, OR BUSINESS INTERRUPTION. NO CLAIM, SUIT OR ACTION SHALL BE BROUGHT AGAINST TI MORE THAN TWELVE (12) MONTHS AFTER THE EVENT THAT GAVE RISE TO THE CAUSE OF ACTION HAS OCCURRED.
  - 8.2 Specific Limitations. IN NO EVENT SHALL TI'S AGGREGATE LIABILITY FROM ANY USE OF AN EVM PROVIDED HEREUNDER, INCLUDING FROM ANY WARRANTY, INDEMITY OR OTHER OBLIGATION ARISING OUT OF OR IN CONNECTION WITH THESE TERMS, EXCEED THE TOTAL AMOUNT PAID TO TI BY USER FOR THE PARTICULAR EVM(S) AT ISSUE DURING THE PRIOR TWELVE (12) MONTHS WITH RESPECT TO WHICH LOSSES OR DAMAGES ARE CLAIMED. THE EXISTENCE OF MORE THAN ONE CLAIM SHALL NOT ENLARGE OR EXTEND THIS LIMIT.
- 9. Return Policy. Except as otherwise provided, TI does not offer any refunds, returns, or exchanges. Furthermore, no return of EVM(s) will be accepted if the package has been opened and no return of the EVM(s) will be accepted if they are damaged or otherwise not in a resalable condition. If User feels it has been incorrectly charged for the EVM(s) it ordered or that delivery violates the applicable order, User should contact TI. All refunds will be made in full within thirty (30) working days from the return of the components(s), excluding any postage or packaging costs.
- 10. Governing Law: These terms and conditions shall be governed by and interpreted in accordance with the laws of the State of Texas, without reference to conflict-of-laws principles. User agrees that non-exclusive jurisdiction for any dispute arising out of or relating to these terms and conditions lies within courts located in the State of Texas and consents to venue in Dallas County, Texas. Notwithstanding the foregoing, any judgment may be enforced in any United States or foreign court, and TI may seek injunctive relief in any United States or foreign court.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated