# TMS470A256 TMS470 Microcontrollers Silicon Errata

**Silicon Initial Revision** 

SPNZ133 November 2004



## Contents

| 1 | Known Design Marginality/Exceptions to Functional Specifications                  | 3 |
|---|-----------------------------------------------------------------------------------|---|
|   | ADM#5 – BUFEN Bit Required for ADEVT Trigger                                      | 3 |
|   | ADM#6 – CPU Reads Previous Data                                                   | 3 |
|   | C2SI#27 – Data May be Output Prematurely                                          | 4 |
|   | CCM#1 – ICLK Signal Output Not as Expected                                        | 4 |
|   | FP#7 – VNV Voltage Adjusted to Set 0xA Step to –7.86V                             | 4 |
|   | FW#3 – Configuration Mode Required for Sleep or Standby                           | 4 |
|   | FW#13 – Fails Initial Read of 0x0–0x7 in Pipeline Mode                            | 4 |
|   | FW#14 – Wait States Must Be Set From Highest to Lowest                            | 5 |
|   | FW#17 – Access to Nonexisting Bank Hangs CPU                                      | 5 |
|   | HET#15 – Auto Read Clear Malfunction                                              | 5 |
|   | HET#16 – MCMP Causes a Constant Signal, not PWM                                   | 5 |
|   | QUAL#1 – Some Pins Fail Latchup at 125C                                           | 6 |
|   | RTI#3 – Write Accesses to the RTICNTR Register May Cause Tap Interrupt            | 6 |
|   | RTI#4 – Tap Interrupt When Clearing Counter in Suspend Mode                       | 6 |
|   | SCC#4 – CAN Does Not Perform a Resynchronization as Expected                      | 7 |
|   | SCC#5 – Pins Are High Impedance in Low Power Mode                                 | 7 |
|   | SCC#6 – CANSRX Must be High During Self-Test                                      | 7 |
|   | SCC#7 – Abort Acknowledge Bit Not Set After Transmission Request Reset            | 8 |
|   | SPI#1 – SPI Clock Must Be Configured to a Faster Baud Rate                        |   |
|   | SPI#2 – Clearing, Setting SPI EN Bit Does Not Clear Internal Flag                 |   |
|   | ZPLL#1 – Interrupt Requests to the CIM Module Must Be Disabled                    | 9 |
|   | ZPLL#2 – Incorrect Tie-off of Unused Signals Causes High IDDQ Current Consumption | 9 |
|   |                                                                                   |   |

#### A256 Silicon Errata

#### 1 Known Design Marginality/Exceptions to Functional Specifications

The following is a list of advisories on modules in this version of silicon. Documentation may differ from the user guide or data sheet. The advisory reference number is shown first (i.e.; PSA#1), followed by a description and any known workarounds. The reference numbers may not always be sequential for this device.

Modules include the following:

Multi-buffered analog-to-digital converter (ADM) Class II serial interface (C2SI) Clock control module (CCM) Flash pump (FP) Flash wrapper (FW) High-end timer (HET) Real-time interrupt (RTI) Serial communication interface (SCI) Standard CAN controller (SCC) Serial peripheral interface (SPI) Zero-pin phase-locked loop (ZPLL)

| Advisory ADM#5 | BUFEN Bit Required for ADEVT Trigger                                                                                                                                                                                                   |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description:   | The BUFEN bit must be set to have the ADEVT trigger a Group1 conversion.                                                                                                                                                               |
| Workaround:    | Only use the ADEVT pin to trigger the Event Group conversions in compatibility mode (the same as in x10 devices). Having the ADEVT pin trigger Group1 conversions is actually an enhancement versus the original MibADC specification. |
| Advisory ADM#6 | CPU Reads Previous Data                                                                                                                                                                                                                |
| Description:   | In compatibility mode, if the ADM and CPU access the data RAM (result registers) in the same                                                                                                                                           |

Workaround: None. The effect of this errata is that the CPU will think it is getting a new sample when it is actually reading the previous sample again. The probability of the CPU and ADM accessing the same result register in the same cycle is quite low.

cycle, then the CPU will read the previous data with the EMPTY bit cleared.

| Advisory C2SI#27 | Data May be Output Prematurely                                                                                                                                                                                              |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description:     | After an error the transmitter goes to the idle transmit state and waits for new data to output. If it gets new data AND the bus is HIGH, then it attempts to output the new data without waiting for the correct EOF time. |
| Workaround:      | None                                                                                                                                                                                                                        |

| Advisory CCM#1 | ICLK Signal Output Not as Expected                                                                                                                                      |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description:   | The ICLK signal output from the CCM is not a 50% duty cycle signal when the SYSCLK to ICLK divide ratio is odd and is 3 or above. This affects the SCI and SPI modules. |
| Workaround:    | None                                                                                                                                                                    |

| Advisory FP#7 | VNV Voltage Adjusted to Set 0xA Step to -7.86V                                                                 |
|---------------|----------------------------------------------------------------------------------------------------------------|
| Description:  | This adjustment is to improve yield and reduce erase time. It has no functional impact or changes to software. |
| Workaround:   | None                                                                                                           |

| Advisory FW#3 | Configuration Mode Required for Sleep or Standby                                            |
|---------------|---------------------------------------------------------------------------------------------|
| Description:  | The configuration mode must be set to enter sleep or standby modes.                         |
| Workaround:   | The documentation (literature number SPNU213) has been updated to reflect this requirement. |

| Advisory FW#13 | Fails Initial Read of 0x0–0x7 in Pipeline Mode                                                                                                                                                    |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description:   | Immediately after entering pipeline mode, a data read of location 0x04 immediately following a data read of location 0x0 will cause 0x04 to read as all 0s.                                       |
| Workaround:    | Perform a dummy data read of any location other than 0 or 4 immediately after entering pipeline mode. The documentation (literature number SPNU213) has been updated to reflect this requirement. |

| Advisory FW#14 | Wait States Must Be Set From Highest to Lowest                                                                                                                                                                                                            |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description:   | Wait states must be set by bank from highest to lowest wait states. Otherwise, if the higher number of wait states is written last, this value will apply to all banks.                                                                                   |
| Workaround:    | Set the wait states in each bank by writing to the bank requiring the most wait states first and proceeding to the bank requiring the least wait states last. The documentation (literature number SPNU213) has been updated to reflect this requirement. |

| Advisory FW#17 | Access to Nonexisting Bank Hangs CPU                                                                                                                                                                                                            |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description:   | If all banks are in sleep or standby mode and an access to a nonexisting bank is performed, the CPU will hang.                                                                                                                                  |
| Workaround:    | Make sure the decoder MFBAH/L0 and MFBAH/L1 registers are set so that an access to a nonexisting memory bank will generate an illegal access exception. The documentation (literature number 213) has been updated to reflect this requirement. |

| Advisory HET#15 | Auto Read Clear Malfunction                                                                                                                                                                                                                                                 |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description:    | The HET Auto Read Clear feature does not always work properly. Specifically, the data field of instruction X is NOT cleared if the following conditions are true at the same time:                                                                                          |
|                 | <ol> <li>The 64-bit CPU read access happens exactly in the two HET time slots PRECEDING the time<br/>slot Y in which instruction X is executed.</li> </ol>                                                                                                                  |
|                 | <ol> <li>Instruction X just changes its data field (in time slot Y). (Example: Instruction X is an ECNT instruction, which just detected an edge). The malfunction does NOT occur if the data field of instruction X does not change, since then b) is not true.</li> </ol> |
| Workaround:     | See above.                                                                                                                                                                                                                                                                  |

| Advisory HET#16 | MCMP Causes a Constant Signal, not PWM                                                                   |
|-----------------|----------------------------------------------------------------------------------------------------------|
| Description:    | MCMP causes a constant signal instead of a PWM, if both of the following conditions are met:             |
|                 | 1. Consecutive compare match in every LRP for order = reg_ge_data (only when [data=0]).                  |
|                 | 2. The high resolution delay (in number of SYSCLK cycles) is equal to the time slot the MCM is executed. |
| Workaround:     | Replace each MCMP with a two-instruction sequence: ECMP and MOV32                                        |

| Advisory QUAL#1 | Some Pins Fail Latchup at 125C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description:    | Pins that are used in the parallel memory test and have the SW0145 buffer fail latchup at 125C, but pass at 95C. The following pins are affected on this device:                                                                                                                                                                                                                                                                                                                                                                |
|                 | SPI1CLK       5         SPI1ENA       1         SPI1SCS       2         SPI1SIMO       3         SPI1SOMI       4         SCI1CLK       89         SCI1RX       91         SCI1TX       90         GIOA[1]       40         GIOA[1]       40         GIOA[5]/INT5       35         GIOA[6]/INT6       34         GIOA[7]/INT7       33         SCI2RX       43         SCI2TX       44         HET[16]       23                                                                                                                 |
| Workaround:     | None.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Advisory RTI#3  | Write Accesses to the RTICNTR Register May Cause Tap Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Description:    | Write accesses to the RTICNTR register will clear the CNTR (21 bit counter), which causes a Tap interrupt if the corresponding bit switches from a 1 to a 0.                                                                                                                                                                                                                                                                                                                                                                    |
| Workaround:     | Disable the RTI before changing the RTICNTR value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Advisory RTI#4  | Tap Interrupt When Clearing Counter in Suspend Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Description:    | Write accesses to the RTICNTR register will clear the CNTR (21 bit counter), which causes a Tap interrupt if the corresponding bit switches from a 1 to a 0 when the suspend signal is asserted. This is the same problem as RTI#3; however, on the initial fix of RTI#3, the case where the suspend signal is asserted because an emulator breakpoint was not considered. This problem occurs when the emulator has set a breakpoint on one of the instructions closely following the instruction which writes to the counter. |

Workaround: None



| Advisory SCC#4 | CAN Does Not Perform a Resynchronization as Expected                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Description:   | Because the proposed update of the ISO-WD-16485 CAN Test specification (2001–05–31), the HCC on this device has a nonconformance to the Bosch CAN specification and the ISO-11898 standard as described below. This nonconformance is classified as nonserious and does not have any impact on proper communication and inter-operability with other nodes. |  |  |  |  |
|                | If the following conditions are met, the CAN does not perform a re-synchronization as is expected:                                                                                                                                                                                                                                                          |  |  |  |  |
|                | <ol> <li>The node must be transmitter.</li> <li>The node must transmit a dominant bit.</li> <li>The dominant bit must be sampled back as recessive.</li> <li>A recessive to dominant edge must be detected after the sample point.</li> </ol>                                                                                                               |  |  |  |  |
|                | But because the recessive sampling of the bit transmitted as dominant is also an error, an error frame will be transmitted at the beginning of the following bit.                                                                                                                                                                                           |  |  |  |  |
|                | Therefore, the effect of the no-conformance is a delay of this error frame. The maximum for this delay is 5 $(max(SJW) + 1 Tq)$ time quanta.                                                                                                                                                                                                                |  |  |  |  |
| Workaround:    | None                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |

| Advisory SCC#5 | Pins Are High Impedance in Low Power Mode                                                                                                                                                         |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description:   | Regardless of how the CANSTX or CANSRX pins are configured, they become general purpose inputs when entering low power mode.                                                                      |
| Workaround:    | If the pin is not driven externally, which is usually the case with the CANSTX pin, an external pull-up or pull-down resistor should be added to avoid consuming extra current in low power mode. |

| Advisory SCC#6 | CANSRX Must be High During Self-Test                                                                                                                                                                                                                             |  |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Description:   | The CANSRX pin must be high during self-test.                                                                                                                                                                                                                    |  |
| Workaround:    | The CANSRX pin is usually driven high by the bus transceiver. As long as there is no bus activity during the self-test, this is not a problem. If nothing is driving the CANSRX pin, it can be configured as a digital output and set high during the self-test. |  |

| Advisory SCC#7                                            | Abort Acknowledge Bit Not Set After Transmission Request Reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Description:                                              | After aborting a message using the Transmission Request Reset (TRR) register bit, there are some rare instances where the TRR bit will clear without setting the Abort Acknowledge (AA) bit.<br>For the rare instance to occur, all three of the following conditions must exist:                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
|                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|                                                           | 1. The current message has a message error or lost arbitration. This message does not need to have the same mailbox number as the TRR bit mailbox discussed in condition 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|                                                           | <ol><li>The TRS bit of the same mailbox as the TRR mailbox must be set from either this curr<br/>message, before the current message and still pending, or just set.</li></ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|                                                           | 3. The TRR bit must be set in the exact ICLK cycle were the wrapper state machine is in IDLE for one cycle. (One ICLK before or after and the condition will not occur). This IDLE state car occur just after the current message. It can also occur just a few ICLKs after setting the TRS bit of any mailbox after the current message (point 1 above).                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|                                                           | If these conditions occur, then the TRR and TRS bits for the mailbox will clear t <sub>clr</sub> ICLKs after the TRR bit is set where:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| t <sub>clr</sub> = ((16–mailbox_number)*2)+3  ICLK cycles |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|                                                           | The TA and AA bits will not be set if this condition occurs. Normally, either the TA or AA bit sets after TRR bit goes to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| Workaround:                                               | When this problem occurs, the TRR and TRS bits will clear within $t_{Clr}$ ICLK cycles. To check for this condition, first disable the interrupts. Check the TRR bits' $t_{Clr}$ ICLK cycles after setting the TRR bits to make sure that they are still set. A set TRR bit indicates the problem did not occur. If TRR is cleared, then perhaps it was the normal end of a message and the TA or AA bits are set. Check both the TA and AA bits. If they are both 0, then the conditions did occur. Handle the condition as the interrupt service routine would, except that the AA bit does not need clearing now. If the TA or AA bit is set, then the normal interrupt routine will happen when the interrupt is re-enabled. |  |  |  |  |

| Advisory SPI#1 | SPI Clock Must Be Configured to a Faster Baud Rate                                                                                                                                                                                                                                                                                                                      |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description:   | When the SPI is operated in slave mode, the SPI clock must be configured to a baud rate as close to the master's baud rate as possible. If the baud rate is too slow, the enable signal will not be generated in time to keep the master from sending additional data. If the baud rate is too fast, the slave will capture the data before the last bit is shifted in. |
| Workaround:    | The documentation (literature number SPNU195) has been updated to reflect this requirement.                                                                                                                                                                                                                                                                             |



### A256 Silicon Errata

| Advisory SPI#2  | Clearing, Setting SPI EN Bit Does Not Clear Internal Flag                                                                                                                                                                                                                              |  |  |  |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Description:    | Clearing and then setting the SPI EN bit does not clear an internal flag that indicates valid data is in the SPI data register. This could lead to an inadvertent overrun error. The software should do a dummy read of SPIBUF after setting the SPIEN bit to clear the internal flag. |  |  |  |
| Workaround:     | The documentation (literature number SPNU195) has been updated to reflect this requirement.                                                                                                                                                                                            |  |  |  |
| Advisory ZPLL#1 | Interrupt Requests to the CIM Module Must Be Disabled                                                                                                                                                                                                                                  |  |  |  |
| Description:    | All interrupt requests coming to the CIM module must be disabled when changing between multiply-by-4 and multiply-by-8.                                                                                                                                                                |  |  |  |
| Workaround:     | Disable the interrupt request at the peripheral source if possible.                                                                                                                                                                                                                    |  |  |  |
| Advisory ZPLL#2 | Incorrect Tie-off of Unused Signals Causes High IDDQ Current Consumption                                                                                                                                                                                                               |  |  |  |

| Description: | There is a high IDDQ current consumption because of an incorrect tie-off of internal unused signals. |
|--------------|------------------------------------------------------------------------------------------------------|
| Workaround:  | None                                                                                                 |

SPNZ133

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address:

Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2004, Texas Instruments Incorporated