## TI Designs: TIDEP-0103 Parallel Redundancy Protocol Ethernet Reference Design for Substation Automation on Linux<sup>®</sup>

# Texas Instruments

### Description

This Linux®-based reference design demonstrates high-reliability, low-latency network communications for substation-automation equipment in smart grid transmission and distribution networks. This reference design supports the parallel redundancy protocol (PRP) specification in the IEC 62439 standard and Precision Time Protocol (PTP) specification in IEEE 1588. This unique approach is a lower-cost alternative to FPGAs and provides the flexibility and performance to add features such as IEC 61850 support without additional components.

### Resources

| TIDEP-0103    | Design Folder  |
|---------------|----------------|
| AM572x        | Product Folder |
| AM437x        | Product Folder |
| AM335x        | Product Folder |
| AM572x IDK    | Tools Folder   |
| AM437x IDK    | Tools Folder   |
| AM335x ICE    | Tools Folder   |
| Processor SDK | Tools Folder   |



ASK Our E2E Experts

### Features

- Compliant to IEC 62439-3 Clause 6 Specification for PRP-Ethernet Communications
- Operates as DANP with 2 Ports, Port A and Port B
- Traffic Filtering Based on Virtual Local-Area Network (VLAN) IDs, Multicast and Broadcast Support, and Built-in Storm Prevention and Supervision Mechanism
- Quality of Service (QoS) via VLAN PCP with 8 supported levels
- IEEE 1588 Ordinary Clock and Peer-to-Peer Transparent Clock profile for Network Synchronization
- IEEE 1588 Boundary Clock for Network Synchronization (AM57x only)
- Zero Recovery Time in Case of Network Failure
- Dual-Ported Full-Duplex 100-Mbps Ethernet
- Support for AM335x, AM437x, and AM57x device families
- Fully-Programmable Solution Provides Platform for Integration of Additional Applications Based on Linux

### Applications

- Grid Automation
- Protection Relay
- Smart Grid Communication





An IMPORTANT NOTICE at the end of this TI reference design addresses authorized use, intellectual property matters and other important disclaimers and information.

 TIDUDQ0A-December 2017-Revised December 2018
 Parallel Redundancy Protocol Ethernet Reference Design for Substation

 Submit Documentation Feedback
 Automation on Linux®

Copyright © 2017–2018, Texas Instruments Incorporated

1



2

#### 1 **System Description**

A substation is a key component of the electricity grid infrastructure, which is located everywhere from power generation facilities throughout the distribution network to the low-voltage feeders serving residences and businesses. Substations play a key role in transforming voltage levels for transmission and performing important functions, such as switching, monitoring, and protecting subsystems, to maintain grid efficiency and reliability. Traditional substation systems focused on fault monitoring, which can be manually fixed by switching to backup subsystems.

Consumers, regulators, and grid operators demand ever-greater reliability of electricity delivery. Automatic switching and protecting subsystems can require substations to start automating operations and communications such as monitoring grid conditions and communicating that information to grid operators reliably and rapidly. Operators must continually monitor the health of their network and take action to maintain high-speed operation. This leads to the requirement for reliable and low-latency communications between the operator's control center and high-value nodes such as substations.

The International Electro-technical Commission (IEC) released specifications for industrial Ethernet communications under the IEC 62439 standard. The PRP specification is a static redundancy. Ethernetbased protocol, which supports critical real-time systems that require continuous monitoring.

The IEEE 1588 PTP is designed to provide high-accuracy network time synchronization between subsystems.

This design provides a reliable, high-speed, PRP communication solution for substation automation. This design implements PRP-compliant with IEC 62439-3 Clause 6.

This reference design is an affordable alternative to ASIC or FPGA-based Ethernet solutions while delivering equivalent performance. The programmable nature of the solution allows operating different redundancy Ethernet protocols without modifying hardware and adding applications, such as IEC 61850, without requiring extra system cost.

Figure 1 shows the overall system architecture. The PRP supports dual-port, full-duplex, Ethernet communication between network devices. The system includes Ethernet PHY as layer one and the Network Stack with PRP as the upper layers. PRP capability can be demonstrated simply with standard Linux applications like ping. RT Linux priorities can be used to meet the requirements of hard, real-time applications to minimize latencies. Standard TCP/IP traffic can use the well-recognized Linux network stack.



Figure 1. System Architecture



### 2 System Overview

### 2.1 Block Diagram

Figure 2 shows the block diagram. The primary device for this design is the dual-core AM5728 ARM® Cortex®-A15 microprocessor (MPU) as the host processor to support PRP and user applications running under a real-time Linux environment. This support also scales across the AM335x and AM437x device families as well.

This design uses this highly-integrated device for these benefits:

- The programmable real-time unit and industrial communication subsystem (PRU-ICSS) allows independent operation for real-time communication stacks.
- The high-performance ARM cores support the real-time applications for substation automation.
- The programmable, flexible software design allows upgrades to different Ethernet-based redundancy protocols without hardware modification.
- The C66x DSP on certain devices allows the device to extend to the Network Edge solution that requires local data analytics. This can reduce the backbone traffic greatly by not sending raw samples.





### 2.2 Highlighted Products

### 2.2.1 TI AM572x Sitara<sup>™</sup> Processor Overview

The AM572x Sitara processor brings high-processing performance through the maximum flexibility of a fully-integrated, mixed processor solution. The devices also combine programmable video processing with a broad and highly-integrated peripheral set, which is well suited for industrial applications.

Programmability is provided by dual-core, ARM Cortex-A15 RISC CPUs with ARM NEON<sup>™</sup> technology and two TI C66x VLIW, floating-point, digital signal processor (DSP) cores. The ARM Cortex lets developers keep separate control functions from other algorithms that are programmed on the DSPs and coprocessors. The separated control functions reduce the complexity of the system software. The ARM Cortex-A15 CPU supports multiple operating frequencies at a range of up to 1.5 GHz.

The AM572x processor is configured with two, dual-core PRU-ICSSs. The PRU-ICSS can be used for communication protocols, such as EtherCAT® master and slave, PROFINET®, Ethernet/IPTM, SERCOS®, HSR, PRP and so forth. The PRU-ICSS is separate from the ARM core, which allows for independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS unit contains two PRUs, each of which includes 32-bit RISC processor capable of running at 200 MHz, that support real-time protocol for HSR and additional interfaces of media independent interface (MII) and reduced media independent interface (RMII) to connect to the Ethernet PHY devices directly.

Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events, and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, and specialized data handling.



Copyright © 2017, Texas Instruments Incorporated

Figure 3. AM5728 Functional Block Diagram



### 2.2.2 AM437x

These devices offer an upgrade to systems based on lower performance ARM cores and provide updated peripherals, including memory options such as QSPI-NOR.

High-performance interconnects provide high-bandwidth data transfers for multiple initiators to the internal and external memory controllers and to on-chip peripherals. The device also offers a comprehensive clock-management scheme.

One on-chip analog-to-digital converter (ADC0) can couple with the display subsystem to provide an integrated touch-screen solution. The other ADC (ADC1) can combine with the pulse width module to create a closed-loop motor control solution.

The RTC provides a clock reference on a separate power domain. The clock reference enables a batterybacked clock reference. The camera interface offers configuration for a single- or dual-camera parallel port. Cryptographic acceleration is available in every AM437x device. Secure boot is available only on AM437xHS devices for anticloning and illegal software update protection.

Figure 4 shows the AM437x block diagram.



Figure 4. AM437x Block Diagram

5

System Overview

### 2.2.3 AM3359

The AM3359 microprocessors (based on the ARM Cortex-A8 processor) are enhanced with image, graphics processing, peripherals, and an industrial-interface option for PRP and high-availability seamless redundancy (HSR). The PRU-ICSS is separate from the ARM core, allowing for independent operation and clocking for increased efficiency and flexibility. The PRU-ICSS unit contains two PRUs; each PRU includes a 32-bit RISC processor capable of running at 200 MHz that supports real-time protocol for PRP and HSR. The PRUs support additional media-independent interfaces (MIIs) and reduced media-independent interfaces (RMIIs) to connect to the Ethernet PHY devices directly.

The programmable nature of the PRU-ICSS, the access to pins, events, and all system-on-chip (SoC) resources provide flexibility when implementing fast, real-time, specialized-data handling (see Figure 5).





### 2.2.4 PRU-ICSS

The Programmable Real-Time Unit and Industrial Communication Subsystem (PRU-ICSS) is separate from the ARM core and allows independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET IRT <sup>®</sup>, EtherNet/IP<sup>™</sup>, PROFIBUS, Ethernet POWERLINK <sup>™</sup>, Sercos III <sup>™</sup>, HSR, PRP and others. The second PRU-ICSS subsystem of the AM437x enables EnDat 2.2, Tamagawa, Sigma Delta and another industrial communication protocol in parallel. Additionally, the programmable nature of the PRU-ICSS, along with their access to pins, events, and all SoC resources, provides flexibility in implementing fast real-time responses, specialized data-handling operations, custom peripheral interfaces, and off-loading tasks from the other processor cores of the SoC.

Figure 6 shows an example of the PRU-ICSS block diagram.

6



System Overview



Figure 6. PRU-ICSS Block Diagram

### 2.3 System Design Theory

### 2.3.1 Parallel Redundancy Protocol (PRP)

PRP is a redundancy protocol for Ethernet networks (standardized using IEC 62439-3 Clause 4) that is selected for substation automation in the IEC 61850 standard. PRP is application-protocol independent and can be used by most industrial-Ethernet applications that require reliable high-speed communications.

The PRP supports star topology, which ensures a fixed-hop delay with cost of infrastructure.

7



System Overview

Figure 7 shows PRP operation over star topology. Once a packet is generated at Node 1, the same packet is sent through LAN A and B, and the destination (Node 3) receives duplicated packets if both deliveries succeed. The redundancy provides zero-recovery time if the packet fails to be delivered in one direction.



Figure 7. PRP Star Topology

#### 2.3.2 **IEEE 1588 (PTP)**

8

The IEEE 1588 is a protocol used to provide high-accuracy time synchronization over networks. Originally defined in the IEEE 1588 standard, this is designed to fill a niche not well served by NTP and GPS. In this design with the HSR protocol, IEEE 1588 v2 peer-to-peer transparent clock profile is supported at layer 2 to synchronize network time by measuring mean path delay using peer delay request and response mechanism. The PTP supports transmissions over IEEE 802.3, and only multicast PTP messages hall be used.



### 3 Hardware, Software, Testing Requirements, and Test Results

### 3.1 Required Hardware and Software

### 3.1.1 Hardware

Figure 8 shows the AM572x industrial development kit (IDK) revision 1.3B. In addition to the AM572x processor, the EVM includes Ethernet PHYs, various storage devices, DDR memory, and power management support. The EVM is designed to support multiple communication standards by providing various interfaces such as Ethernet, CAN, and RS-485.



Figure 8. AM572x IDK Rev 1.3B



#### 3.1.2 Software

The required software for this setup is included in the Processor SDK for real-time Linux. The SDK can be downloaded here. The download page includes useful links to documentation to help users get started quickly.

Figure 9 provides a high-level diagram of the Linux PRP implementation. PRP is added to the Linux Kernel to provide redundant Ethernet interfaces. These interfaces are abstracted to the application layer, which requires no changes to take advantage of PRP. For example, a simple ping command can send data over both interfaces. If a network cable were to be compromised on one of the interfaces, the ping still succeeds on the other interface.



Copyright © 2017, Texas Instruments Incorporated

Figure 9. Linux<sup>®</sup> PRP Architecture

Figure 10 shows a diagram of how the PRU-ICSS on the AM5728 device can be used to aid in packet processing. The PRU-ICSS is a parallel core to the ARM Cortex-A15 that runs Linux. The PRU is designed to minimize latency with deterministic processing.



Figure 10. PRU-Enabled PRP

The PRU uses queue priority ranges from 0 to 3 to prioritize packet processing. Lower queue numbers are higher priority, and transmission occurs in the order of priority. The packet length is the MAC PDU frame size. The TX packet is in forms of Ethernet MAC frame that consist of the Ethernet MAC header and payload. The Ethernet MAC header includes a 6-byte destination address, a 6-byte source address, and a 2-byte Ethernet Type. The 4-byte cyclic-redundancy check (CRC) is not required at the application level. The underlying PRP appends the CRC after adding the PRP trailer to the MAC frame.

The Ethernet type can be set to a VLAN tagged frame with an optional 802.1-Q header. Using a VLAN tag allows prioritized packet reception based on the PCP (priority-code point) subfield in the 802.1Q header.

When a packet is received in the PRP firmware, the 3-bit PCP subfield of a VLAN tag is read, and the packet is copied to the appropriate RX queue. Similarly, on exit, four queues are used to store packets. Separate queues on ingress and egress allow for prioritization of packets as required by applications for latency or other quality of service requirements.



#### 3.2 Testing and Results

#### 3.2.1 **Test Setup**

Figure 11 shows the test setup with two nodes. Each node has two Ethernet connections, and connection from one EVM to the other forms one LAN of the two required for PRP. For these experiments, common Linux applications and commands were used to measure the performance of delivery ratio and latency. For the target TX and RX, a PC is attached to each node to configure test modes and parameters with a serial terminal program. In addition, the underlying firmware generates background traffic necessary for the protocol and statistics.



Node1

Figure 11. Test Setup

Looking closely at Figure 11, notice that the EVM on the right is inverted, so the connections can be shown clearly. Note the same ports from each board are connected to form the two LANs (LAN A and LAN B) of the PRP network. This testing could also be done using switches in a star topology as shown in Figure 7.

Each EVM is running the Processor SDK for real-time Linux from an SD card. Instructions and scripts for creating the SD card are included with the Processor SDK. With Linux running, the following procedure can be used to create the PRP connection between the boards.

- 1. Configure the appropriate interfaces with the same Ethernet MAC addresses.
- 2. Bring both interfaces up.
- 3. Leverage the extended IP command to add a PRP interface using the two ports.
- 4. Assign the new PRP interface an IP address, and bring the interface up.
- 5. Use whatever network applications that require the PRP interface. A standard ping can easily test connectivity and latency.

The details of this procedure are fully documented in the PRP documentation provided with the SDK.



### 3.2.2 Test Results

The goal of these experiments is to evaluate that TI PRP solution meets the performance requirement for substation automation. Table 1 summarizes the performance requirement for substation automation. The required communication recovery time means the time duration in which a network recovers failure and the application recovery tolerated delay (or grace time) is the time duration in that the substation tolerates an outage of the automation system. The sampled values (SV) are sampled at a nominal value of 4 kHz. Therefore, the target application recovery tolerated delay for SV is 500  $\mu$ s (= 2 × ¼ kHz).

|    | nds as Shown in IEC 61850-5 [6] | . Recovery Delay Demar | Table 1 |
|----|---------------------------------|------------------------|---------|
| DE |                                 |                        |         |

| COMMUNICATING PARTNERS                      | SERVICE                         | APPLICATION RECOVERY<br>TOLERATED DELAY   | REQUIRED<br>COMMUNICATION<br>RECOVERY TIME |
|---------------------------------------------|---------------------------------|-------------------------------------------|--------------------------------------------|
| SCADA to IED, client-server                 | IEC 61850-8-1                   | 800 ms                                    | 400 ms                                     |
| IED to IED interlocking                     | IEC 61850-8-1                   | 12 ms (with T <sub>min</sub> set to 4 ms) | 4 ms                                       |
| IED to IED, reverse blocking                | IEC 61850-8-1                   | 12 ms (with T <sub>min</sub> set to 4 ms) | 4 ms                                       |
| Protection trip excluding busbar protection | IEC 61850-8-1                   | 8 ms                                      | 4 ms                                       |
| Busbar protection                           | IEC 61850-9-2 on station bus    | < 1 ms                                    | Bumpless                                   |
| Sampled values                              | IEC 61850-9-2 on process<br>bus | Less than two consecutive samples         | Bumpless                                   |

### 3.2.2.1 Latency

The goal of this experiment is to validate if the latency performance meets the requirement for substation automation applications. To measure the latency, one node sends a ping with packet sizes from 64 to 1500 bytes in increments of 200 bytes. The target node replies if it receives the request. The round-trip delay is measured at the originator of the packet by calculating the time gap between TX and RX. Then, the latency is calculated by a half of the round-trip delay. The latency measurement was performed 100 times, and the latency was averaged. The latency is considered a one-way delay based on the definition in the IEC/TR 61850-90-6.



Figure 12. Latency Performance



#### 3.2.2.2 **Delivery Ratio**

The goal of this experiment is to verify zero network recovery time that is one of requirements for substation automation. For this purpose, the delivery ratio performance was measured while emulating the link failures by disconnecting a link intentionally in the middle of data transmissions.

For this experiment, Node 1 is configured as TX mode with 10,000 packet transmissions, 1528-byte frame size, and 1-ms packet interval. The other nodes are configured as RX mode. During the experiment, Link 1 is disconnected to emulate link failure. To validate the impact of hops and packet types on delivery ratio performance, various experiments were performed with different hops and unicast or broadcast traffic. Each experiment emulated link failure by disconnecting Link 1.

Each experiment captured the number of TX packets at Node 1 and the number of RX packets at the other nodes. The delivery ratio is calculated by the number of TX packets divided by the number of RX packets.

Table 2 shows delivery ratio performance over various scenarios. For all scenarios, the result shows a 100% delivery ratio even with link failure, which implies that link failure is recovered immediately. This is expected because redundant communication recovers the link failure immediately.

| TEST SCENARIO | DELIVERY RATIO (%) |
|---------------|--------------------|
| Unicast       | 100                |
| Broadcast     | 100                |

### **Table 2. Delivery Ratio Performance**



### 4 Design Files

### 4.1 Schematics

To download the schematics, see the design files at TIDEP-0103.

### 4.2 Bill of Materials

To download the bill of materials (BOM), see the design files at TIDEP-0103.

### 4.3 Gerber Files

To download the Gerber files, see the design files at TIDEP-0103.

### 4.4 Assembly Drawings

To download the assembly drawings, see the design files at TIDEP-0103.

### 5 Software Files

To download the software files, see the design files at TIDEP-0103.

### 6 Related Documentation

- 1. Wikipedia, Parallel Redundancy Protocol
- 2. Texas Instruments, AM572x SitaraTM Processors Silicon Revision 2.0 Data Sheet
- 3. Texas Instruments, AM437x Sitara Processors
- 4. Texas Instruments, AM335x Sitara Processors
- 5. Texas Instruments, Processor SDK for Linux Getting Started Guide
- 6. Texas Instruments, Processor SDK Linux HSR, PRP
- 7. University of Brescia, IEC61850 One World, One Technology, One Standard

### 6.1 Trademarks

Sitara is a trademark of Texas Instruments. NEON is a trademark of Arm Limited. ARM, Cortex are registered trademarks of Arm Limited. EtherCAT is a registered trademark of Beckhoff Automation GMbH. EtherCAT is a registered trademark of Beckhoff Automation GmbH, Germany. Ethernet POWERLINK is a trademark of Bernecker + Rainer Industrie-ElektronikGes.m.b.H.. EtherNet/IP is a trademark of ODVA, Inc. PROFINET, PROFIBUS, PROFINET IRT are registered trademarks of PROFIBUS and PROFINET International (PI). Sercos III is a trademark of Sercos International. SERCOS is a registered trademark of Sercos International. Linux is a registered trademark of The Linux Foundation. All other trademarks are the property of their respective owners.

### 7 About the Author

**RON BIRKETT** is an Applications Engineering Manager at Texas Instruments, where he is responsible for providing technical support and training on Linux running on Embedded Systems. He received his Master of Science in Computer Science from the University of Texas at Dallas, Dallas, TX.

Design Files

15



Revision History

www.ti.com

### **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from December 1, 2017 to December 31, 2018 (from * Revision (December 2017) to A Revision) |                        | Page |
|----------------------------------------------------------------------------------------------------|------------------------|------|
| •                                                                                                  | Added AM437x section   | 5    |
| •                                                                                                  | Added AM3359 section   | 6    |
| •                                                                                                  | Added PRU-ICSS section | 6    |

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated