# Analog Engineer's Circuit Single-Supply, Low-Input Voltage, Full-Wave Rectifier Circuit

TEXAS INSTRUMENTS

## **Design Goals**

| Input             |                   | Output            |                   | Supply          |                 |                  |
|-------------------|-------------------|-------------------|-------------------|-----------------|-----------------|------------------|
| V <sub>iMin</sub> | V <sub>iMax</sub> | V <sub>oMin</sub> | V <sub>oMax</sub> | V <sub>cc</sub> | V <sub>ee</sub> | V <sub>ref</sub> |
| 5 mVpp            | 400 mVpp          | 2.5 mVpp          | 200 mVpp          | 5 V             | –0.23 V         | 0 V              |

#### **Design Description**

This single-supply precision absolute value circuit is optimized for low-input voltages. It is designed to function up to 50 kHz and has excellent linearity at signal levels as low as 5 mVpp. The design uses a negative charge pump (such as LM7705) on the negative op amp supply rails to maintain linearity with signal levels near 0 V.



#### **Design Notes**

- 1. Observe common-mode and output swing limitations of op amps.
- 2. R<sub>3</sub> should be sized small enough that the leakage current from D<sub>1</sub> does not cause errors in positive input cycles while ensuring the op amp can drive the load.
- 3. Use a fast switching diode for D<sub>1</sub>.
- 4. Removing the input buffer will allow for input signals with peak-to-peak values twice as large as the supply voltage at the expense of lower input impedance and slight gain error.
- 5. Use precision resistors to minimize gain error.

1



## **Design Steps**

1. Circuit analysis for positive input signals.



$$\frac{V_{o}}{V_{i}} = \left(-\frac{R_{2}}{R_{1}}\right) + \left(1 + \frac{R_{2}}{R_{1}}\right) = 1$$

 $V_0 = V_i$ 

2. Circuit analysis for negative input signals.



$$\frac{V_0}{V_i} = \left(-\frac{R_2}{R_1}\right) = -1$$

$$V_0 = -V_i$$

3. Select  $R_1$ ,  $R_2$ , and  $R_3$ .

$$\frac{V_0}{V_i}=~-\frac{R_2}{R_1}$$

If  $R_2 = R_1$  then  $V_0 = -V_i$ 

Set 
$$R_1 = R_2 = R_3 = 1$$
 k $\Omega$ 



## **Design Simulations**

## **Transient Simulation Results**



400 mVpp at 1 kHz Input

3



#### **Design References**

See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library.

See circuit SPICE simulation file SBOC506.

See TIPD124, Single-Supply Low-Input Voltage Optimized Precision Full-Wave Rectifier Reference Design.

#### **Design Featured Op Amp**

| OPA350            |                |  |  |  |
|-------------------|----------------|--|--|--|
| V <sub>ss</sub>   | 2.7 V to 5.5 V |  |  |  |
| V <sub>inCM</sub> | Rail-to-rail   |  |  |  |
| V <sub>out</sub>  | Rail-to-rail   |  |  |  |
| V <sub>os</sub>   | 150 μV         |  |  |  |
| Ι <sub>q</sub>    | 5.2 mA/Ch      |  |  |  |
| l <sub>b</sub>    | 0.5 pA         |  |  |  |
| UGBW              | 38 MHz         |  |  |  |
| SR                | 22 V/µs        |  |  |  |
| #Channels         | 1, 2, and 4    |  |  |  |
| OPA350            |                |  |  |  |

#### **Design Alternate Op Amp**

| OPA353            |                |  |  |  |
|-------------------|----------------|--|--|--|
| V <sub>ss</sub>   | 2.7 V to 5.5 V |  |  |  |
| V <sub>inCM</sub> | Rail-to-rail   |  |  |  |
| V <sub>out</sub>  | Rail-to-rail   |  |  |  |
| V <sub>os</sub>   | 3 mV           |  |  |  |
| l <sub>q</sub>    | 5.2 mA         |  |  |  |
| ۱ <sub>b</sub>    | 0.5 pA         |  |  |  |
| UGBW              | 44 MHz         |  |  |  |
| SR                | 22 V/µs        |  |  |  |
| #Channels         | 1, 2, and 4    |  |  |  |
| OPA353            |                |  |  |  |

#### **Revision History**

4

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from February 1, 2018 to February 4, 2019

Page

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated