## TLC2932 Evaluation Module Technical Reference

SLAU003A October 1997







#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1997, Texas Instruments Incorporated

#### **Preface**

### **Read This First**

#### About This Manual

The Texas Instruments (TI™) TLC2932 Evaluation Module Technical Reference Manual for the TLC2932 high-performance phase-locked loop provides information to assist managers and hardware/software engineers in application development.

#### How to Use This Manual

This document contains the following chapters:

Chapter 1 Overview

A general description of the TLC2932 Evaluation Module (TLC2932EVM), key features, and a functional overview are included.

Chapter 2 Hardware

A general description of the TLC2932EVM hardware is included.

Appendix A TLC2932 Data Sheet

A copy of the TLC2932 data sheet is included.

Appendix B TC9122P Data Sheet Summary

A summary of the TC9122P data sheet is included.

#### Symbol Convention

This document uses the following convention:

TC TOSHIBA device number prefix

#### Information About Cautions and Warnings

This book may contain cautions and warnings.

This is an example of a caution statement.

A caution statement describes a situation that could potentially damage your software or equipment.

This is an example of a warning statement.

A warning statement describes a situation that could potentially cause harm to <u>you</u>.

The information in a caution or a warning is provided for your protection. Please read each caution and warning carefully.

#### Related Documentation From Texas Instruments

- **TLC2932 High-Performance Phase-Locked Loop Data Sheet** (literature number SLAS097E) is included in Appendix A of this book. It contains electrical specifications, available temperature options, general overview of the device, and application information.
- TLC2932 Phase-Locked Loop Building Block With Analog Voltage-Controlled Oscillator and Phase Frequency Detector Application Report (literature number SLAA011B) contains an overview of phase-locked loop functional blocks, transfer function analyses, evaluation module (EVM) board design, and performance characteristics.
- **Data Acquisition Circuits Data Book** (literature number SLAD001) contains the data sheets for devices that perform analog-to-digital, digital-to-analog, and related functions. It also has selection tables and package and ordering information.

#### FCC Warning

This equipment is intended for use in a laboratory test environment only. It generates, uses, and can radiate radio frequency energy and has not been tested for compliance with the limits of computing devices pursuant to subpart J of part 15 of FCC rules, which are designed to provide reasonable protection against radio frequency interference. Operation of this equipment in other environments may cause interference with radio communications, in which case the user at his own expense will be required to take whatever measures may be required to correct this interference.

#### Trademarks

TI is a trademark of Texas Instruments Incorporated.

TOSHIBA is a trademark of TOSHIBA AMERICA, Inc.

#### If You Need Assistance. . .

| If you want to                                                                       | Do this                                                                                                                                           |
|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Request more information about Texas Instruments Mixed Signal Products (MSP)         | Call the Product Information Center (PIC) hotline: (214) 644–5580                                                                                 |
|                                                                                      | Or send a fax to the PIC: (214) 480–7800                                                                                                          |
|                                                                                      | Or write to: Texas Instruments Incorporated Product Information Center, MS 3123 P.O. Box 660246 Dallas, Texas 75266                               |
| Order Texas Instruments documentation                                                | Call the PIC hotline: (214) 644–5580                                                                                                              |
| Ask questions about product operation or report suspected problems                   | Call the PIC hotline: (214) 644–5580                                                                                                              |
| Report mistakes in this document or any other TI Mixed Signal Products documentation | Send a fax to MSP Marketing Documentation<br>Correction:<br>(214) 480–3160                                                                        |
|                                                                                      | Or send your comments to: Texas Instruments Incorporated MSP Marketing Documentation Correction, MS 8710 P.O. Box 660199 Dallas, Texas 75266–0199 |

## **Contents**

| 1 | Over | view                                                                                | 1-1 |
|---|------|-------------------------------------------------------------------------------------|-----|
|   | 1.1  | Introduction                                                                        |     |
|   | 1.2  | TLC2932EVM Operating Specifications                                                 |     |
|   | 1.3  | Evaluation of the Clock Synthesizer                                                 |     |
|   | 110  | 1.3.1 Calculation of the LPF C and R Values                                         |     |
|   |      | 1.3.2 Evaluation Board Output Waveform                                              |     |
|   |      | 1.3.3 Using an Active Filter as the LPF                                             |     |
|   | 1.4  |                                                                                     |     |
|   | 1.4  | Operation Notes                                                                     | 1-7 |
| 2 | Hard | ware                                                                                | 2-1 |
| _ | 2.1  | Board Schematic                                                                     |     |
|   | 2.2  | Power, Ground, and Capacitor Connections                                            |     |
|   | 2.3  | Board Layout                                                                        |     |
|   | 2.4  | Board Layers                                                                        |     |
|   | 2.5  | Part Descriptions                                                                   |     |
|   | 2.5  | r art Descriptions                                                                  | 2-0 |
| Α | TLC  | 2932 Data Sheet                                                                     | A-1 |
|   | A.1  | TLC2932 Data Sheet                                                                  |     |
| В | TC91 | I22P Data Sheet Summary                                                             | B-1 |
|   | B.1  | Reference Information for the TC9122P Programmable Counter                          |     |
|   | B.2  | Device Connections                                                                  |     |
|   | B.3  | Terminal Functions                                                                  |     |
|   | B.4  | Absolute Maximum Ratings, T <sub>A</sub> = 25°C                                     |     |
|   | B.5  | Electrical Characteristics at $V_{DD} = 7.5 \text{ V}$ . $T_A = 25^{\circ}\text{C}$ |     |

## **Figures**

| 1–1 | TLC2932EVM Block Diagram                                       | 1-2 |
|-----|----------------------------------------------------------------|-----|
| 1–2 | TLC2932EVM Block Diagram With the Given Conditions Set         | 1-4 |
| 1–3 | VCO Characteristic Curve                                       | 1-5 |
| 1-4 | Input Frequencies and VCO Output Waveform                      | 1-6 |
| 2–1 | TLC2932EVM Board Schematic                                     | 2-3 |
| 2–2 | V <sub>DD</sub> and GND Line Connections and Bypass Capacitors | 2-4 |
| 2–3 | TLC2932EVM Board Layout                                        | 2-5 |
| 2–4 | Layer 1                                                        |     |
| 2–5 | Layer 2                                                        |     |
| 2–6 | Layer 3                                                        | 2-7 |
| 2–7 | Layer 4                                                        | 2-7 |
| B-1 | TC9122P Connections                                            | B-2 |

## **Tables**

| 1–1 | Supply Voltage Operating Specifications | 1-3 |
|-----|-----------------------------------------|-----|
| 2-1 | Part Descriptions                       | 2-8 |
| B-1 | TC9122P Terminal Functions              | B-3 |
| B-2 | TC9122P Absolute Maximum Ratings        | B-3 |
| B-3 | TC9122P Electrical Characteristics      | B-4 |

### **Chapter 1**

### **Overview**

The TLC2932 evaluation module (TLC2932EVM) provides a method to evaluate the performance of the TLC2932 phase-locked-loop (PLL) building block. The TLC2932EVM contains a phase frequency detector (PFD) and a voltage-controlled oscillator (VCO). This manual explains how to construct basic frequency synthesis circuits including the design of a low-pass filter (LPF). This chapter includes the following topics:

| Горі | c                                   | Page |
|------|-------------------------------------|------|
| 1.1  | Introduction                        | 1-2  |
| 1.2  | TLC2932EVM Operating Specifications | 1-3  |
| 1.3  | Evaluation of the Clock Synthesizer | 1-4  |
| 1.4  | Operation Notes                     | 1-7  |

1-1

#### 1.1 Introduction

The TLC2932EVM for the TLC2932IPW Texas Instruments CMOS phase-locked loop (PLL) integrated circuit (IC) contains a TLC2932IPW, two TC9122P programmable counters, a loop filter, and other devices, as shown in Figure 1–1. These devices comprise a clock synthesizer on the module to evaluate basic PLL functionality and performance. The general external connections of the TLC2932EVM are shown in Figure 1–2.

The TLC2932EVM includes the following:

- ☐ A reference frequency is generated by the crystal (XTAL) oscillator and supplied to PFD input through the programmable counter. An external reference (F-ref in) can be input through the Baby N Connector (BNC).
- ☐ The 14.31818-MHz XTAL oscillator on the EVM is a standard part. It can be replaced by any other XTAL oscillator with an oscillation frequency in the functional range of the TC9122P programmable counter.
- ☐ A lag-lead filter standard connection is available on the board. For more flexible filter design, a free area beside the socket of TLC2932IPW is provided.
- Dip switches on the board are used to set the TC9122P programmable counter and can be used to set the N/M counter as a frequency synthesizer.

Figure 1-1. TLC2932EVM Block Diagram



#### 1.2 TLC2932EVM Operating Specifications

If the on-board XTAL oscillator supplied with the EVM is used,  $DV_{DD}$  should be adjusted to 5.5 V instead of 5 V nominal because of the improved performance of the TC9122P counter at the higher  $DV_{DD}$ .

Table 1–1 lists the supply voltage operating specifications.

Table 1–1. Supply Voltage Operating Specifications

| Clock Generator Used                                  | DV <sub>DD</sub><br>(nominal) (V) | AV <sub>DD</sub><br>(nominal) (V) |
|-------------------------------------------------------|-----------------------------------|-----------------------------------|
| On-board oscillator with TC9122P programmable counter | 5.5                               | 5                                 |
| Externally applied reference frequency at F–ref in    | 5                                 | 5                                 |

#### 1.3 Evaluation of the Clock Synthesizer

This section includes a typical evaluation using the TLC2932EVM. The PLL block [voltage-controlled oscillator (VCO), phase frequency detector (PFD), low-pass filter (LPF), and counter] parameters of this evaluation include the following:

VCO: R1 = 2.2 k $\Omega$  as R<sub>BIAS</sub>, lock frequency = 14.31818 MHz

PFD: Comparison frequency = f<sub>REF</sub> = 15.734 kHz, 14.31818-MHz XTAL oscillator as reference

LPF: Lag-lead filter C and R values are calculated in the following section

Counter: N/M = 455/910, 1/2 divide prescalar (P = 2)

Figure 1–2 shows a block diagram of the TLC2932EVM with the given conditions set.

Figure 1-2. TLC2932EVM Block Diagram With the Given Conditions Set



#### 1.3.1 Calculation of the LPF C and R Values

This section examines the calculations used to derive the C and R values for the lag-lead filter. The design parameters selected for this example include the following:

VCO range: Selected from the VCO characteristic curve below (see Figure 1–3)

Lock up time:  $t_S = 1 \text{ ms}$ 

P .. N count: 910

Damping factor:  $\zeta = 0.7$ 

Selected radians to lock-up time:  $\omega_n t_s = 4.5 \text{ rad}$ 

Natural angular frequency:  $\omega_{\text{n}} = \omega_{\text{n}} t_{\text{s}} / t_{\text{s}} = 4500 \text{ rad/sec}$  (1)

Figure 1-3. VCO Characteristic Curve



In the case of the lag-lead filter,  $\omega_{\text{n}}$  and  $\zeta$  are calculated according to the following equations:

VCO IN - Control Voltage - V

$$\omega_{\mathsf{n}} = \sqrt{(\mathsf{Kp} \cdot \mathsf{Kv})/\{(\mathsf{P} \cdot \mathsf{N}) \cdot (\mathsf{T1} + \mathsf{T2})\}} \tag{2}$$

$$\zeta = (\omega_{\text{n}}/2) \cdot \left[ \text{T2} + \left[ \text{N}/(\text{Kp} \cdot \text{Kv}) \right] \right]$$

$$(\text{T1} = \text{R2} \cdot \text{C1}, \text{T2} = \text{R3} \cdot \text{C1})$$
(3)

PFD gain

$$Kp = \frac{V_{OH} - V_{OL}}{4\pi} \approx 0.32 \text{ V/rad}$$
 (4)

where VOH and VOL are obtained from the data sheet

VCO gain from Figure 1-3

0

$$Kv = \left[ \left\{ (32 - 12)MHz \cdot 10^6 \right\} / (4 - 1)V \right] \cdot 2\pi$$
 (5)  
 $\approx 41.9 \text{ Mrad/V/sec}$ 

The R2 and R3 values for the LPF are calculated according to the following equations:

$$\begin{aligned} \text{R2} &= \left[ \left\{ \left( \text{Kp} \cdot \text{Kv}/\omega_n^2 \right) \cdot 1/(\text{P} \cdot \text{N}) \right\} - \left\{ \left( 2\zeta/\omega_n \right) + \text{N}/(\text{Kp} \cdot \text{Kv}) \right\} \right] / \text{C1} \end{aligned} \tag{6}$$
 
$$\text{R3} &= \left\{ \left( 2\zeta/\omega_n \right) - \text{N}/(\text{Kp} \cdot \text{Kv}) \right\} / \text{C1} \end{aligned}$$

When C1 is set to 1  $\mu$ F, the R2 and R3 calculated values are:

R2 = 470 
$$\Omega$$
, R3 = 240  $\Omega$ 

Capacitor C2 is added to minimize high-frequency pickup at the VCO input, and the C2 value should be set equal to or smaller than  $C1 \cdot 1/10$  to have a minimal effect on the LPF poles, hence:

 $C2 = 0.1 \mu F$  is selected for this application.

#### 1.3.2 Evaluation Board Output Waveform

Figure 1–4 shows the input frequencies and the VCO output waveform using the C and R values calculated in the previous section.

Figure 1-4. Input Frequencies and VCO Output Waveform



#### 1.3.3 Using an Active Filter as the LPF

For active filtering on the EVM, space is available to build the filter using an operational amplifier. Note the inverted output of the filter; this inverted output can be compensated for by changing the JP2 connections of 1 to 4, 2 to 3 (normally 1 to 2, 3 to 4 for lag-lead filter).

To find the best C and R values for each application, some evaluation may be required. The LPF characteristics resulting from standard values of R and C can cause the PLL performance to be slightly different from theoretical results.

#### 1.4 Operation Notes

| when an external reference frequency is input through the J1 connector, an R7 resistor should be inserted as termination.                                                                                                                     |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| The VCO output should drive only one external device to avoid overload.                                                                                                                                                                       |
| Because this evaluation board has a high-frequency VCO functional block, it requires the closest connection and shortest possible lead-in of each I/O to optimize board performance.                                                          |
| The supply voltage for this board should be 5 V or as specified in Section 1.2, <i>TLC2932EVM Operating Specifications</i> , as determined by the peripheral IC supply voltage requirements, because the TLC2932IPW can use both 5 V and 3 V. |
| For details of the 74AC11074 prescalar on this board, see the TI <i>CMOS Data Book</i> .                                                                                                                                                      |
| For a description of the programmable counter functions, see the general reference information included in this document from the TOSHIBA TC9122P data sheet.                                                                                 |
| A bypass capacitor for the BIAS terminal should be used for any application and placed as close as possible to terminal 13. This capacitor is included on the TLC2932EVM and designated as C17.                                               |

## Chapter 2

## Hardware

This chapter includes the following topics:

| Горіс |                                          | Page |
|-------|------------------------------------------|------|
| 2.1   | Board Schematic                          | 2-2  |
| 2.2   | Power, Ground, and Capacitor Connections | 2-4  |
| 2.3   | Board Layout                             | 2-4  |
| 2.4   | Board Layers                             | 2-6  |
| 2.5   | Part Descriptions                        | 2-8  |

2-1

#### 2.1 Board Schematic

The TLC2932EVM board schematic is shown in Figure 2-1.



Figure 2-1. TLC2932EVM Board Schematic

#### 2.2 Power, Ground, and Capacitor Connections

The power, ground, and capacitor connections of the TLC2932EVM are shown in Figure 2–2.

Figure 2–2. V<sub>DD</sub> and GND Line Connections and Bypass Capacitors



#### 2.3 Board Layout

The TLC2932EVM board layout is shown in Figure 2-3.



Figure 2–3. TLC2932EVM Board Layout

#### 2.4 Board Layers

Figure 2–4. Layer 1



Figure 2–5. Layer 2



Figure 2–6. Layer 3



Figure 2–7. Layer 4



#### 2.5 Part Descriptions

The TLC2932EVM parts are listed in Table 2–1.

Table 2–1. Part Descriptions

| Number | Quantity | Reference                                                   | Description                                                                               |
|--------|----------|-------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| 1      | 1        | C1                                                          | 1-μF ceramic capacitor, 0.2-inch LS, (AVX SR30C105KAA or equivalent)                      |
| 2      | 1        | C2                                                          | 0.1-μF ceramic capacitor, 0.2-inch LS, (AVX SR215C104KAA or equivalent)                   |
| 3      | 7        | C3, C5, C7, C9 C11, C13,<br>C15                             | 10-μF 16-V aluminum capacitors                                                            |
| 4      | 5        | C4, C6, C8, C10, C12                                        | 0.1-μF ceramic capacitors,<br>0.2 inch LS, radial lead (AVX SR21C104KAA or<br>equivalent) |
| 5      | 3        | C14, C16, C17                                               | 0.022-μF capacitors, X7R, 1206 SMT                                                        |
| 6      | 1        | JP1                                                         | Header 2 x 2                                                                              |
| 7      | 1        | JP3                                                         | Header 3 x 2                                                                              |
| 8      | 2        | J1, J2                                                      | BNC connectors, PCB mount, RT angle                                                       |
| 9      | 10       | J3, J4, J5, J6, J7, J8, J9,<br>J10, J11, J12                | Pin sockets                                                                               |
| 10     | 1        | R1                                                          | 2.2 kΩ, 5%, 1/4 W resistor                                                                |
| 11     | 1        | R2                                                          | 470 Ω, 5%, 1/4 W resistor                                                                 |
| 12     | 1        | R3                                                          | 240 Ω, 5%, 1/4 W resistor                                                                 |
| 13     | 3        | R4, R5, R6                                                  | 47 kΩ, 5%, 1/4 W resistors                                                                |
| 14     | 2        | S1, S2                                                      | 12-position DIP switch                                                                    |
| 15     | 1        | <b>S</b> 3                                                  | 3-position DIP switch                                                                     |
| 16     | 2        | (JP1, JP3)                                                  | Shorting plug, header pin                                                                 |
| 17     | 2        | TB1, TB2                                                    | Term block, screw terminal                                                                |
| 18     | 10       | TP1, TP2, TP3, TP4, TP5,<br>TP11, TP12, TP13, TP14,<br>TP15 | Terminal, test point                                                                      |
| 19     | 1        | U1                                                          | XTAL oscillator 14.31818 MHz                                                              |
| 20     | 2        | U2, U5                                                      | TC9122 programmable counter                                                               |
| 21     | 2        | U3, U4                                                      | 74AC11074 prescalar                                                                       |
| 22     | 1        | U6                                                          | TLC2932 PLL functional block                                                              |
| 23     | 2        | [JP2] (1-2, 3-4)                                            | Bus wire, #24                                                                             |
| 24     | 1        |                                                             | PC board                                                                                  |

## Appendix A

## **TLC2932 Data Sheet**

This appendix presents a copy of the TLC2932 data sheet.

A-1

#### A.1 TLC2932 Data Sheet

#### Voltage-Controlled Oscillator (VCO) Section:

- Complete Oscillator Using Only One External Bias Resistor (R<sub>BIAS</sub>)
- Lock Frequency: 22 MHz to 50 MHz ( $V_{DD}$  = 5 V ±5%,  $T_A$  = -20°C to 75°C, ×1 Output) 11 MHz to 25 MHz ( $V_{DD}$  = 5 V ±5%,  $T_A$  = -20°C to 75°C, ×1/2 Output)
- Output Frequency . . . ×1 and ×1/2
   Selectable
- Phase-Frequency Detector (PFD) Section Includes a High-Speed Edge-Triggered Detector With Internal Charge Pump
- Independent VCO, PFD Power-Down Mode
- Thin Small-Outline Package (14 terminal)
- CMOS Technology
- Typical Applications:
  - Frequency Synthesis
  - Modulation/Demodulation
  - Fractional Frequency Division
- Application Report Available†
- CMOS Input Logic Level

#### PW PACKAGE<sup>†</sup> (TOP VIEW)



<sup>†</sup> Available in tape and reel only and ordered as the TLC2932IPWLE.

NC - No internal connection

#### description

The TLC2932I is designed for phase-locked-loop (PLL) systems and is composed of a voltage-controlled oscillator (VCO) and an edge-triggered-type phase frequency detector (PFD). The oscillation frequency range of the VCO is set by an external bias resistor ( $R_{BIAS}$ ). The VCO has a 1/2 frequency divider at the output stage. The high-speed PFD with internal charge pump detects the phase difference between the reference frequency input and signal frequency input from the external counter. Both the VCO and the PFD have inhibit functions, which can be used as a power-down mode. The TLC2932I is suitable for use as a high-performance PLL due to the high speed and stable oscillation capability of the device.

#### functional block diagram



#### **AVAILABLE OPTIONS**

|               | PACKAGE               |
|---------------|-----------------------|
| TA            | SMALL OUTLINE<br>(PW) |
| −20°C to 75°C | TLC2932IPWLE          |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

†TLC2932 Phase-Locked-Loop Building Block With Analog Voltage-Controlled Oscillator and Phase Frequency Detector (SLAA011)



#### **Terminal Functions**

| TERMINAL              |     | 1.,, | PERCENTION                                                                                                                                                 |  |
|-----------------------|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                  | NO. | 1/0  | DESCRIPTION                                                                                                                                                |  |
| FIN-A                 | 4   | I    | Input reference frequency f(REF IN) is applied to FIN-A.                                                                                                   |  |
| FIN-B                 | 5   | I    | Input for VCO external counter output frequency $f_{(FIN-B)}$ . FIN-B is nominally provided from the external counter.                                     |  |
| LOGIC GND             | 7   |      | GND for the internal logic.                                                                                                                                |  |
| LOGIC V <sub>DD</sub> | 1   |      | Power supply for the internal logic. This power supply should be separate from VCO $V_{\mbox{DD}}$ to reduce cross-coupling between supplies.              |  |
| NC                    | 8   |      | No internal connection.                                                                                                                                    |  |
| PFD INHIBIT           | 9   | I    | PFD inhibit control. When PFD INHIBIT is high, PFD output is in the high-impedance state, see Table 3.                                                     |  |
| PFD OUT               | 6   | 0    | PFD output. When the PFD INHIBIT is high, PFD output is in the high-impedance state.                                                                       |  |
| BIAS                  | 13  | I    | Bias supply. An external resistor ( $R_{BIAS}$ ) between VCO $V_{DD}$ and BIAS supplies bias for adjusting the oscillation frequency range.                |  |
| SELECT                | 2   | I    | VCO output frequency select. When SELECT is high, the VCO output frequency is $\times 1/2$ and when low, the output frequency is $\times 1$ , see Table 1. |  |
| VCO IN                | 12  | I    | VCO control voltage input. Nominally the external loop filter output connects to VCO IN to control VCO oscillation frequency.                              |  |
| VCO INHIBIT           | 10  | I    | VCO inhibit control. When VCO INHIBIT is high, VCO OUT is low (see Table 2).                                                                               |  |
| VCO GND               | 11  |      | GND for VCO.                                                                                                                                               |  |
| VCO OUT               | 3   | 0    | VCO output. When the VCO INHIBIT is high, VCO output is low.                                                                                               |  |
| VCO V <sub>DD</sub>   | 14  |      | Power supply for VCO. This power supply should be separated from LOGIC $\ensuremath{V_{DD}}$ to reduce cross-coupling between supplies.                    |  |

#### detailed description

#### VCO oscillation frequency

The VCO oscillation frequency is determined by an external resistor (R<sub>BIAS</sub>) connected between the VCO V<sub>DD</sub> and the BIAS terminals. The oscillation frequency and range depends on this resistor value. The bias resistor value for the minimum temperature coefficient is nominally 3.3 k $\Omega$  with 3-V at the VCO V<sub>DD</sub> terminal and nominally 2.2 k $\Omega$  with 5-V at the VCO V<sub>DD</sub> terminal. For the lock frequency range refer to the recommended operating conditions. Figure 1 shows the typical frequency variation and VCO control voltage.



Figure 1. VCO Oscillation Frequency



#### VCO output frequency 1/2 divider

The TLC2932I SELECT terminal sets the  $f_{\rm OSC}$  or 1/2  $f_{\rm OSC}$  VCO output frequency as shown in Table 1. The 1/2  $f_{\rm OSC}$  output should be used for minimum VCO output jitter.

Table 1. VCO Output 1/2 Divider Function

| SELECT | VCO OUTPUT           |
|--------|----------------------|
| Low    | fosc                 |
| High   | 1/2 f <sub>osc</sub> |

#### **VCO** inhibit function

The VCO has an externally controlled inhibit function which inhibits the VCO output. A high level on the VCO INHIBIT terminal stops the VCO oscillation and powers down the VCO. The output maintains a low level during the power-down mode, refer to Table 2.

**Table 2. VCO Inhibit Function** 

| VCO INHIBIT | VCO OSCILLATOR | VCO OUTPUT | IDD(VCO)   |
|-------------|----------------|------------|------------|
| Low         | Active         | Active     | Normal     |
| High        | Stopped        | Low level  | Power Down |

#### PFD operation

The PFD is a high-speed, edge-triggered detector with an internal charge pump. The PFD detects the phase difference between two frequency inputs supplied to FIN–A and FIN–B as shown in Figure 2. Nominally the reference is supplied to FIN–A, and the frequency from the external counter output is fed to FIN–B.



Figure 2. PFD Function Timing Chart

#### PFD output control

A high level on the PFD INHIBIT terminal places the PFD output in the high-impedance state and the PFD stops phase detection as shown in Table 3. A high level on the PFD INHIBIT terminal also can be used as the power-down mode for the PFD.

**Table 3. VCO Output Control Function** 

| PFD INHIBIT | DETECTION | PFD OUTPUT | I <sub>DD(PFD)</sub> |
|-------------|-----------|------------|----------------------|
| Low         | Active    | Active     | Normal               |
| High        | Stopped   | Hi-Z       | Power Down           |



#### schematics

#### VCO block schematic



#### PFD block schematic



#### absolute maximum ratings†

| Supply voltage (each supply), V <sub>DD</sub> (see Note 1)                           | 7 V            |
|--------------------------------------------------------------------------------------|----------------|
| Input voltage range (each input), V <sub>I</sub> (see Note 1)                        |                |
| Input current (each input), I <sub>I</sub>                                           | ±20 mA         |
| Output current (each output), IO                                                     | ±20 mA         |
| Continuous total power dissipation, at (or below) T <sub>A</sub> = 25°C (see Note 2) | 700 mW         |
| Operating free-air temperature range, T <sub>A</sub>                                 | −20°C to 75°C  |
| Storage temperature range, T <sub>stq</sub>                                          | –65°C to 150°C |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                         | 260°C          |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values are with respect to network GND.

2. For operation above 25°C free-air temperature, derate linearly at the rate of 5.6 mW/°C.



#### recommended operating conditions

| PAR                                                       | AMETER                | MIN  | NOM | MAX      | UNIT    |
|-----------------------------------------------------------|-----------------------|------|-----|----------|---------|
| Complementaria No (analy averally and Nata 2)             | V <sub>DD</sub> = 3 V | 2.85 | 3   | 3.15     |         |
| Supply voltage, V <sub>DD</sub> (each supply, see Note 3) | V <sub>DD</sub> = 5 V | 4.75 | 5   | 5.25     | V       |
| Input voltage, V <sub>I</sub> (inputs except VCO IN)      |                       | 0    |     | $V_{DD}$ | V       |
| Output current, IO (each output)                          |                       | 0    |     | ±2       | mA      |
| VCO control voltage at VCO IN                             |                       | 0.9  |     | $V_{DD}$ | V       |
| Lock from the property of profession                      | V <sub>DD</sub> = 3 V | 14   |     | 21       | N41.1-  |
| Lock frequency (×1 output)                                | V <sub>DD</sub> = 5 V | 22   |     | 50       | MHz     |
| Last for many ( 4/0 autout)                               | V <sub>DD</sub> = 3 V | 7    |     | 10.5     | N 41 1- |
| Lock frequency (×1/2 output)                              | V <sub>DD</sub> = 5 V | 11   |     | 25       | MHz     |
| Pige register Paul                                        | V <sub>DD</sub> = 3 V | 2.2  | 3.3 | 4.3      | kΩ      |
| Bias resistor, RBIAS                                      | V <sub>DD</sub> = 5 V | 1.5  | 2.2 | 3.3      | N22     |

NOTE 3: It is recommended that the logic supply terminal (LOGIC V<sub>DD</sub>) and the VCO supply terminal (VCO V<sub>DD</sub>) should be at the same voltage and separated from each other.

## electrical characteristics over recommended operating free-air temperature range, $V_{DD}$ = 3 V (unless otherwise noted)

#### VCO section

|                         | PARAMETER                                      | TEST CONDITIONS              | MIN | TYP  | MAX | UNIT |
|-------------------------|------------------------------------------------|------------------------------|-----|------|-----|------|
| Vон                     | High-level output voltage                      | $I_{OH} = -2 \text{ mA}$     | 2.4 |      |     | V    |
| VOL                     | Low-level output voltage                       | $I_{OL} = 2 \text{ mA}$      |     |      | 0.3 | V    |
| V <sub>IT</sub>         | Input threshold voltage at SELECT, VCO INHIBIT |                              | 0.9 | 1.5  | 2.1 | V    |
| II                      | Input current at SELECT, VCO INHIBIT           | $V_I = V_{DD}$ or GND        |     |      | ±1  | μΑ   |
| Z <sub>i</sub> (VCO IN) | Input impedance                                | VCO IN = 1/2 V <sub>DD</sub> |     | 10   |     | ΜΩ   |
| IDD(INH)                | VCO supply current (inhibit)                   | See Note 4                   |     | 0.01 | 1   | μΑ   |
| IDD(VCO)                | VCO supply current                             | See Note 5                   | _   | 5    | 15  | mA   |

NOTES: 4. Current into VCO  $V_{DD}$ , when VCO INHIBIT =  $V_{DD}$ , PFD is inhibited.

#### PFD section

|                      | PARAMETER                                | TEST CONDITIONS                              | MIN | TYP  | MAX | UNIT      |
|----------------------|------------------------------------------|----------------------------------------------|-----|------|-----|-----------|
| VOH                  | High-level output voltage                | $I_{OH} = -2 \text{ mA}$                     | 2.7 |      |     | V         |
| VOL                  | Low-level output voltage                 | $I_{OL} = 2 \text{ mA}$                      |     |      | 0.2 | V         |
| IOZ                  | High-impedance-state output current      | PFD INHIBIT = high,<br>$V_I = V_{DD}$ or GND |     |      | ±1  | μΑ        |
| VIH                  | High-level input voltage at FIN-A, FIN-B |                                              | 2.7 |      |     | V         |
| V <sub>IL</sub>      | Low-level input voltage at FIN-A, FIN-B  |                                              |     |      | 0.5 | V         |
| VIT                  | Input threshold voltage at PFD INHIBIT   |                                              | 0.9 | 1.5  | 2.1 | V         |
| Ci                   | Input capacitance at FIN-A, FIN-B        |                                              |     | 5    |     | pF        |
| Zi                   | Input impedance at FIN-A, FIN-B          |                                              |     | 10   |     | $M\Omega$ |
| $I_{DD(Z)}$          | High-impedance-state PFD supply current  | See Note 6                                   |     | 0.01 | 1   | μΑ        |
| I <sub>DD(PFD)</sub> | PFD supply current                       | See Note 7                                   |     | 0.1  | 1.5 | mA        |

NOTES: 6. Current into LOGIC  $V_{DD}$ , when FIN-A, FIN-B = GND, PFD INHIBIT =  $V_{DD}$ , no load, and VCO OUT is inhibited.



<sup>5.</sup> Current into VCO  $V_{DD}$ , when VCO IN = 1/2  $V_{DD}$ ,  $R_{BIAS}$  = 3.3  $k\Omega$ , VCO INHIBIT = GND, and PFD is inhibited.

<sup>7.</sup> Current into LOGIC V<sub>DD</sub>, when FIN–A, FIN–B = 1 MHz (V<sub>I(PP)</sub> = 3 V, rectangular wave), NC = GND, no load, and VCO OUT is inhibited.

SLAS097E - SEPTEMBER 1994 - REVISED MAY 1997

## operating characteristics over recommended operating free-air temperature range, $V_{DD} = 3 \text{ V}$ (unless otherwise noted)

#### **VCO** section

|                   | PARAMETER                                           | TEST CONDITIONS                                                                                  | MIN | TYP  | MAX | UNIT |
|-------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------|-----|------|-----|------|
| fosc              | Operating oscillation frequency                     | $R_{BIAS} = 3.3 \text{ k}\Omega$ , VCO IN = 1/2 $V_{DD}$                                         | 15  | 19   | 23  | MHz  |
| ts(fosc)          | Time to stable oscillation (see Note 8)             | Measured from VCO INHIBIT↓                                                                       |     |      | 10  | μs   |
|                   | Piecetine                                           | C <sub>L</sub> = 15 pF, See Figure 3                                                             |     | 7    | 14  |      |
| t <sub>r</sub>    | Rise time                                           | C <sub>L</sub> = 50 pF, See Figure 3                                                             |     | 14   |     | ns   |
|                   | Fall time                                           | C <sub>L</sub> = 15 pF, See Figure 3                                                             |     | 6    | 12  |      |
| tf                |                                                     | C <sub>L</sub> = 50 pF, See Figure 3                                                             |     | 10   |     | ns   |
|                   | Duty cycle at VCO OUT                               | $R_{BIAS} = 3.3 \text{ k}\Omega$ , VCO IN = 1/2 $V_{DD}$ ,                                       | 45% | 50%  | 55% |      |
| $\alpha_{(fosc)}$ | Temperature coefficient of oscillation frequency    | $R_{BIAS} = 3.3 \text{ k}\Omega$ , VCO IN = 1/2 $V_{DD}$ , $T_{A} = -20^{\circ}\text{C}$ to 75°C |     | 0.04 |     | %/°C |
| kSVS(fosc)        | Supply voltage coefficient of oscillation frequency | R <sub>BIAS</sub> = 3.3 kΩ, VCO IN = 1.5 V, V <sub>DD</sub> = 2.85 V to 3.15 V                   |     | 0.02 |     | %/mV |
|                   | Jitter absolute (see Note 9)                        | R <sub>BIAS</sub> = 3.3 kΩ                                                                       |     | 100  |     | ps   |

NOTES: 8. The time period to the stable VCO oscillation frequency after the VCO INHIBIT terminal is changed to a low level.

9. The low-pass-filter (LPF) circuit is shown in Figure 28 with calculated values listed in Table 7. Jitter performance is highly dependent on circuit layout and external device characteristics. The jitter specification was made with a carefully designed PCB with no device socket.

#### PFD section

|                  | PARAMETER                               | TEST CONDITIONS                      | MIN | TYP | MAX | UNIT |
|------------------|-----------------------------------------|--------------------------------------|-----|-----|-----|------|
| f <sub>max</sub> | Maximum operating frequency             |                                      | 20  |     |     | MHz  |
| tPLZ             | PFD output disable time from low level  |                                      |     | 21  | 50  |      |
| tPHZ             | PFD output disable time from high level |                                      |     | 23  | 50  | ns   |
| t <sub>PZL</sub> | PFD output enable time to low level     | See Figures 4 and 5 and Table 4      |     | 11  | 30  |      |
| <sup>t</sup> PZH | PFD output enable time to high level    |                                      |     | 10  | 30  | ns   |
| t <sub>r</sub>   | Rise time                               | Cr = 15 pF   Soo Figure 4            |     | 2.3 | 10  | ns   |
| t <sub>f</sub>   | Fall time                               | C <sub>L</sub> = 15 pF, See Figure 4 |     | 2.1 | 10  | ns   |

SLAS097E - SEPTEMBER 1994 - REVISED MAY 1997

## electrical characteristics over recommended operating free-air temperature range, $V_{DD} = 5 \text{ V}$ (unless otherwise noted)

#### **VCO** section

|                         | PARAMETER                                      | TEST CONDITIONS              | MIN | TYP  | MAX | UNIT      |
|-------------------------|------------------------------------------------|------------------------------|-----|------|-----|-----------|
| VOH                     | High-level output voltage                      | $I_{OH} = -2 \text{ mA}$     | 4   |      |     | V         |
| VOL                     | Low-level output voltage                       | $I_{OL} = 2 \text{ mA}$      |     |      | 0.5 | V         |
| VIT                     | Input threshold voltage at SELECT, VCO INHIBIT |                              | 1.5 | 2.5  | 3.5 | V         |
| lį                      | Input current at SELECT, VCO INHIBIT           | $V_I = V_{DD}$ or GND        |     |      | ±1  | μΑ        |
| Z <sub>i</sub> (VCO IN) | Input impedance                                | VCO IN = 1/2 V <sub>DD</sub> |     | 10   |     | $M\Omega$ |
| IDD(INH)                | VCO supply current (inhibit)                   | See Note 4                   |     | 0.01 | 1   | μΑ        |
| I <sub>DD(VCO)</sub>    | VCO supply current                             | See Note 5                   |     | 15   | 35  | mA        |

NOTES: 4. Current into VCO  $V_{DD}$ , when VCO INHIBIT =  $V_{DD}$ , and PFD is inhibited.

5. Current into VCO V<sub>DD</sub>, when VCO IN = 1/2 V<sub>DD</sub>, R<sub>BIAS</sub> = 3.3 k $\Omega$ , VCO INHIBIT = GND, and PFD is inhibited.

#### PFD section

|                      | PARAMETER                                | TEST CONDITIONS                                                | MIN | TYP  | MAX | UNIT |
|----------------------|------------------------------------------|----------------------------------------------------------------|-----|------|-----|------|
| Vон                  | High-level output voltage                | I <sub>OH</sub> = 2 mA                                         | 4.5 |      |     | V    |
| VOL                  | Low-level output voltage                 | $I_{OL} = 2 \text{ mA}$                                        |     |      | 0.2 | V    |
| loz                  | High-impedance-state output current      | PFD INHIBIT = high,<br>V <sub>I</sub> = V <sub>DD</sub> or GND |     |      | ±1  | μΑ   |
| VIH                  | High-level input voltage at FIN-A, FIN-B |                                                                | 4.5 |      |     | V    |
| V <sub>IL</sub>      | Low-level input voltage at FIN-A, FIN-B  |                                                                |     |      | 1   | V    |
| VIT                  | Input threshold voltage at PFD INHIBIT   |                                                                | 1.5 | 2.5  | 3.5 | V    |
| Ci                   | Input capacitance at FIN-A, FIN-B        |                                                                |     | 5    |     | pF   |
| Zi                   | Input impedance at FIN-A, FIN-B          |                                                                |     | 10   |     | МΩ   |
| I <sub>DD(Z)</sub>   | High-impedance-state PFD supply current  | See Note 6                                                     |     | 0.01 | 1   | μΑ   |
| I <sub>DD(PFD)</sub> | PFD supply current                       | See Note 7                                                     |     | 0.15 | 3   | mA   |

NOTES: 6. Current into LOGIC  $V_{DD}$ , when FIN-A, FIN-B = GND, PFD INHIBIT =  $V_{DD}$ , no load, and VCO OUT is inhibited.

7. Current into LOGIC V<sub>DD</sub>, when FIN-A, FIN-B = 1 MHz (V<sub>I(PP)</sub> = 5 V, rectangular wave), PFD INHIBIT = GND, no load, and VCO OUT is inhibited.

SLAS097E - SEPTEMBER 1994 - REVISED MAY 1997

## operating characteristics over recommended operating free-air temperature range, $V_{DD} = 5 \text{ V}$ (unless otherwise noted)

#### **VCO** section

|                  | PARAMETER                                           | TEST CONDITIONS                                                                                   | MIN | TYP   | MAX | UNIT |
|------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------|-----|-------|-----|------|
| f <sub>osc</sub> | Operating oscillation frequency                     | $R_{BIAS} = 2.2 \text{ k}\Omega$ , VCO IN = 1/2 $V_{DD}$                                          | 30  | 41    | 52  | MHz  |
| ts(fosc)         | Time to stable oscillation (see Note 8)             | Measured from VCO INHIBIT↓                                                                        |     |       | 10  | μs   |
|                  | Pire the                                            | C <sub>L</sub> = 15 pF, See Figure 3                                                              |     | 5.5   | 10  |      |
| t <sub>r</sub>   | Rise time                                           | C <sub>L</sub> = 50 pF, See Figure 3                                                              |     | 8     |     | ns   |
|                  | Fall time                                           | C <sub>L</sub> = 15 pF, See Figure 3                                                              |     | 5     | 10  |      |
| t <sub>f</sub>   |                                                     | C <sub>L</sub> = 50 pF, See Figure 3                                                              |     | 6     |     | ns   |
|                  | Duty cycle at VCO OUT                               | $R_{BIAS} = 2.2 \text{ k}\Omega$ , VCO IN = 1/2 $V_{DD}$ ,                                        | 45% | 50%   | 55% |      |
| $\alpha$ (fosc)  | Temperature coefficient of oscillation frequency    | R <sub>BIAS</sub> = 2.2 kΩ, VCO IN = $1/2$ V <sub>DD</sub> ,<br>T <sub>A</sub> = $-20$ °C to 75°C |     | 0.06  |     | %/°C |
| kSVS(fosc)       | Supply voltage coefficient of oscillation frequency | R <sub>BIAS</sub> = 2.2 kΩ, VCO IN = 2.5 V,<br>V <sub>DD</sub> = 4.75 V to 5.25 V                 |     | 0.006 |     | %/mV |
|                  | Jitter absolute (see Note 9)                        | $R_{BIAS} = 2.2 \text{ k}\Omega$                                                                  |     | 100   |     | ps   |

NOTES: 8: The time period to the stable VCO oscillation frequency after the VCO INHIBIT terminal is changed to a low level.

9. The LPF circuit is shown in Figure 28 with calculated values listed in Table 7. Jitter performance is highly dependent on circuit layout and external device characteristics. The jitter specification was made with a carefully designed PCB with no device socket.

#### PFD section

|                  | PARAMETER                               | TEST CONDITIONS                      | MIN | TYP | MAX | UNIT |
|------------------|-----------------------------------------|--------------------------------------|-----|-----|-----|------|
| f <sub>max</sub> | Maximum operating frequency             |                                      | 40  |     |     | MHz  |
| tPLZ             | PFD output disable time from low level  |                                      |     | 21  | 40  |      |
| <sup>t</sup> PHZ | PFD output disable time from high level | Occ Figure 4 and 5 and Table 4       |     | 20  | 40  | ns   |
| tPZL             | PFD output enable time to low level     | See Figures 4 and 5 and Table 4      |     | 7.3 | 20  |      |
| <sup>t</sup> PZH | PFD output enable time to high level    |                                      |     | 6.5 | 20  | ns   |
| t <sub>r</sub>   | Rise time                               | C: 15 pF See Figure 4                |     | 2.3 | 10  | ns   |
| t <sub>f</sub>   | Fall time                               | C <sub>L</sub> = 15 pF, See Figure 4 |     | 1.7 | 10  | ns   |

#### PARAMETER MEASUREMENT INFORMATION



Figure 3. VCO Output Voltage Waveform



<sup>†</sup> FIN–A and FIN–B are for reference phase only, not for timing.

Figure 4. PFD Output Voltage Waveform

**Table 4. PFD Output Test Conditions** 

| PARAMETER        | $R_{L}$ | CL    | S <sub>1</sub> | s <sub>2</sub> |
|------------------|---------|-------|----------------|----------------|
| <sup>t</sup> PZH | 1 kΩ    | 15 pF | Open           | Close          |
| <sup>t</sup> PHZ |         |       |                |                |
| t <sub>r</sub>   |         |       |                |                |
| tPZL             |         |       | Close          | Open           |
| tPLZ             |         |       |                |                |
| t <sub>f</sub>   |         |       |                |                |



**Figure 5. PFD Output Test Conditions** 

#### **TYPICAL CHARACTERISTICS**







## VCO OSCILLATION FREQUENCY vs



## VCO OSCILLATION FREQUENCY vs VCO CONTROL VOLTAGE



**VCO OSCILLATION FREQUENCY** 

#### **TYPICAL CHARACTERISTICS**









#### **TYPICAL CHARACTERISTICS**

# TEMPERATURE COEFFICIENT OF OSCILLATION FREQUENCY vs BIAS RESISTOR



# TEMPERATURE COEFFICIENT OF OSCILLATION FREQUENCY vs BIAS RESISTOR



## VCO OSCILLATION FREQUENCY vs VCO SUPPLY VOLTAGE



## VCO OSCILLATION FREQUENCY vs VCO SUPPLY VOLTAGE



Figure 17

#### **TYPICAL CHARACTERISTICS**

## **OSCILLATION FREQUENCY** vs **BIAS RESISTOR** $\alpha(f_{OSC})$ – Supply Voltage Coefficient of VCO Oscillation 0.05 $V_{DD} = 2.85 \text{ V to } 3.15 \text{ V}$ VCO IN = 1/2 V<sub>DD</sub> T<sub>A</sub> = 25°C 0.04 Frequency - % / V 0.03 0.02 0.01 2 2.5 3.5 4 4.5 RBIAS – Bias Resistor – $k\Omega$

SUPPLY VOLTAGE COEFFICIENT OF VCO

3 3.5 <sub>BIAS</sub> – Bias Resistor – kΩ Figure 18



SUPPLY VOLTAGE COEFFICIENT OF VCO OSCILLATION FREQUENCY vs



Figure 19

# RECOMMENDED LOCK FREQUENCY (×1 OUTPUT) vs







Figure 23

## gain of VCO and PFD

Figure 24 is a block diagram of the PLL. The countdown N value depends on the input frequency and the desired VCO output frequency according to the system application requirements. The  $K_p$  and  $K_V$  values are obtained from the operating characteristics of the device as shown in Figure 24.  $K_p$  is defined from the phase detector  $V_{OL}$  and  $V_{OH}$  specifications and the equation shown in Figure 24(b).  $K_V$  is defined from Figures 8, 9, 10, and 11 as shown in Figure 24(c).

The parameters for the block diagram with the units are as follows:

 $K_V$ : VCO gain (rad/s/V)  $K_p$ : PFD gain (V/rad)  $K_f$ : LPF gain (V/V)

K<sub>N</sub>: count down divider gain (1/N)

#### external counter

When a large N counter is required by the application, there is a possibility that the PLL response becomes slow due to the counter response delay time. In the case of a high frequency application, the counter delay time should be accounted for in the overall PLL design.



Figure 24. Example of a PLL Block Diagram

## **RBIAS**

The external bias resistor sets the VCO center frequency with 1/2  $V_{DD}$  applied to the VCO IN terminal. However, for optimum temperature performance, a resistor value of 3.3  $k\Omega$  with a 3-V supply and a resistor value of 2.5  $k\Omega$  for a 5-V supply is recommended. For the most accurate results, a metal-film resistor is the better choice but a carbon-composition resistor can be used with excellent results also. A 0.22  $\mu$ F capacitor should be connected from the BIAS terminal to ground as close to the device terminals as possible.

#### hold-in range

From the technical literature, the maximum hold-in range for an input frequency step for the three types of filter configurations shown in Figure 25 is as follows:

$$\Delta\omega_{\mathsf{H}} \simeq 0.8 \left(\mathsf{K}_{\mathsf{p}}\right) \left(\mathsf{K}_{\mathsf{V}}\right) \left(\mathsf{K}_{\mathsf{f}} \left(\infty\right)\right)$$

Where

 $K_f(\infty)$  = the filter transfer function value at  $\omega = \infty$ 

## low-pass-filter (LPF) configurations

Many excellent references are available that include detailed design information about LPFs and should be consulted for additional information. Lag-lead filters or active filters are often used. Examples of LPFs are shown in Figure 25. When the active filter of Figure 25(c) is used, the reference should be applied to FIN-B because of the amplifier inversion. Also, in practical filter implementations, C2 is used as additional filtering at the VCO input. The value of C2 should be equal to or less than one tenth the value of C1.



Figure 25. LPF Examples for PLL

## the passive filter

The transfer function for the lag-lead filter shown in Figure 25(b) is;

$$\frac{V_{O}}{V_{IN}} = \frac{1 + s \cdot T2}{1 + s \cdot (T1 + T2)}$$

Where

$$T1 = R1 \cdot C1$$
 and  $T2 = R2 \cdot C1$ 

Using this filter makes the closed loop PLL system a second-order type 1 system. The response curves of this system to a unit step are shown in Figure 26.

#### the active filter

When using the active integrator shown in Figure 25(c), the phase detector inputs must be reversed since the integrator adds an additional inversion. Therefore, the input reference frequency should be applied to the FIN-B terminal and the output of the VCO divider should be applied to the input reference terminal, FIN-A.

The transfer function for the active filter shown in Figure 25(c) is:

$$F(s) = \frac{1 + s \cdot R2 \cdot C1}{s \cdot R1 \cdot C1}$$

Using this filter makes the closed loop PLL system a second-order type 2 system. The response curves of this system to a unit step are shown in Figure 27.

#### basic design example

The following design example presupposes that the input reference frequency and the required frequency of the VCO are within the respective ranges of the device.



## basic design example (continued)

Assume the loop has to have a 100  $\mu$ s settling time (t<sub>s</sub>) with a countdown N = 8. Using the Type 1, second order response curves of Figure 26, a value of 4.5 radians is selected for  $\omega_n t_s$  with a damping factor of 0.7. This selection gives a good combination for settling time, accuracy, and loop gain margin. The initial parameters are summarized in Table 5. The loop constants,  $K_V$  and  $K_p$ , are calculated from the data sheet specifications and Table 6 shows these values.

The natural loop frequency is calculated as follows:

Since

$$\omega_{ extsf{n}}t_{ extsf{S}}=4.5$$

Then

$$\omega_{\text{n}} = \frac{4.5}{100 \,\mu\text{s}} = 45 \text{ k-radians/sec}$$

**Table 5. Design Parameters** 

| PARAMETER                            | SYMBOL           | VALUE | UNITS |
|--------------------------------------|------------------|-------|-------|
| Division factor                      | N                | 8     |       |
| Lockup time                          | t                | 100   | μs    |
| Radian value to selected lockup time | ω <sub>n</sub> t | 4.5   | rad   |
| Damping factor                       | ζ                | 0.7   |       |

**Table 6. Device Specifications** 

| PARAMETER        | SYMBOL         | VALUE    | UNITS    |
|------------------|----------------|----------|----------|
| VCO gain         |                | 76.6     | Mrad/V/s |
| f <sub>MAX</sub> |                | 70       | MHz      |
| f <sub>MIN</sub> | Κ <sub>V</sub> | 20       | MHz      |
| VIN MAX          |                | 5        | V        |
| VIN MIN          |                | 0.9      | V        |
| PFD gain         | Кp             | 0.342357 | V/rad    |

**Table 7. Calculated Values** 

| PARAMETER                                                     | SYMBOL       | VALUE          | UNITS    |  |
|---------------------------------------------------------------|--------------|----------------|----------|--|
| Natural angular frequency                                     | $\omega_{n}$ | 45000          | rad/sec  |  |
| $K = (K_V \bullet K_p)/N$                                     |              | 3.277          | Mrad/sec |  |
| Lag-lead filter<br>Calculated value<br>Nearest standard value | R1           | 15870<br>16000 | Ω        |  |
| Calculated value<br>Nearest standard value                    | R2           | 308<br>300     | Ω        |  |
| Selected value                                                | C1           | 0.1            | μF       |  |

Using the low-pass filter in Figure 25(b) and divider ratio N, the transfer function for phase and frequency are shown in equations 1 and 2. Note that the transfer function for phase differs from the transfer function for frequency by only the divider value N. The difference arises from the fact that the feedback for phase is unity while the feedback for frequency is 1/N.

Hence, transfer function of Figure 24 (a) for phase is

$$\frac{\Phi 2(s)}{\Phi 1(s)} = \frac{K_p \cdot K_V}{N \cdot (T1 + T2)} \left[ \frac{1 + s \cdot T2}{s^2 + s \left[ 1 + \frac{K_p \cdot K_V \cdot T2}{N \cdot (T1 + T2)} \right] + \frac{K_p \cdot K_V}{N \cdot (T1 + T2)}} \right]$$
(1)

and the transfer function for frequency is

$$\frac{F_{\text{OUT(s)}}}{F_{\text{REF(s)}}} = \frac{K_p \cdot K_V}{(T1 + T2)} \left[ \frac{1 + s \cdot T2}{s^2 + s \cdot \left[1 + \frac{K_p \cdot K_V \cdot T2}{N \cdot (T1 + T2)}\right] + \frac{K_p \cdot K_V}{N \cdot (T1 + T2)}} \right]$$
(2)

The standard two-pole denominator is  $D = s^2 + 2\zeta \omega_n s + \omega_n^2$  and comparing the coefficients of the denominator of equation 1 and 2 with the standard two-pole denominator gives the following results.

$$\omega_{n} = \sqrt{\frac{\mathsf{K}_{p} \cdot \mathsf{K}_{V}}{\mathsf{N} \cdot (\mathsf{T1} + \mathsf{T2})}}$$

Solving for T1 + T2

$$T1 + T2 = \frac{K_p \cdot K_V}{N \cdot \omega_n^2}$$
 (3)

and by using this value for T1 + T2 in equation 3 the damping factor is

$$\zeta = \frac{\omega_{\mathsf{n}}}{2} \cdot \left( \mathsf{T2} + \frac{\mathsf{N}}{\mathsf{K}_{\mathsf{p}} \cdot \mathsf{K}_{\mathsf{V}}} \right)$$

solving for T2

$$T2 = \frac{2 \zeta}{\omega} - \frac{N}{K_p \cdot K_V}$$

then by substituting for T2 in equation 3

$$T1 = \frac{K_{V} \cdot K_{p}}{N \cdot \omega_{n}^{2}} - \frac{2 \zeta}{\omega_{n}} + \frac{N}{K_{p} \cdot K_{V}}$$



From the circuit constants and the initial design parameters then

$$R2 = \left\lceil \frac{2\zeta}{\omega_n} - \frac{N}{K_p \cdot K_V} \right\rceil \frac{1}{C1}$$

$$R1 = \left[ \frac{K_p \cdot K_V}{\omega_n^2 \cdot N} - \frac{2 \zeta}{\omega_n} + \frac{N}{K_p \cdot K_V} \right] \frac{1}{C1}$$

The capacitor, C1, is usually chosen between 1  $\mu$ F and 0.1  $\mu$ F to allow for reasonable resistor values and physical capacitor size. In this example, C1 is chosen to be 0.1  $\mu$ F and the corresponding R1 and R2 calculated values are listed in Table 7.



Figure 26. Type 1 Second-Order Step Response





Figure 27. Type 2 Second-Order Step Response





Figure 28. Evaluation and Operation Schematic

#### **PCB** layout considerations

The TLC2932I contains a high frequency analog oscillator; therefore, very careful breadboarding and printed-circuit-board (PCB) layout is required for evaluation.

The following design recommendations benefit the TLC2932I user:

- External analog and digital circuitry should be physically separated and shielded as much as possible to reduce system noise.
- RF breadboarding or RF PCB techniques should be used throughout the evaluation and production process.
- Wide ground leads or a ground plane should be used on the PCB layouts to minimize parasitic inductance and resistance. The ground plane is the better choice for noise reduction.
- LOGIC V<sub>DD</sub> and VCO V<sub>DD</sub> should be separate PCB traces and connected to the best filtered supply point available in the system to minimize supply cross-coupling.
- VCO V<sub>DD</sub> to GND and LOGIC V<sub>DD</sub> to GND should be decoupled with a 0.1-μF capacitor placed as close as possible to the appropriate device terminals.
- The no-connection (NC) terminal on the package should be connected to GND.



## **MECHANICAL DATA**

## PW (R-PDSO-G\*\*)

#### 14 PIN SHOWN

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

## Appendix B

# **TC9122P Data Sheet Summary**

This appendix presents a summary of the TC9122P data sheet.

| Горі | C                                                                            | Page |
|------|------------------------------------------------------------------------------|------|
| B.1  | Reference Information for the TC9122P Programmable Counter                   | B-2  |
| B.2  | Device Connections                                                           | B-2  |
| B.3  | Terminal Functions                                                           | B-3  |
| B.4  | Absolute Maximum Ratings, T <sub>A</sub> = 25°C                              | B-3  |
| B.5  | Electrical Characteristics at V <sub>DD</sub> = 7.5 V, T <sub>A</sub> = 25°C | B-4  |
|      |                                                                              |      |

B-1

## **B.1** Reference Information for the TC9122P Programmable Counter

The device connections, terminal functions, absolute maximum ratings, and electrical characteristics reference data included in this document is from the TOSHIBA TC9122P data sheet.

## **B.2 Device Connections**

The connections of the TC9122P are shown in Figure B-1.

Figure B-1.TC9122P Connections



## **B.3 Terminal Functions**

The TC9122P terminal functions are shown in Table B-1.

Table B-1.TC9122P Terminal Functions

| Terminal<br>No. | Name                            |                 | Description                                                                                                                                                 |                 |        |     |        |     |                    |        |                       | Notes |        |        |        |        |                      |
|-----------------|---------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------|-----|--------|-----|--------------------|--------|-----------------------|-------|--------|--------|--------|--------|----------------------|
| 2               | IN                              |                 | Programmable counter input. As this input has the self-biased amplifier internally, input frequency can be a small signal by capacitive coupling the input. |                 |        |     |        |     |                    |        | Internal<br>amplifier |       |        |        |        |        |                      |
| 3-6             | A <sub>0</sub> -D <sub>0</sub>  | 100             | ,                                                                                                                                                           | gram i<br>value | •      |     |        |     |                    | у ВС   | D. N                  | can b | e set  | from 8 | 3 to 3 | 999.   | Each<br>terminal     |
|                 | 0 0                             |                 |                                                                                                                                                             |                 |        |     |        | В3  | has a<br>pull-down |        |                       |       |        |        |        |        |                      |
| 7–10            | A <sub>1</sub> -D <sub>1</sub>  | 10 <sup>1</sup> | 1<br>0                                                                                                                                                      | 0<br>1          | 0      | 0   | 0<br>0 | 0   | 0                  | 0<br>0 | 0<br>0                | 0     | 0<br>0 | 0      | 0      | 0<br>0 | resistor internally. |
| 11-14           | A <sub>2</sub> -D <sub>2</sub>  | 10 <sup>2</sup> | 0                                                                                                                                                           | 1<br>0<br>0     | 0<br>1 | 0 0 | 0      | 0 0 | 0 0                | 0      | 0 0                   | 0 0   | 0 0    | 0 0    | 0      | 0 0    |                      |
| 15, 16          | A <sub>3</sub> , B <sub>3</sub> | 10 <sup>3</sup> | 0                                                                                                                                                           | 1               | 1<br>1 | 0   | 0      | 0   | 0                  | 0      | 0                     | 0     | 0      | 0      | 0      | 0      |                      |
| 17              | OUT                             |                 | Programmable counter output. 1/N of the IN frequency appears at this output.                                                                                |                 |        |     |        |     |                    |        |                       |       |        |        |        |        |                      |
| 1, 18           | V <sub>DD</sub> ,<br>GND        | Pow             | Power supply and ground.                                                                                                                                    |                 |        |     |        |     |                    |        |                       |       |        |        |        |        |                      |

## B.4 Absolute Maximum Ratings, $T_A = 25^{\circ}C$

The TC9122P absolute maximum ratings at  $T_A = 25^{\circ}C$  are shown in Table B-2.

Table B-2.TC9122P Absolute Maximum Ratings

| Supply voltage range, V <sub>DD</sub>       | -0.3 V to 10 V                      |
|---------------------------------------------|-------------------------------------|
| Input voltage range, V <sub>I</sub>         | -0.3 V to V <sub>CC</sub> + $0.3$ V |
| Operating temperature range, T <sub>A</sub> | −30°C to 75°C                       |
| Storage temperature range, T <sub>stg</sub> | −55°C to 125°C                      |

## B.5 Electrical Characteristics at $V_{DD}$ = 7.5 V, $T_A$ = 25°C

The TC9122P electrical characteristics are shown in Table B–3.

Table B-3.TC9122P Electrical Characteristics

|                    | Parameter                        | Test Con                   | ditions                 | Min  | Тур | Max                  | Unit |
|--------------------|----------------------------------|----------------------------|-------------------------|------|-----|----------------------|------|
| V <sub>DD</sub>    | Supply voltage                   |                            |                         | 4.5  |     | 8.5                  | V    |
| V <sub>I(PP)</sub> | Input voltage swing              | f <sub>I</sub> = 15 MHz,   | V <sub>I</sub> = 2 Vp-p | 2    |     | 7                    | Vp-p |
| I <sub>DD</sub>    | Supply current                   |                            |                         |      | 15  | 30                   | mA   |
| V <sub>IH</sub>    | High-level input voltage         |                            |                         | 5.5  |     | V <sub>DD</sub> +0.3 | V    |
| V <sub>IL</sub>    | Low-level input voltage          |                            |                         | -0.3 |     | 2                    | V    |
| V <sub>OH</sub>    | High-level output voltage        | $I_{OH} = -0.5 \text{ mA}$ |                         | 6.5  |     |                      | V    |
| V <sub>OL</sub>    | Low-level output voltage         | I <sub>OL</sub> = 0.5 mA   |                         |      |     | 1                    | V    |
| f                  | Operating frequency (see Note 1) |                            |                         | 1    |     | 15                   | MHz  |
| R <sub>IN</sub>    | Input pulldown resistor          |                            |                         | 20   |     | 80                   | kΩ   |
| R <sub>f</sub>     | Amplifier feedback resistor      |                            |                         | 100  |     | 500                  | kΩ   |

NOTE 1:  $V_{DD} = 7.5 \text{ V} \pm 10\%$ ,  $V_{I(PP)} = 2 \text{ Vp-p}$ ,  $T_A = 30^{\circ}\text{C}$  to  $75^{\circ}\text{C}$